1119df56bSTroy Lee /* 2119df56bSTroy Lee * ASPEED I3C Controller 3119df56bSTroy Lee * 4119df56bSTroy Lee * Copyright (C) 2021 ASPEED Technology Inc. 5119df56bSTroy Lee * 6119df56bSTroy Lee * This code is licensed under the GPL version 2 or later. See 7119df56bSTroy Lee * the COPYING file in the top-level directory. 8119df56bSTroy Lee */ 9119df56bSTroy Lee 10119df56bSTroy Lee #include "qemu/osdep.h" 11119df56bSTroy Lee #include "qemu/log.h" 12119df56bSTroy Lee #include "qemu/error-report.h" 13119df56bSTroy Lee #include "hw/misc/aspeed_i3c.h" 14119df56bSTroy Lee #include "hw/registerfields.h" 15119df56bSTroy Lee #include "hw/qdev-properties.h" 16119df56bSTroy Lee #include "qapi/error.h" 17119df56bSTroy Lee #include "migration/vmstate.h" 18119df56bSTroy Lee #include "trace.h" 19119df56bSTroy Lee 20119df56bSTroy Lee /* I3C Controller Registers */ 21119df56bSTroy Lee REG32(I3C1_REG0, 0x10) 22119df56bSTroy Lee REG32(I3C1_REG1, 0x14) 23119df56bSTroy Lee FIELD(I3C1_REG1, I2C_MODE, 0, 1) 24119df56bSTroy Lee FIELD(I3C1_REG1, SA_EN, 15, 1) 25119df56bSTroy Lee REG32(I3C2_REG0, 0x20) 26119df56bSTroy Lee REG32(I3C2_REG1, 0x24) 27119df56bSTroy Lee FIELD(I3C2_REG1, I2C_MODE, 0, 1) 28119df56bSTroy Lee FIELD(I3C2_REG1, SA_EN, 15, 1) 29119df56bSTroy Lee REG32(I3C3_REG0, 0x30) 30119df56bSTroy Lee REG32(I3C3_REG1, 0x34) 31119df56bSTroy Lee FIELD(I3C3_REG1, I2C_MODE, 0, 1) 32119df56bSTroy Lee FIELD(I3C3_REG1, SA_EN, 15, 1) 33119df56bSTroy Lee REG32(I3C4_REG0, 0x40) 34119df56bSTroy Lee REG32(I3C4_REG1, 0x44) 35119df56bSTroy Lee FIELD(I3C4_REG1, I2C_MODE, 0, 1) 36119df56bSTroy Lee FIELD(I3C4_REG1, SA_EN, 15, 1) 37119df56bSTroy Lee REG32(I3C5_REG0, 0x50) 38119df56bSTroy Lee REG32(I3C5_REG1, 0x54) 39119df56bSTroy Lee FIELD(I3C5_REG1, I2C_MODE, 0, 1) 40119df56bSTroy Lee FIELD(I3C5_REG1, SA_EN, 15, 1) 41119df56bSTroy Lee REG32(I3C6_REG0, 0x60) 42119df56bSTroy Lee REG32(I3C6_REG1, 0x64) 43119df56bSTroy Lee FIELD(I3C6_REG1, I2C_MODE, 0, 1) 44119df56bSTroy Lee FIELD(I3C6_REG1, SA_EN, 15, 1) 45119df56bSTroy Lee 46119df56bSTroy Lee /* I3C Device Registers */ 47119df56bSTroy Lee REG32(DEVICE_CTRL, 0x00) 48119df56bSTroy Lee REG32(DEVICE_ADDR, 0x04) 49119df56bSTroy Lee REG32(HW_CAPABILITY, 0x08) 50119df56bSTroy Lee REG32(COMMAND_QUEUE_PORT, 0x0c) 51119df56bSTroy Lee REG32(RESPONSE_QUEUE_PORT, 0x10) 52119df56bSTroy Lee REG32(RX_TX_DATA_PORT, 0x14) 53119df56bSTroy Lee REG32(IBI_QUEUE_STATUS, 0x18) 54119df56bSTroy Lee REG32(IBI_QUEUE_DATA, 0x18) 55119df56bSTroy Lee REG32(QUEUE_THLD_CTRL, 0x1c) 56119df56bSTroy Lee REG32(DATA_BUFFER_THLD_CTRL, 0x20) 57119df56bSTroy Lee REG32(IBI_QUEUE_CTRL, 0x24) 58119df56bSTroy Lee REG32(IBI_MR_REQ_REJECT, 0x2c) 59119df56bSTroy Lee REG32(IBI_SIR_REQ_REJECT, 0x30) 60119df56bSTroy Lee REG32(RESET_CTRL, 0x34) 61119df56bSTroy Lee REG32(SLV_EVENT_CTRL, 0x38) 62119df56bSTroy Lee REG32(INTR_STATUS, 0x3c) 63119df56bSTroy Lee REG32(INTR_STATUS_EN, 0x40) 64119df56bSTroy Lee REG32(INTR_SIGNAL_EN, 0x44) 65119df56bSTroy Lee REG32(INTR_FORCE, 0x48) 66119df56bSTroy Lee REG32(QUEUE_STATUS_LEVEL, 0x4c) 67119df56bSTroy Lee REG32(DATA_BUFFER_STATUS_LEVEL, 0x50) 68119df56bSTroy Lee REG32(PRESENT_STATE, 0x54) 69119df56bSTroy Lee REG32(CCC_DEVICE_STATUS, 0x58) 70119df56bSTroy Lee REG32(DEVICE_ADDR_TABLE_POINTER, 0x5c) 71119df56bSTroy Lee FIELD(DEVICE_ADDR_TABLE_POINTER, DEPTH, 16, 16) 72119df56bSTroy Lee FIELD(DEVICE_ADDR_TABLE_POINTER, ADDR, 0, 16) 73119df56bSTroy Lee REG32(DEV_CHAR_TABLE_POINTER, 0x60) 74119df56bSTroy Lee REG32(VENDOR_SPECIFIC_REG_POINTER, 0x6c) 75119df56bSTroy Lee REG32(SLV_MIPI_PID_VALUE, 0x70) 76119df56bSTroy Lee REG32(SLV_PID_VALUE, 0x74) 77119df56bSTroy Lee REG32(SLV_CHAR_CTRL, 0x78) 78119df56bSTroy Lee REG32(SLV_MAX_LEN, 0x7c) 79119df56bSTroy Lee REG32(MAX_READ_TURNAROUND, 0x80) 80119df56bSTroy Lee REG32(MAX_DATA_SPEED, 0x84) 81119df56bSTroy Lee REG32(SLV_DEBUG_STATUS, 0x88) 82119df56bSTroy Lee REG32(SLV_INTR_REQ, 0x8c) 83119df56bSTroy Lee REG32(DEVICE_CTRL_EXTENDED, 0xb0) 84119df56bSTroy Lee REG32(SCL_I3C_OD_TIMING, 0xb4) 85119df56bSTroy Lee REG32(SCL_I3C_PP_TIMING, 0xb8) 86119df56bSTroy Lee REG32(SCL_I2C_FM_TIMING, 0xbc) 87119df56bSTroy Lee REG32(SCL_I2C_FMP_TIMING, 0xc0) 88119df56bSTroy Lee REG32(SCL_EXT_LCNT_TIMING, 0xc8) 89119df56bSTroy Lee REG32(SCL_EXT_TERMN_LCNT_TIMING, 0xcc) 90119df56bSTroy Lee REG32(BUS_FREE_TIMING, 0xd4) 91119df56bSTroy Lee REG32(BUS_IDLE_TIMING, 0xd8) 92119df56bSTroy Lee REG32(I3C_VER_ID, 0xe0) 93119df56bSTroy Lee REG32(I3C_VER_TYPE, 0xe4) 94119df56bSTroy Lee REG32(EXTENDED_CAPABILITY, 0xe8) 95119df56bSTroy Lee REG32(SLAVE_CONFIG, 0xec) 96119df56bSTroy Lee 97119df56bSTroy Lee static const uint32_t ast2600_i3c_device_resets[ASPEED_I3C_DEVICE_NR_REGS] = { 98119df56bSTroy Lee [R_HW_CAPABILITY] = 0x000e00bf, 99119df56bSTroy Lee [R_QUEUE_THLD_CTRL] = 0x01000101, 100119df56bSTroy Lee [R_I3C_VER_ID] = 0x3130302a, 101119df56bSTroy Lee [R_I3C_VER_TYPE] = 0x6c633033, 102119df56bSTroy Lee [R_DEVICE_ADDR_TABLE_POINTER] = 0x00080280, 103119df56bSTroy Lee [R_DEV_CHAR_TABLE_POINTER] = 0x00020200, 104119df56bSTroy Lee [A_VENDOR_SPECIFIC_REG_POINTER] = 0x000000b0, 105119df56bSTroy Lee [R_SLV_MAX_LEN] = 0x00ff00ff, 106119df56bSTroy Lee }; 107119df56bSTroy Lee 108119df56bSTroy Lee static uint64_t aspeed_i3c_device_read(void *opaque, hwaddr offset, 109119df56bSTroy Lee unsigned size) 110119df56bSTroy Lee { 111119df56bSTroy Lee AspeedI3CDevice *s = ASPEED_I3C_DEVICE(opaque); 112119df56bSTroy Lee uint32_t addr = offset >> 2; 113119df56bSTroy Lee uint64_t value; 114119df56bSTroy Lee 115119df56bSTroy Lee switch (addr) { 116119df56bSTroy Lee case R_COMMAND_QUEUE_PORT: 117119df56bSTroy Lee value = 0; 118119df56bSTroy Lee break; 119119df56bSTroy Lee default: 120119df56bSTroy Lee value = s->regs[addr]; 121119df56bSTroy Lee break; 122119df56bSTroy Lee } 123119df56bSTroy Lee 124119df56bSTroy Lee trace_aspeed_i3c_device_read(s->id, offset, value); 125119df56bSTroy Lee 126119df56bSTroy Lee return value; 127119df56bSTroy Lee } 128119df56bSTroy Lee 129119df56bSTroy Lee static void aspeed_i3c_device_write(void *opaque, hwaddr offset, 130119df56bSTroy Lee uint64_t value, unsigned size) 131119df56bSTroy Lee { 132119df56bSTroy Lee AspeedI3CDevice *s = ASPEED_I3C_DEVICE(opaque); 133119df56bSTroy Lee uint32_t addr = offset >> 2; 134119df56bSTroy Lee 135119df56bSTroy Lee trace_aspeed_i3c_device_write(s->id, offset, value); 136119df56bSTroy Lee 137119df56bSTroy Lee switch (addr) { 138119df56bSTroy Lee case R_HW_CAPABILITY: 139119df56bSTroy Lee case R_RESPONSE_QUEUE_PORT: 140119df56bSTroy Lee case R_IBI_QUEUE_DATA: 141119df56bSTroy Lee case R_QUEUE_STATUS_LEVEL: 142119df56bSTroy Lee case R_PRESENT_STATE: 143119df56bSTroy Lee case R_CCC_DEVICE_STATUS: 144119df56bSTroy Lee case R_DEVICE_ADDR_TABLE_POINTER: 145119df56bSTroy Lee case R_VENDOR_SPECIFIC_REG_POINTER: 146119df56bSTroy Lee case R_SLV_CHAR_CTRL: 147119df56bSTroy Lee case R_SLV_MAX_LEN: 148119df56bSTroy Lee case R_MAX_READ_TURNAROUND: 149119df56bSTroy Lee case R_I3C_VER_ID: 150119df56bSTroy Lee case R_I3C_VER_TYPE: 151119df56bSTroy Lee case R_EXTENDED_CAPABILITY: 152119df56bSTroy Lee qemu_log_mask(LOG_GUEST_ERROR, 153119df56bSTroy Lee "%s: write to readonly register[0x%02" HWADDR_PRIx 154119df56bSTroy Lee "] = 0x%08" PRIx64 "\n", 155119df56bSTroy Lee __func__, offset, value); 156119df56bSTroy Lee break; 157119df56bSTroy Lee case R_RX_TX_DATA_PORT: 158119df56bSTroy Lee break; 159119df56bSTroy Lee case R_RESET_CTRL: 160119df56bSTroy Lee break; 161119df56bSTroy Lee default: 162119df56bSTroy Lee s->regs[addr] = value; 163119df56bSTroy Lee break; 164119df56bSTroy Lee } 165119df56bSTroy Lee } 166119df56bSTroy Lee 167119df56bSTroy Lee static const VMStateDescription aspeed_i3c_device_vmstate = { 168119df56bSTroy Lee .name = TYPE_ASPEED_I3C, 169119df56bSTroy Lee .version_id = 1, 170119df56bSTroy Lee .minimum_version_id = 1, 171e4ea952fSRichard Henderson .fields = (const VMStateField[]){ 172119df56bSTroy Lee VMSTATE_UINT32_ARRAY(regs, AspeedI3CDevice, ASPEED_I3C_DEVICE_NR_REGS), 173119df56bSTroy Lee VMSTATE_END_OF_LIST(), 174119df56bSTroy Lee } 175119df56bSTroy Lee }; 176119df56bSTroy Lee 177119df56bSTroy Lee static const MemoryRegionOps aspeed_i3c_device_ops = { 178119df56bSTroy Lee .read = aspeed_i3c_device_read, 179119df56bSTroy Lee .write = aspeed_i3c_device_write, 180119df56bSTroy Lee .endianness = DEVICE_LITTLE_ENDIAN, 181119df56bSTroy Lee }; 182119df56bSTroy Lee 183119df56bSTroy Lee static void aspeed_i3c_device_reset(DeviceState *dev) 184119df56bSTroy Lee { 185119df56bSTroy Lee AspeedI3CDevice *s = ASPEED_I3C_DEVICE(dev); 186119df56bSTroy Lee 187119df56bSTroy Lee memcpy(s->regs, ast2600_i3c_device_resets, sizeof(s->regs)); 188119df56bSTroy Lee } 189119df56bSTroy Lee 190119df56bSTroy Lee static void aspeed_i3c_device_realize(DeviceState *dev, Error **errp) 191119df56bSTroy Lee { 192119df56bSTroy Lee AspeedI3CDevice *s = ASPEED_I3C_DEVICE(dev); 193119df56bSTroy Lee g_autofree char *name = g_strdup_printf(TYPE_ASPEED_I3C_DEVICE ".%d", 194119df56bSTroy Lee s->id); 195119df56bSTroy Lee 196119df56bSTroy Lee sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); 197119df56bSTroy Lee 198119df56bSTroy Lee memory_region_init_io(&s->mr, OBJECT(s), &aspeed_i3c_device_ops, 199119df56bSTroy Lee s, name, ASPEED_I3C_DEVICE_NR_REGS << 2); 200119df56bSTroy Lee } 201119df56bSTroy Lee 202119df56bSTroy Lee static uint64_t aspeed_i3c_read(void *opaque, hwaddr addr, unsigned int size) 203119df56bSTroy Lee { 204119df56bSTroy Lee AspeedI3CState *s = ASPEED_I3C(opaque); 205119df56bSTroy Lee uint64_t val = 0; 206119df56bSTroy Lee 207119df56bSTroy Lee val = s->regs[addr >> 2]; 208119df56bSTroy Lee 209119df56bSTroy Lee trace_aspeed_i3c_read(addr, val); 210119df56bSTroy Lee 211119df56bSTroy Lee return val; 212119df56bSTroy Lee } 213119df56bSTroy Lee 214119df56bSTroy Lee static void aspeed_i3c_write(void *opaque, 215119df56bSTroy Lee hwaddr addr, 216119df56bSTroy Lee uint64_t data, 217119df56bSTroy Lee unsigned int size) 218119df56bSTroy Lee { 219119df56bSTroy Lee AspeedI3CState *s = ASPEED_I3C(opaque); 220119df56bSTroy Lee 221119df56bSTroy Lee trace_aspeed_i3c_write(addr, data); 222119df56bSTroy Lee 223119df56bSTroy Lee addr >>= 2; 224119df56bSTroy Lee 225119df56bSTroy Lee /* I3C controller register */ 226119df56bSTroy Lee switch (addr) { 227119df56bSTroy Lee case R_I3C1_REG1: 228119df56bSTroy Lee case R_I3C2_REG1: 229119df56bSTroy Lee case R_I3C3_REG1: 230119df56bSTroy Lee case R_I3C4_REG1: 231119df56bSTroy Lee case R_I3C5_REG1: 232119df56bSTroy Lee case R_I3C6_REG1: 233119df56bSTroy Lee if (data & R_I3C1_REG1_I2C_MODE_MASK) { 234119df56bSTroy Lee qemu_log_mask(LOG_UNIMP, 235119df56bSTroy Lee "%s: Unsupported I2C mode [0x%08" HWADDR_PRIx 236119df56bSTroy Lee "]=%08" PRIx64 "\n", 237119df56bSTroy Lee __func__, addr << 2, data); 238119df56bSTroy Lee break; 239119df56bSTroy Lee } 240119df56bSTroy Lee if (data & R_I3C1_REG1_SA_EN_MASK) { 241119df56bSTroy Lee qemu_log_mask(LOG_UNIMP, 242119df56bSTroy Lee "%s: Unsupported slave mode [%08" HWADDR_PRIx 243119df56bSTroy Lee "]=0x%08" PRIx64 "\n", 244119df56bSTroy Lee __func__, addr << 2, data); 245119df56bSTroy Lee break; 246119df56bSTroy Lee } 247119df56bSTroy Lee s->regs[addr] = data; 248119df56bSTroy Lee break; 249119df56bSTroy Lee default: 250119df56bSTroy Lee s->regs[addr] = data; 251119df56bSTroy Lee break; 252119df56bSTroy Lee } 253119df56bSTroy Lee } 254119df56bSTroy Lee 255119df56bSTroy Lee static const MemoryRegionOps aspeed_i3c_ops = { 256119df56bSTroy Lee .read = aspeed_i3c_read, 257119df56bSTroy Lee .write = aspeed_i3c_write, 258119df56bSTroy Lee .endianness = DEVICE_LITTLE_ENDIAN, 259119df56bSTroy Lee .valid = { 260119df56bSTroy Lee .min_access_size = 1, 261119df56bSTroy Lee .max_access_size = 4, 262119df56bSTroy Lee } 263119df56bSTroy Lee }; 264119df56bSTroy Lee 265119df56bSTroy Lee static void aspeed_i3c_reset(DeviceState *dev) 266119df56bSTroy Lee { 267119df56bSTroy Lee AspeedI3CState *s = ASPEED_I3C(dev); 268119df56bSTroy Lee memset(s->regs, 0, sizeof(s->regs)); 269119df56bSTroy Lee } 270119df56bSTroy Lee 271119df56bSTroy Lee static void aspeed_i3c_instance_init(Object *obj) 272119df56bSTroy Lee { 273119df56bSTroy Lee AspeedI3CState *s = ASPEED_I3C(obj); 274119df56bSTroy Lee int i; 275119df56bSTroy Lee 276119df56bSTroy Lee for (i = 0; i < ASPEED_I3C_NR_DEVICES; ++i) { 277119df56bSTroy Lee object_initialize_child(obj, "device[*]", &s->devices[i], 278119df56bSTroy Lee TYPE_ASPEED_I3C_DEVICE); 279119df56bSTroy Lee } 280119df56bSTroy Lee } 281119df56bSTroy Lee 282119df56bSTroy Lee static void aspeed_i3c_realize(DeviceState *dev, Error **errp) 283119df56bSTroy Lee { 284119df56bSTroy Lee int i; 285119df56bSTroy Lee AspeedI3CState *s = ASPEED_I3C(dev); 286119df56bSTroy Lee SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 287119df56bSTroy Lee 288119df56bSTroy Lee memory_region_init(&s->iomem_container, OBJECT(s), 289119df56bSTroy Lee TYPE_ASPEED_I3C ".container", 0x8000); 290119df56bSTroy Lee 291119df56bSTroy Lee sysbus_init_mmio(sbd, &s->iomem_container); 292119df56bSTroy Lee 293119df56bSTroy Lee memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_i3c_ops, s, 294119df56bSTroy Lee TYPE_ASPEED_I3C ".regs", ASPEED_I3C_NR_REGS << 2); 295119df56bSTroy Lee 296119df56bSTroy Lee memory_region_add_subregion(&s->iomem_container, 0x0, &s->iomem); 297119df56bSTroy Lee 298119df56bSTroy Lee for (i = 0; i < ASPEED_I3C_NR_DEVICES; ++i) { 299e407513dSCédric Le Goater Object *i3c_dev = OBJECT(&s->devices[i]); 300119df56bSTroy Lee 301e407513dSCédric Le Goater if (!object_property_set_uint(i3c_dev, "device-id", i, errp)) { 302119df56bSTroy Lee return; 303119df56bSTroy Lee } 304119df56bSTroy Lee 305e407513dSCédric Le Goater if (!sysbus_realize(SYS_BUS_DEVICE(i3c_dev), errp)) { 306119df56bSTroy Lee return; 307119df56bSTroy Lee } 308119df56bSTroy Lee 309119df56bSTroy Lee /* 310119df56bSTroy Lee * Register Address of I3CX Device = 311119df56bSTroy Lee * (Base Address of Global Register) + (Offset of I3CX) + Offset 312119df56bSTroy Lee * X = 0, 1, 2, 3, 4, 5 313119df56bSTroy Lee * Offset of I3C0 = 0x2000 314119df56bSTroy Lee * Offset of I3C1 = 0x3000 315119df56bSTroy Lee * Offset of I3C2 = 0x4000 316119df56bSTroy Lee * Offset of I3C3 = 0x5000 317119df56bSTroy Lee * Offset of I3C4 = 0x6000 318119df56bSTroy Lee * Offset of I3C5 = 0x7000 319119df56bSTroy Lee */ 320119df56bSTroy Lee memory_region_add_subregion(&s->iomem_container, 321119df56bSTroy Lee 0x2000 + i * 0x1000, &s->devices[i].mr); 322119df56bSTroy Lee } 323119df56bSTroy Lee 324119df56bSTroy Lee } 325119df56bSTroy Lee 326*30029973SRichard Henderson static const Property aspeed_i3c_device_properties[] = { 327119df56bSTroy Lee DEFINE_PROP_UINT8("device-id", AspeedI3CDevice, id, 0), 328119df56bSTroy Lee DEFINE_PROP_END_OF_LIST(), 329119df56bSTroy Lee }; 330119df56bSTroy Lee 331119df56bSTroy Lee static void aspeed_i3c_device_class_init(ObjectClass *klass, void *data) 332119df56bSTroy Lee { 333119df56bSTroy Lee DeviceClass *dc = DEVICE_CLASS(klass); 334119df56bSTroy Lee 335119df56bSTroy Lee dc->desc = "Aspeed I3C Device"; 336119df56bSTroy Lee dc->realize = aspeed_i3c_device_realize; 337e3d08143SPeter Maydell device_class_set_legacy_reset(dc, aspeed_i3c_device_reset); 338119df56bSTroy Lee device_class_set_props(dc, aspeed_i3c_device_properties); 339119df56bSTroy Lee } 340119df56bSTroy Lee 341119df56bSTroy Lee static const TypeInfo aspeed_i3c_device_info = { 342119df56bSTroy Lee .name = TYPE_ASPEED_I3C_DEVICE, 343119df56bSTroy Lee .parent = TYPE_SYS_BUS_DEVICE, 344119df56bSTroy Lee .instance_size = sizeof(AspeedI3CDevice), 345119df56bSTroy Lee .class_init = aspeed_i3c_device_class_init, 346119df56bSTroy Lee }; 347119df56bSTroy Lee 348119df56bSTroy Lee static const VMStateDescription vmstate_aspeed_i3c = { 349119df56bSTroy Lee .name = TYPE_ASPEED_I3C, 350119df56bSTroy Lee .version_id = 1, 351119df56bSTroy Lee .minimum_version_id = 1, 352e4ea952fSRichard Henderson .fields = (const VMStateField[]) { 353119df56bSTroy Lee VMSTATE_UINT32_ARRAY(regs, AspeedI3CState, ASPEED_I3C_NR_REGS), 354119df56bSTroy Lee VMSTATE_STRUCT_ARRAY(devices, AspeedI3CState, ASPEED_I3C_NR_DEVICES, 1, 355119df56bSTroy Lee aspeed_i3c_device_vmstate, AspeedI3CDevice), 356119df56bSTroy Lee VMSTATE_END_OF_LIST(), 357119df56bSTroy Lee } 358119df56bSTroy Lee }; 359119df56bSTroy Lee 360119df56bSTroy Lee static void aspeed_i3c_class_init(ObjectClass *klass, void *data) 361119df56bSTroy Lee { 362119df56bSTroy Lee DeviceClass *dc = DEVICE_CLASS(klass); 363119df56bSTroy Lee 364119df56bSTroy Lee dc->realize = aspeed_i3c_realize; 365e3d08143SPeter Maydell device_class_set_legacy_reset(dc, aspeed_i3c_reset); 366119df56bSTroy Lee dc->desc = "Aspeed I3C Controller"; 367119df56bSTroy Lee dc->vmsd = &vmstate_aspeed_i3c; 368119df56bSTroy Lee } 369119df56bSTroy Lee 370119df56bSTroy Lee static const TypeInfo aspeed_i3c_info = { 371119df56bSTroy Lee .name = TYPE_ASPEED_I3C, 372119df56bSTroy Lee .parent = TYPE_SYS_BUS_DEVICE, 373119df56bSTroy Lee .instance_init = aspeed_i3c_instance_init, 374119df56bSTroy Lee .instance_size = sizeof(AspeedI3CState), 375119df56bSTroy Lee .class_init = aspeed_i3c_class_init, 376119df56bSTroy Lee }; 377119df56bSTroy Lee 378119df56bSTroy Lee static void aspeed_i3c_register_types(void) 379119df56bSTroy Lee { 380119df56bSTroy Lee type_register_static(&aspeed_i3c_device_info); 381119df56bSTroy Lee type_register_static(&aspeed_i3c_info); 382119df56bSTroy Lee } 383119df56bSTroy Lee 384119df56bSTroy Lee type_init(aspeed_i3c_register_types); 385