1cdf63440SPeter Maydell /* 2cdf63440SPeter Maydell * ARM SSE-200 Message Handling Unit (MHU) 3cdf63440SPeter Maydell * 4cdf63440SPeter Maydell * Copyright (c) 2019 Linaro Limited 5cdf63440SPeter Maydell * Written by Peter Maydell 6cdf63440SPeter Maydell * 7cdf63440SPeter Maydell * This program is free software; you can redistribute it and/or modify 8cdf63440SPeter Maydell * it under the terms of the GNU General Public License version 2 or 9cdf63440SPeter Maydell * (at your option) any later version. 10cdf63440SPeter Maydell */ 11cdf63440SPeter Maydell 12cdf63440SPeter Maydell /* 13cdf63440SPeter Maydell * This is a model of the Message Handling Unit (MHU) which is part of the 14cdf63440SPeter Maydell * Arm SSE-200 and documented in 15cdf63440SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf 16cdf63440SPeter Maydell */ 17cdf63440SPeter Maydell 18cdf63440SPeter Maydell #include "qemu/osdep.h" 19cdf63440SPeter Maydell #include "qemu/log.h" 20*0b8fa32fSMarkus Armbruster #include "qemu/module.h" 21cdf63440SPeter Maydell #include "trace.h" 22cdf63440SPeter Maydell #include "qapi/error.h" 23cdf63440SPeter Maydell #include "sysemu/sysemu.h" 24cdf63440SPeter Maydell #include "hw/sysbus.h" 25cdf63440SPeter Maydell #include "hw/registerfields.h" 26cdf63440SPeter Maydell #include "hw/misc/armsse-mhu.h" 27cdf63440SPeter Maydell 28cdf63440SPeter Maydell REG32(CPU0INTR_STAT, 0x0) 29cdf63440SPeter Maydell REG32(CPU0INTR_SET, 0x4) 30cdf63440SPeter Maydell REG32(CPU0INTR_CLR, 0x8) 31cdf63440SPeter Maydell REG32(CPU1INTR_STAT, 0x10) 32cdf63440SPeter Maydell REG32(CPU1INTR_SET, 0x14) 33cdf63440SPeter Maydell REG32(CPU1INTR_CLR, 0x18) 34cdf63440SPeter Maydell REG32(PID4, 0xfd0) 35cdf63440SPeter Maydell REG32(PID5, 0xfd4) 36cdf63440SPeter Maydell REG32(PID6, 0xfd8) 37cdf63440SPeter Maydell REG32(PID7, 0xfdc) 38cdf63440SPeter Maydell REG32(PID0, 0xfe0) 39cdf63440SPeter Maydell REG32(PID1, 0xfe4) 40cdf63440SPeter Maydell REG32(PID2, 0xfe8) 41cdf63440SPeter Maydell REG32(PID3, 0xfec) 42cdf63440SPeter Maydell REG32(CID0, 0xff0) 43cdf63440SPeter Maydell REG32(CID1, 0xff4) 44cdf63440SPeter Maydell REG32(CID2, 0xff8) 45cdf63440SPeter Maydell REG32(CID3, 0xffc) 46cdf63440SPeter Maydell 47cdf63440SPeter Maydell /* Valid bits in the interrupt registers. If any are set the IRQ is raised */ 48cdf63440SPeter Maydell #define INTR_MASK 0xf 49cdf63440SPeter Maydell 50cdf63440SPeter Maydell /* PID/CID values */ 51cdf63440SPeter Maydell static const int armsse_mhu_id[] = { 52cdf63440SPeter Maydell 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */ 53cdf63440SPeter Maydell 0x56, 0xb8, 0x0b, 0x00, /* PID0..PID3 */ 54cdf63440SPeter Maydell 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ 55cdf63440SPeter Maydell }; 56cdf63440SPeter Maydell 57cdf63440SPeter Maydell static void armsse_mhu_update(ARMSSEMHU *s) 58cdf63440SPeter Maydell { 59cdf63440SPeter Maydell qemu_set_irq(s->cpu0irq, s->cpu0intr != 0); 60cdf63440SPeter Maydell qemu_set_irq(s->cpu1irq, s->cpu1intr != 0); 61cdf63440SPeter Maydell } 62cdf63440SPeter Maydell 63cdf63440SPeter Maydell static uint64_t armsse_mhu_read(void *opaque, hwaddr offset, unsigned size) 64cdf63440SPeter Maydell { 65cdf63440SPeter Maydell ARMSSEMHU *s = ARMSSE_MHU(opaque); 66cdf63440SPeter Maydell uint64_t r; 67cdf63440SPeter Maydell 68cdf63440SPeter Maydell switch (offset) { 69cdf63440SPeter Maydell case A_CPU0INTR_STAT: 70cdf63440SPeter Maydell r = s->cpu0intr; 71cdf63440SPeter Maydell break; 72cdf63440SPeter Maydell 73cdf63440SPeter Maydell case A_CPU1INTR_STAT: 74cdf63440SPeter Maydell r = s->cpu1intr; 75cdf63440SPeter Maydell break; 76cdf63440SPeter Maydell 77cdf63440SPeter Maydell case A_PID4 ... A_CID3: 78cdf63440SPeter Maydell r = armsse_mhu_id[(offset - A_PID4) / 4]; 79cdf63440SPeter Maydell break; 80cdf63440SPeter Maydell 81cdf63440SPeter Maydell case A_CPU0INTR_SET: 82cdf63440SPeter Maydell case A_CPU0INTR_CLR: 83cdf63440SPeter Maydell case A_CPU1INTR_SET: 84cdf63440SPeter Maydell case A_CPU1INTR_CLR: 85cdf63440SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 86cdf63440SPeter Maydell "SSE MHU: read of write-only register at offset 0x%x\n", 87cdf63440SPeter Maydell (int)offset); 88cdf63440SPeter Maydell r = 0; 89cdf63440SPeter Maydell break; 90cdf63440SPeter Maydell 91cdf63440SPeter Maydell default: 92cdf63440SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 93cdf63440SPeter Maydell "SSE MHU read: bad offset 0x%x\n", (int)offset); 94cdf63440SPeter Maydell r = 0; 95cdf63440SPeter Maydell break; 96cdf63440SPeter Maydell } 97cdf63440SPeter Maydell trace_armsse_mhu_read(offset, r, size); 98cdf63440SPeter Maydell return r; 99cdf63440SPeter Maydell } 100cdf63440SPeter Maydell 101cdf63440SPeter Maydell static void armsse_mhu_write(void *opaque, hwaddr offset, 102cdf63440SPeter Maydell uint64_t value, unsigned size) 103cdf63440SPeter Maydell { 104cdf63440SPeter Maydell ARMSSEMHU *s = ARMSSE_MHU(opaque); 105cdf63440SPeter Maydell 106cdf63440SPeter Maydell trace_armsse_mhu_write(offset, value, size); 107cdf63440SPeter Maydell 108cdf63440SPeter Maydell switch (offset) { 109cdf63440SPeter Maydell case A_CPU0INTR_SET: 110cdf63440SPeter Maydell s->cpu0intr |= (value & INTR_MASK); 111cdf63440SPeter Maydell break; 112cdf63440SPeter Maydell case A_CPU0INTR_CLR: 113cdf63440SPeter Maydell s->cpu0intr &= ~(value & INTR_MASK); 114cdf63440SPeter Maydell break; 115cdf63440SPeter Maydell case A_CPU1INTR_SET: 116cdf63440SPeter Maydell s->cpu1intr |= (value & INTR_MASK); 117cdf63440SPeter Maydell break; 118cdf63440SPeter Maydell case A_CPU1INTR_CLR: 119cdf63440SPeter Maydell s->cpu1intr &= ~(value & INTR_MASK); 120cdf63440SPeter Maydell break; 121cdf63440SPeter Maydell 122cdf63440SPeter Maydell case A_CPU0INTR_STAT: 123cdf63440SPeter Maydell case A_CPU1INTR_STAT: 124cdf63440SPeter Maydell case A_PID4 ... A_CID3: 125cdf63440SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 126cdf63440SPeter Maydell "SSE MHU: write to read-only register at offset 0x%x\n", 127cdf63440SPeter Maydell (int)offset); 128cdf63440SPeter Maydell break; 129cdf63440SPeter Maydell 130cdf63440SPeter Maydell default: 131cdf63440SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 132cdf63440SPeter Maydell "SSE MHU write: bad offset 0x%x\n", (int)offset); 133cdf63440SPeter Maydell break; 134cdf63440SPeter Maydell } 135cdf63440SPeter Maydell 136cdf63440SPeter Maydell armsse_mhu_update(s); 137cdf63440SPeter Maydell } 138cdf63440SPeter Maydell 139cdf63440SPeter Maydell static const MemoryRegionOps armsse_mhu_ops = { 140cdf63440SPeter Maydell .read = armsse_mhu_read, 141cdf63440SPeter Maydell .write = armsse_mhu_write, 142cdf63440SPeter Maydell .endianness = DEVICE_LITTLE_ENDIAN, 143cdf63440SPeter Maydell .valid.min_access_size = 4, 144cdf63440SPeter Maydell .valid.max_access_size = 4, 145cdf63440SPeter Maydell }; 146cdf63440SPeter Maydell 147cdf63440SPeter Maydell static void armsse_mhu_reset(DeviceState *dev) 148cdf63440SPeter Maydell { 149cdf63440SPeter Maydell ARMSSEMHU *s = ARMSSE_MHU(dev); 150cdf63440SPeter Maydell 151cdf63440SPeter Maydell s->cpu0intr = 0; 152cdf63440SPeter Maydell s->cpu1intr = 0; 153cdf63440SPeter Maydell } 154cdf63440SPeter Maydell 155cdf63440SPeter Maydell static const VMStateDescription armsse_mhu_vmstate = { 156cdf63440SPeter Maydell .name = "armsse-mhu", 157cdf63440SPeter Maydell .version_id = 1, 158cdf63440SPeter Maydell .minimum_version_id = 1, 159cdf63440SPeter Maydell .fields = (VMStateField[]) { 160cdf63440SPeter Maydell VMSTATE_UINT32(cpu0intr, ARMSSEMHU), 161cdf63440SPeter Maydell VMSTATE_UINT32(cpu1intr, ARMSSEMHU), 162cdf63440SPeter Maydell VMSTATE_END_OF_LIST() 163cdf63440SPeter Maydell }, 164cdf63440SPeter Maydell }; 165cdf63440SPeter Maydell 166cdf63440SPeter Maydell static void armsse_mhu_init(Object *obj) 167cdf63440SPeter Maydell { 168cdf63440SPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 169cdf63440SPeter Maydell ARMSSEMHU *s = ARMSSE_MHU(obj); 170cdf63440SPeter Maydell 171cdf63440SPeter Maydell memory_region_init_io(&s->iomem, obj, &armsse_mhu_ops, 172cdf63440SPeter Maydell s, "armsse-mhu", 0x1000); 173cdf63440SPeter Maydell sysbus_init_mmio(sbd, &s->iomem); 174cdf63440SPeter Maydell sysbus_init_irq(sbd, &s->cpu0irq); 175cdf63440SPeter Maydell sysbus_init_irq(sbd, &s->cpu1irq); 176cdf63440SPeter Maydell } 177cdf63440SPeter Maydell 178cdf63440SPeter Maydell static void armsse_mhu_class_init(ObjectClass *klass, void *data) 179cdf63440SPeter Maydell { 180cdf63440SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 181cdf63440SPeter Maydell 182cdf63440SPeter Maydell dc->reset = armsse_mhu_reset; 183cdf63440SPeter Maydell dc->vmsd = &armsse_mhu_vmstate; 184cdf63440SPeter Maydell } 185cdf63440SPeter Maydell 186cdf63440SPeter Maydell static const TypeInfo armsse_mhu_info = { 187cdf63440SPeter Maydell .name = TYPE_ARMSSE_MHU, 188cdf63440SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 189cdf63440SPeter Maydell .instance_size = sizeof(ARMSSEMHU), 190cdf63440SPeter Maydell .instance_init = armsse_mhu_init, 191cdf63440SPeter Maydell .class_init = armsse_mhu_class_init, 192cdf63440SPeter Maydell }; 193cdf63440SPeter Maydell 194cdf63440SPeter Maydell static void armsse_mhu_register_types(void) 195cdf63440SPeter Maydell { 196cdf63440SPeter Maydell type_register_static(&armsse_mhu_info); 197cdf63440SPeter Maydell } 198cdf63440SPeter Maydell 199cdf63440SPeter Maydell type_init(armsse_mhu_register_types); 200