1*5aeb3689SPeter Maydell /* 2*5aeb3689SPeter Maydell * ARM SSE-200 CPU_IDENTITY register block 3*5aeb3689SPeter Maydell * 4*5aeb3689SPeter Maydell * Copyright (c) 2019 Linaro Limited 5*5aeb3689SPeter Maydell * Written by Peter Maydell 6*5aeb3689SPeter Maydell * 7*5aeb3689SPeter Maydell * This program is free software; you can redistribute it and/or modify 8*5aeb3689SPeter Maydell * it under the terms of the GNU General Public License version 2 or 9*5aeb3689SPeter Maydell * (at your option) any later version. 10*5aeb3689SPeter Maydell */ 11*5aeb3689SPeter Maydell 12*5aeb3689SPeter Maydell /* 13*5aeb3689SPeter Maydell * This is a model of the "CPU_IDENTITY" register block which is part of the 14*5aeb3689SPeter Maydell * Arm SSE-200 and documented in 15*5aeb3689SPeter Maydell * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf 16*5aeb3689SPeter Maydell * 17*5aeb3689SPeter Maydell * It consists of one read-only CPUID register (set by QOM property), plus the 18*5aeb3689SPeter Maydell * usual ID registers. 19*5aeb3689SPeter Maydell */ 20*5aeb3689SPeter Maydell 21*5aeb3689SPeter Maydell #include "qemu/osdep.h" 22*5aeb3689SPeter Maydell #include "qemu/log.h" 23*5aeb3689SPeter Maydell #include "trace.h" 24*5aeb3689SPeter Maydell #include "qapi/error.h" 25*5aeb3689SPeter Maydell #include "sysemu/sysemu.h" 26*5aeb3689SPeter Maydell #include "hw/sysbus.h" 27*5aeb3689SPeter Maydell #include "hw/registerfields.h" 28*5aeb3689SPeter Maydell #include "hw/misc/armsse-cpuid.h" 29*5aeb3689SPeter Maydell 30*5aeb3689SPeter Maydell REG32(CPUID, 0x0) 31*5aeb3689SPeter Maydell REG32(PID4, 0xfd0) 32*5aeb3689SPeter Maydell REG32(PID5, 0xfd4) 33*5aeb3689SPeter Maydell REG32(PID6, 0xfd8) 34*5aeb3689SPeter Maydell REG32(PID7, 0xfdc) 35*5aeb3689SPeter Maydell REG32(PID0, 0xfe0) 36*5aeb3689SPeter Maydell REG32(PID1, 0xfe4) 37*5aeb3689SPeter Maydell REG32(PID2, 0xfe8) 38*5aeb3689SPeter Maydell REG32(PID3, 0xfec) 39*5aeb3689SPeter Maydell REG32(CID0, 0xff0) 40*5aeb3689SPeter Maydell REG32(CID1, 0xff4) 41*5aeb3689SPeter Maydell REG32(CID2, 0xff8) 42*5aeb3689SPeter Maydell REG32(CID3, 0xffc) 43*5aeb3689SPeter Maydell 44*5aeb3689SPeter Maydell /* PID/CID values */ 45*5aeb3689SPeter Maydell static const int sysinfo_id[] = { 46*5aeb3689SPeter Maydell 0x04, 0x00, 0x00, 0x00, /* PID4..PID7 */ 47*5aeb3689SPeter Maydell 0x58, 0xb8, 0x0b, 0x00, /* PID0..PID3 */ 48*5aeb3689SPeter Maydell 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ 49*5aeb3689SPeter Maydell }; 50*5aeb3689SPeter Maydell 51*5aeb3689SPeter Maydell static uint64_t armsse_cpuid_read(void *opaque, hwaddr offset, 52*5aeb3689SPeter Maydell unsigned size) 53*5aeb3689SPeter Maydell { 54*5aeb3689SPeter Maydell ARMSSECPUID *s = ARMSSE_CPUID(opaque); 55*5aeb3689SPeter Maydell uint64_t r; 56*5aeb3689SPeter Maydell 57*5aeb3689SPeter Maydell switch (offset) { 58*5aeb3689SPeter Maydell case A_CPUID: 59*5aeb3689SPeter Maydell r = s->cpuid; 60*5aeb3689SPeter Maydell break; 61*5aeb3689SPeter Maydell case A_PID4 ... A_CID3: 62*5aeb3689SPeter Maydell r = sysinfo_id[(offset - A_PID4) / 4]; 63*5aeb3689SPeter Maydell break; 64*5aeb3689SPeter Maydell default: 65*5aeb3689SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 66*5aeb3689SPeter Maydell "SSE CPU_IDENTITY read: bad offset 0x%x\n", (int)offset); 67*5aeb3689SPeter Maydell r = 0; 68*5aeb3689SPeter Maydell break; 69*5aeb3689SPeter Maydell } 70*5aeb3689SPeter Maydell trace_armsse_cpuid_read(offset, r, size); 71*5aeb3689SPeter Maydell return r; 72*5aeb3689SPeter Maydell } 73*5aeb3689SPeter Maydell 74*5aeb3689SPeter Maydell static void armsse_cpuid_write(void *opaque, hwaddr offset, 75*5aeb3689SPeter Maydell uint64_t value, unsigned size) 76*5aeb3689SPeter Maydell { 77*5aeb3689SPeter Maydell trace_armsse_cpuid_write(offset, value, size); 78*5aeb3689SPeter Maydell 79*5aeb3689SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 80*5aeb3689SPeter Maydell "SSE CPU_IDENTITY: write to RO offset 0x%x\n", (int)offset); 81*5aeb3689SPeter Maydell } 82*5aeb3689SPeter Maydell 83*5aeb3689SPeter Maydell static const MemoryRegionOps armsse_cpuid_ops = { 84*5aeb3689SPeter Maydell .read = armsse_cpuid_read, 85*5aeb3689SPeter Maydell .write = armsse_cpuid_write, 86*5aeb3689SPeter Maydell .endianness = DEVICE_LITTLE_ENDIAN, 87*5aeb3689SPeter Maydell /* byte/halfword accesses are just zero-padded on reads and writes */ 88*5aeb3689SPeter Maydell .impl.min_access_size = 4, 89*5aeb3689SPeter Maydell .impl.max_access_size = 4, 90*5aeb3689SPeter Maydell .valid.min_access_size = 1, 91*5aeb3689SPeter Maydell .valid.max_access_size = 4, 92*5aeb3689SPeter Maydell }; 93*5aeb3689SPeter Maydell 94*5aeb3689SPeter Maydell static Property armsse_cpuid_props[] = { 95*5aeb3689SPeter Maydell DEFINE_PROP_UINT32("CPUID", ARMSSECPUID, cpuid, 0), 96*5aeb3689SPeter Maydell DEFINE_PROP_END_OF_LIST() 97*5aeb3689SPeter Maydell }; 98*5aeb3689SPeter Maydell 99*5aeb3689SPeter Maydell static void armsse_cpuid_init(Object *obj) 100*5aeb3689SPeter Maydell { 101*5aeb3689SPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 102*5aeb3689SPeter Maydell ARMSSECPUID *s = ARMSSE_CPUID(obj); 103*5aeb3689SPeter Maydell 104*5aeb3689SPeter Maydell memory_region_init_io(&s->iomem, obj, &armsse_cpuid_ops, 105*5aeb3689SPeter Maydell s, "armsse-cpuid", 0x1000); 106*5aeb3689SPeter Maydell sysbus_init_mmio(sbd, &s->iomem); 107*5aeb3689SPeter Maydell } 108*5aeb3689SPeter Maydell 109*5aeb3689SPeter Maydell static void armsse_cpuid_class_init(ObjectClass *klass, void *data) 110*5aeb3689SPeter Maydell { 111*5aeb3689SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 112*5aeb3689SPeter Maydell 113*5aeb3689SPeter Maydell /* 114*5aeb3689SPeter Maydell * This device has no guest-modifiable state and so it 115*5aeb3689SPeter Maydell * does not need a reset function or VMState. 116*5aeb3689SPeter Maydell */ 117*5aeb3689SPeter Maydell 118*5aeb3689SPeter Maydell dc->props = armsse_cpuid_props; 119*5aeb3689SPeter Maydell } 120*5aeb3689SPeter Maydell 121*5aeb3689SPeter Maydell static const TypeInfo armsse_cpuid_info = { 122*5aeb3689SPeter Maydell .name = TYPE_ARMSSE_CPUID, 123*5aeb3689SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 124*5aeb3689SPeter Maydell .instance_size = sizeof(ARMSSECPUID), 125*5aeb3689SPeter Maydell .instance_init = armsse_cpuid_init, 126*5aeb3689SPeter Maydell .class_init = armsse_cpuid_class_init, 127*5aeb3689SPeter Maydell }; 128*5aeb3689SPeter Maydell 129*5aeb3689SPeter Maydell static void armsse_cpuid_register_types(void) 130*5aeb3689SPeter Maydell { 131*5aeb3689SPeter Maydell type_register_static(&armsse_cpuid_info); 132*5aeb3689SPeter Maydell } 133*5aeb3689SPeter Maydell 134*5aeb3689SPeter Maydell type_init(armsse_cpuid_register_types); 135