xref: /qemu/hw/misc/arm_sysctl.c (revision 0d1c9782a1ec965933091f7d7ef1472a15048760)
1e69954b9Spbrook /*
2e69954b9Spbrook  * Status and system control registers for ARM RealView/Versatile boards.
3e69954b9Spbrook  *
49ee6e8bbSpbrook  * Copyright (c) 2006-2007 CodeSourcery.
5e69954b9Spbrook  * Written by Paul Brook
6e69954b9Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8e69954b9Spbrook  */
9e69954b9Spbrook 
10*0d1c9782SPeter Maydell #include "qemu/osdep.h"
1183c9f4caSPaolo Bonzini #include "hw/hw.h"
121de7afc9SPaolo Bonzini #include "qemu/timer.h"
1371538323SPeter Maydell #include "qemu/bitops.h"
1483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
150d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
169c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
17e69954b9Spbrook 
18e69954b9Spbrook #define LOCK_VALUE 0xa05f
19e69954b9Spbrook 
20ba4ea5bdSAndreas Färber #define TYPE_ARM_SYSCTL "realview_sysctl"
21ba4ea5bdSAndreas Färber #define ARM_SYSCTL(obj) \
22ba4ea5bdSAndreas Färber     OBJECT_CHECK(arm_sysctl_state, (obj), TYPE_ARM_SYSCTL)
23ba4ea5bdSAndreas Färber 
24e69954b9Spbrook typedef struct {
25ba4ea5bdSAndreas Färber     SysBusDevice parent_obj;
26ba4ea5bdSAndreas Färber 
27460d7c53SAvi Kivity     MemoryRegion iomem;
28242ea2c6SPeter Maydell     qemu_irq pl110_mux_ctrl;
29242ea2c6SPeter Maydell 
30e69954b9Spbrook     uint32_t sys_id;
31e69954b9Spbrook     uint32_t leds;
32e69954b9Spbrook     uint16_t lockval;
33e69954b9Spbrook     uint32_t cfgdata1;
34e69954b9Spbrook     uint32_t cfgdata2;
35e69954b9Spbrook     uint32_t flags;
36e69954b9Spbrook     uint32_t nvflags;
37e69954b9Spbrook     uint32_t resetlevel;
3826e92f65SPaul Brook     uint32_t proc_id;
39b50ff6f5SPeter Maydell     uint32_t sys_mci;
4034933c8cSPeter Maydell     uint32_t sys_cfgdata;
4134933c8cSPeter Maydell     uint32_t sys_cfgctrl;
4234933c8cSPeter Maydell     uint32_t sys_cfgstat;
43242ea2c6SPeter Maydell     uint32_t sys_clcd;
441f81f94bSPeter Maydell     uint32_t mb_clock[6];
451f81f94bSPeter Maydell     uint32_t *db_clock;
468bd4824aSPeter Maydell     uint32_t db_num_vsensors;
478bd4824aSPeter Maydell     uint32_t *db_voltage;
481f81f94bSPeter Maydell     uint32_t db_num_clocks;
491f81f94bSPeter Maydell     uint32_t *db_clock_reset;
50e69954b9Spbrook } arm_sysctl_state;
51e69954b9Spbrook 
52b5ad0ae7SPeter Maydell static const VMStateDescription vmstate_arm_sysctl = {
53b5ad0ae7SPeter Maydell     .name = "realview_sysctl",
541f81f94bSPeter Maydell     .version_id = 4,
55b5ad0ae7SPeter Maydell     .minimum_version_id = 1,
56b5ad0ae7SPeter Maydell     .fields = (VMStateField[]) {
57b5ad0ae7SPeter Maydell         VMSTATE_UINT32(leds, arm_sysctl_state),
58b5ad0ae7SPeter Maydell         VMSTATE_UINT16(lockval, arm_sysctl_state),
59b5ad0ae7SPeter Maydell         VMSTATE_UINT32(cfgdata1, arm_sysctl_state),
60b5ad0ae7SPeter Maydell         VMSTATE_UINT32(cfgdata2, arm_sysctl_state),
61b5ad0ae7SPeter Maydell         VMSTATE_UINT32(flags, arm_sysctl_state),
62b5ad0ae7SPeter Maydell         VMSTATE_UINT32(nvflags, arm_sysctl_state),
63b5ad0ae7SPeter Maydell         VMSTATE_UINT32(resetlevel, arm_sysctl_state),
6434933c8cSPeter Maydell         VMSTATE_UINT32_V(sys_mci, arm_sysctl_state, 2),
6534933c8cSPeter Maydell         VMSTATE_UINT32_V(sys_cfgdata, arm_sysctl_state, 2),
6634933c8cSPeter Maydell         VMSTATE_UINT32_V(sys_cfgctrl, arm_sysctl_state, 2),
6734933c8cSPeter Maydell         VMSTATE_UINT32_V(sys_cfgstat, arm_sysctl_state, 2),
68242ea2c6SPeter Maydell         VMSTATE_UINT32_V(sys_clcd, arm_sysctl_state, 3),
691f81f94bSPeter Maydell         VMSTATE_UINT32_ARRAY_V(mb_clock, arm_sysctl_state, 6, 4),
701f81f94bSPeter Maydell         VMSTATE_VARRAY_UINT32(db_clock, arm_sysctl_state, db_num_clocks,
711f81f94bSPeter Maydell                               4, vmstate_info_uint32, uint32_t),
72b5ad0ae7SPeter Maydell         VMSTATE_END_OF_LIST()
73b5ad0ae7SPeter Maydell     }
74b5ad0ae7SPeter Maydell };
75b5ad0ae7SPeter Maydell 
76b50ff6f5SPeter Maydell /* The PB926 actually uses a different format for
77b50ff6f5SPeter Maydell  * its SYS_ID register. Fortunately the bits which are
78b50ff6f5SPeter Maydell  * board type on later boards are distinct.
79b50ff6f5SPeter Maydell  */
80b50ff6f5SPeter Maydell #define BOARD_ID_PB926 0x100
81b50ff6f5SPeter Maydell #define BOARD_ID_EB 0x140
82b50ff6f5SPeter Maydell #define BOARD_ID_PBA8 0x178
83b50ff6f5SPeter Maydell #define BOARD_ID_PBX 0x182
8434933c8cSPeter Maydell #define BOARD_ID_VEXPRESS 0x190
85b50ff6f5SPeter Maydell 
86b50ff6f5SPeter Maydell static int board_id(arm_sysctl_state *s)
87b50ff6f5SPeter Maydell {
88b50ff6f5SPeter Maydell     /* Extract the board ID field from the SYS_ID register value */
89b50ff6f5SPeter Maydell     return (s->sys_id >> 16) & 0xfff;
90b50ff6f5SPeter Maydell }
91b50ff6f5SPeter Maydell 
92be0f204aSPaul Brook static void arm_sysctl_reset(DeviceState *d)
93be0f204aSPaul Brook {
94ba4ea5bdSAndreas Färber     arm_sysctl_state *s = ARM_SYSCTL(d);
951f81f94bSPeter Maydell     int i;
96be0f204aSPaul Brook 
97be0f204aSPaul Brook     s->leds = 0;
98be0f204aSPaul Brook     s->lockval = 0;
99be0f204aSPaul Brook     s->cfgdata1 = 0;
100be0f204aSPaul Brook     s->cfgdata2 = 0;
101be0f204aSPaul Brook     s->flags = 0;
102be0f204aSPaul Brook     s->resetlevel = 0;
1031f81f94bSPeter Maydell     /* Motherboard oscillators (in Hz) */
1041f81f94bSPeter Maydell     s->mb_clock[0] = 50000000; /* Static memory clock: 50MHz */
1051f81f94bSPeter Maydell     s->mb_clock[1] = 23750000; /* motherboard CLCD clock: 23.75MHz */
1061f81f94bSPeter Maydell     s->mb_clock[2] = 24000000; /* IO FPGA peripheral clock: 24MHz */
1071f81f94bSPeter Maydell     s->mb_clock[3] = 24000000; /* IO FPGA reserved clock: 24MHz */
1081f81f94bSPeter Maydell     s->mb_clock[4] = 24000000; /* System bus global clock: 24MHz */
1091f81f94bSPeter Maydell     s->mb_clock[5] = 24000000; /* IO FPGA reserved clock: 24MHz */
1101f81f94bSPeter Maydell     /* Daughterboard oscillators: reset from property values */
1111f81f94bSPeter Maydell     for (i = 0; i < s->db_num_clocks; i++) {
1121f81f94bSPeter Maydell         s->db_clock[i] = s->db_clock_reset[i];
1131f81f94bSPeter Maydell     }
114242ea2c6SPeter Maydell     if (board_id(s) == BOARD_ID_VEXPRESS) {
115242ea2c6SPeter Maydell         /* On VExpress this register will RAZ/WI */
116242ea2c6SPeter Maydell         s->sys_clcd = 0;
117242ea2c6SPeter Maydell     } else {
118242ea2c6SPeter Maydell         /* All others: CLCDID 0x1f, indicating VGA */
119242ea2c6SPeter Maydell         s->sys_clcd = 0x1f00;
120242ea2c6SPeter Maydell     }
121be0f204aSPaul Brook }
122be0f204aSPaul Brook 
123a8170e5eSAvi Kivity static uint64_t arm_sysctl_read(void *opaque, hwaddr offset,
124460d7c53SAvi Kivity                                 unsigned size)
125e69954b9Spbrook {
126e69954b9Spbrook     arm_sysctl_state *s = (arm_sysctl_state *)opaque;
127e69954b9Spbrook 
128e69954b9Spbrook     switch (offset) {
129e69954b9Spbrook     case 0x00: /* ID */
130e69954b9Spbrook         return s->sys_id;
131e69954b9Spbrook     case 0x04: /* SW */
132e69954b9Spbrook         /* General purpose hardware switches.
133e69954b9Spbrook            We don't have a useful way of exposing these to the user.  */
134e69954b9Spbrook         return 0;
135e69954b9Spbrook     case 0x08: /* LED */
136e69954b9Spbrook         return s->leds;
137e69954b9Spbrook     case 0x20: /* LOCK */
138e69954b9Spbrook         return s->lockval;
139e69954b9Spbrook     case 0x0c: /* OSC0 */
140e69954b9Spbrook     case 0x10: /* OSC1 */
141e69954b9Spbrook     case 0x14: /* OSC2 */
142e69954b9Spbrook     case 0x18: /* OSC3 */
143e69954b9Spbrook     case 0x1c: /* OSC4 */
144e69954b9Spbrook     case 0x24: /* 100HZ */
145e69954b9Spbrook         /* ??? Implement these.  */
146e69954b9Spbrook         return 0;
147e69954b9Spbrook     case 0x28: /* CFGDATA1 */
148e69954b9Spbrook         return s->cfgdata1;
149e69954b9Spbrook     case 0x2c: /* CFGDATA2 */
150e69954b9Spbrook         return s->cfgdata2;
151e69954b9Spbrook     case 0x30: /* FLAGS */
152e69954b9Spbrook         return s->flags;
153e69954b9Spbrook     case 0x38: /* NVFLAGS */
154e69954b9Spbrook         return s->nvflags;
155e69954b9Spbrook     case 0x40: /* RESETCTL */
15634933c8cSPeter Maydell         if (board_id(s) == BOARD_ID_VEXPRESS) {
15734933c8cSPeter Maydell             /* reserved: RAZ/WI */
15834933c8cSPeter Maydell             return 0;
15934933c8cSPeter Maydell         }
160e69954b9Spbrook         return s->resetlevel;
161e69954b9Spbrook     case 0x44: /* PCICTL */
162e69954b9Spbrook         return 1;
163e69954b9Spbrook     case 0x48: /* MCI */
164b50ff6f5SPeter Maydell         return s->sys_mci;
165e69954b9Spbrook     case 0x4c: /* FLASH */
166e69954b9Spbrook         return 0;
167e69954b9Spbrook     case 0x50: /* CLCD */
168242ea2c6SPeter Maydell         return s->sys_clcd;
169e69954b9Spbrook     case 0x54: /* CLCDSER */
170e69954b9Spbrook         return 0;
171e69954b9Spbrook     case 0x58: /* BOOTCS */
172e69954b9Spbrook         return 0;
173e69954b9Spbrook     case 0x5c: /* 24MHz */
174bc72ad67SAlex Bligh         return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24000000, get_ticks_per_sec());
175e69954b9Spbrook     case 0x60: /* MISC */
176e69954b9Spbrook         return 0;
177e69954b9Spbrook     case 0x84: /* PROCID0 */
17826e92f65SPaul Brook         return s->proc_id;
179e69954b9Spbrook     case 0x88: /* PROCID1 */
180e69954b9Spbrook         return 0xff000000;
181e69954b9Spbrook     case 0x64: /* DMAPSR0 */
182e69954b9Spbrook     case 0x68: /* DMAPSR1 */
183e69954b9Spbrook     case 0x6c: /* DMAPSR2 */
184e69954b9Spbrook     case 0x70: /* IOSEL */
185e69954b9Spbrook     case 0x74: /* PLDCTL */
186e69954b9Spbrook     case 0x80: /* BUSID */
187e69954b9Spbrook     case 0x8c: /* OSCRESET0 */
188e69954b9Spbrook     case 0x90: /* OSCRESET1 */
189e69954b9Spbrook     case 0x94: /* OSCRESET2 */
190e69954b9Spbrook     case 0x98: /* OSCRESET3 */
191e69954b9Spbrook     case 0x9c: /* OSCRESET4 */
192e69954b9Spbrook     case 0xc0: /* SYS_TEST_OSC0 */
193e69954b9Spbrook     case 0xc4: /* SYS_TEST_OSC1 */
194e69954b9Spbrook     case 0xc8: /* SYS_TEST_OSC2 */
195e69954b9Spbrook     case 0xcc: /* SYS_TEST_OSC3 */
196e69954b9Spbrook     case 0xd0: /* SYS_TEST_OSC4 */
197e69954b9Spbrook         return 0;
19834933c8cSPeter Maydell     case 0xa0: /* SYS_CFGDATA */
19934933c8cSPeter Maydell         if (board_id(s) != BOARD_ID_VEXPRESS) {
20034933c8cSPeter Maydell             goto bad_reg;
20134933c8cSPeter Maydell         }
20234933c8cSPeter Maydell         return s->sys_cfgdata;
20334933c8cSPeter Maydell     case 0xa4: /* SYS_CFGCTRL */
20434933c8cSPeter Maydell         if (board_id(s) != BOARD_ID_VEXPRESS) {
20534933c8cSPeter Maydell             goto bad_reg;
20634933c8cSPeter Maydell         }
20734933c8cSPeter Maydell         return s->sys_cfgctrl;
20834933c8cSPeter Maydell     case 0xa8: /* SYS_CFGSTAT */
20934933c8cSPeter Maydell         if (board_id(s) != BOARD_ID_VEXPRESS) {
21034933c8cSPeter Maydell             goto bad_reg;
21134933c8cSPeter Maydell         }
21234933c8cSPeter Maydell         return s->sys_cfgstat;
213e69954b9Spbrook     default:
21434933c8cSPeter Maydell     bad_reg:
2150c896f06SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
2160c896f06SPeter Maydell                       "arm_sysctl_read: Bad register offset 0x%x\n",
2170c896f06SPeter Maydell                       (int)offset);
218e69954b9Spbrook         return 0;
219e69954b9Spbrook     }
220e69954b9Spbrook }
221e69954b9Spbrook 
22271538323SPeter Maydell /* SYS_CFGCTRL functions */
22371538323SPeter Maydell #define SYS_CFG_OSC 1
22471538323SPeter Maydell #define SYS_CFG_VOLT 2
22571538323SPeter Maydell #define SYS_CFG_AMP 3
22671538323SPeter Maydell #define SYS_CFG_TEMP 4
22771538323SPeter Maydell #define SYS_CFG_RESET 5
22871538323SPeter Maydell #define SYS_CFG_SCC 6
22971538323SPeter Maydell #define SYS_CFG_MUXFPGA 7
23071538323SPeter Maydell #define SYS_CFG_SHUTDOWN 8
23171538323SPeter Maydell #define SYS_CFG_REBOOT 9
23271538323SPeter Maydell #define SYS_CFG_DVIMODE 11
23371538323SPeter Maydell #define SYS_CFG_POWER 12
23471538323SPeter Maydell #define SYS_CFG_ENERGY 13
23571538323SPeter Maydell 
23671538323SPeter Maydell /* SYS_CFGCTRL site field values */
23771538323SPeter Maydell #define SYS_CFG_SITE_MB 0
23871538323SPeter Maydell #define SYS_CFG_SITE_DB1 1
23971538323SPeter Maydell #define SYS_CFG_SITE_DB2 2
24071538323SPeter Maydell 
24171538323SPeter Maydell /**
24271538323SPeter Maydell  * vexpress_cfgctrl_read:
24371538323SPeter Maydell  * @s: arm_sysctl_state pointer
24471538323SPeter Maydell  * @dcc, @function, @site, @position, @device: split out values from
24571538323SPeter Maydell  * SYS_CFGCTRL register
24671538323SPeter Maydell  * @val: pointer to where to put the read data on success
24771538323SPeter Maydell  *
24871538323SPeter Maydell  * Handle a VExpress SYS_CFGCTRL register read. On success, return true and
24971538323SPeter Maydell  * write the read value to *val. On failure, return false (and val may
25071538323SPeter Maydell  * or may not be written to).
25171538323SPeter Maydell  */
25271538323SPeter Maydell static bool vexpress_cfgctrl_read(arm_sysctl_state *s, unsigned int dcc,
25371538323SPeter Maydell                                   unsigned int function, unsigned int site,
25471538323SPeter Maydell                                   unsigned int position, unsigned int device,
25571538323SPeter Maydell                                   uint32_t *val)
25671538323SPeter Maydell {
25771538323SPeter Maydell     /* We don't support anything other than DCC 0, board stack position 0
25871538323SPeter Maydell      * or sites other than motherboard/daughterboard:
25971538323SPeter Maydell      */
26071538323SPeter Maydell     if (dcc != 0 || position != 0 ||
26171538323SPeter Maydell         (site != SYS_CFG_SITE_MB && site != SYS_CFG_SITE_DB1)) {
26271538323SPeter Maydell         goto cfgctrl_unimp;
26371538323SPeter Maydell     }
26471538323SPeter Maydell 
26571538323SPeter Maydell     switch (function) {
2668bd4824aSPeter Maydell     case SYS_CFG_VOLT:
2678bd4824aSPeter Maydell         if (site == SYS_CFG_SITE_DB1 && device < s->db_num_vsensors) {
2688bd4824aSPeter Maydell             *val = s->db_voltage[device];
2698bd4824aSPeter Maydell             return true;
2708bd4824aSPeter Maydell         }
2718bd4824aSPeter Maydell         if (site == SYS_CFG_SITE_MB && device == 0) {
2728bd4824aSPeter Maydell             /* There is only one motherboard voltage sensor:
2738bd4824aSPeter Maydell              * VIO : 3.3V : bus voltage between mother and daughterboard
2748bd4824aSPeter Maydell              */
2758bd4824aSPeter Maydell             *val = 3300000;
2768bd4824aSPeter Maydell             return true;
2778bd4824aSPeter Maydell         }
2788bd4824aSPeter Maydell         break;
2791f81f94bSPeter Maydell     case SYS_CFG_OSC:
280ec1efab9SPeter Maydell         if (site == SYS_CFG_SITE_MB && device < ARRAY_SIZE(s->mb_clock)) {
2811f81f94bSPeter Maydell             /* motherboard clock */
2821f81f94bSPeter Maydell             *val = s->mb_clock[device];
2831f81f94bSPeter Maydell             return true;
2841f81f94bSPeter Maydell         }
2851f81f94bSPeter Maydell         if (site == SYS_CFG_SITE_DB1 && device < s->db_num_clocks) {
2861f81f94bSPeter Maydell             /* daughterboard clock */
2871f81f94bSPeter Maydell             *val = s->db_clock[device];
2881f81f94bSPeter Maydell             return true;
2891f81f94bSPeter Maydell         }
2901f81f94bSPeter Maydell         break;
29171538323SPeter Maydell     default:
29271538323SPeter Maydell         break;
29371538323SPeter Maydell     }
29471538323SPeter Maydell 
29571538323SPeter Maydell cfgctrl_unimp:
29671538323SPeter Maydell     qemu_log_mask(LOG_UNIMP,
29771538323SPeter Maydell                   "arm_sysctl: Unimplemented SYS_CFGCTRL read of function "
29871538323SPeter Maydell                   "0x%x DCC 0x%x site 0x%x position 0x%x device 0x%x\n",
29971538323SPeter Maydell                   function, dcc, site, position, device);
30071538323SPeter Maydell     return false;
30171538323SPeter Maydell }
30271538323SPeter Maydell 
30371538323SPeter Maydell /**
30471538323SPeter Maydell  * vexpress_cfgctrl_write:
30571538323SPeter Maydell  * @s: arm_sysctl_state pointer
30671538323SPeter Maydell  * @dcc, @function, @site, @position, @device: split out values from
30771538323SPeter Maydell  * SYS_CFGCTRL register
30871538323SPeter Maydell  * @val: data to write
30971538323SPeter Maydell  *
31071538323SPeter Maydell  * Handle a VExpress SYS_CFGCTRL register write. On success, return true.
31171538323SPeter Maydell  * On failure, return false.
31271538323SPeter Maydell  */
31371538323SPeter Maydell static bool vexpress_cfgctrl_write(arm_sysctl_state *s, unsigned int dcc,
31471538323SPeter Maydell                                    unsigned int function, unsigned int site,
31571538323SPeter Maydell                                    unsigned int position, unsigned int device,
31671538323SPeter Maydell                                    uint32_t val)
31771538323SPeter Maydell {
31871538323SPeter Maydell     /* We don't support anything other than DCC 0, board stack position 0
31971538323SPeter Maydell      * or sites other than motherboard/daughterboard:
32071538323SPeter Maydell      */
32171538323SPeter Maydell     if (dcc != 0 || position != 0 ||
32271538323SPeter Maydell         (site != SYS_CFG_SITE_MB && site != SYS_CFG_SITE_DB1)) {
32371538323SPeter Maydell         goto cfgctrl_unimp;
32471538323SPeter Maydell     }
32571538323SPeter Maydell 
32671538323SPeter Maydell     switch (function) {
3271f81f94bSPeter Maydell     case SYS_CFG_OSC:
328ec1efab9SPeter Maydell         if (site == SYS_CFG_SITE_MB && device < ARRAY_SIZE(s->mb_clock)) {
3291f81f94bSPeter Maydell             /* motherboard clock */
3301f81f94bSPeter Maydell             s->mb_clock[device] = val;
3311f81f94bSPeter Maydell             return true;
3321f81f94bSPeter Maydell         }
3331f81f94bSPeter Maydell         if (site == SYS_CFG_SITE_DB1 && device < s->db_num_clocks) {
3341f81f94bSPeter Maydell             /* daughterboard clock */
3351f81f94bSPeter Maydell             s->db_clock[device] = val;
3361f81f94bSPeter Maydell             return true;
3371f81f94bSPeter Maydell         }
3381f81f94bSPeter Maydell         break;
3398ff05c98SPeter Maydell     case SYS_CFG_MUXFPGA:
3408ff05c98SPeter Maydell         if (site == SYS_CFG_SITE_MB && device == 0) {
3418ff05c98SPeter Maydell             /* Select whether video output comes from motherboard
3428ff05c98SPeter Maydell              * or daughterboard: log and ignore as QEMU doesn't
3438ff05c98SPeter Maydell              * support this.
3448ff05c98SPeter Maydell              */
3458ff05c98SPeter Maydell             qemu_log_mask(LOG_UNIMP, "arm_sysctl: selection of video output "
3468ff05c98SPeter Maydell                           "not supported, ignoring\n");
3478ff05c98SPeter Maydell             return true;
3488ff05c98SPeter Maydell         }
3498ff05c98SPeter Maydell         break;
35071538323SPeter Maydell     case SYS_CFG_SHUTDOWN:
35171538323SPeter Maydell         if (site == SYS_CFG_SITE_MB && device == 0) {
35271538323SPeter Maydell             qemu_system_shutdown_request();
35371538323SPeter Maydell             return true;
35471538323SPeter Maydell         }
35571538323SPeter Maydell         break;
35671538323SPeter Maydell     case SYS_CFG_REBOOT:
35771538323SPeter Maydell         if (site == SYS_CFG_SITE_MB && device == 0) {
35871538323SPeter Maydell             qemu_system_reset_request();
35971538323SPeter Maydell             return true;
36071538323SPeter Maydell         }
36171538323SPeter Maydell         break;
362291155cbSPeter Maydell     case SYS_CFG_DVIMODE:
363291155cbSPeter Maydell         if (site == SYS_CFG_SITE_MB && device == 0) {
364291155cbSPeter Maydell             /* Selecting DVI mode is meaningless for QEMU: we will
365291155cbSPeter Maydell              * always display the output correctly according to the
366291155cbSPeter Maydell              * pixel height/width programmed into the CLCD controller.
367291155cbSPeter Maydell              */
368291155cbSPeter Maydell             return true;
369291155cbSPeter Maydell         }
37071538323SPeter Maydell     default:
37171538323SPeter Maydell         break;
37271538323SPeter Maydell     }
37371538323SPeter Maydell 
37471538323SPeter Maydell cfgctrl_unimp:
37571538323SPeter Maydell     qemu_log_mask(LOG_UNIMP,
37671538323SPeter Maydell                   "arm_sysctl: Unimplemented SYS_CFGCTRL write of function "
37771538323SPeter Maydell                   "0x%x DCC 0x%x site 0x%x position 0x%x device 0x%x\n",
37871538323SPeter Maydell                   function, dcc, site, position, device);
37971538323SPeter Maydell     return false;
38071538323SPeter Maydell }
38171538323SPeter Maydell 
382a8170e5eSAvi Kivity static void arm_sysctl_write(void *opaque, hwaddr offset,
383460d7c53SAvi Kivity                              uint64_t val, unsigned size)
384e69954b9Spbrook {
385e69954b9Spbrook     arm_sysctl_state *s = (arm_sysctl_state *)opaque;
386e69954b9Spbrook 
387e69954b9Spbrook     switch (offset) {
388e69954b9Spbrook     case 0x08: /* LED */
389e69954b9Spbrook         s->leds = val;
390bf4229d3SPeter Maydell         break;
391e69954b9Spbrook     case 0x0c: /* OSC0 */
392e69954b9Spbrook     case 0x10: /* OSC1 */
393e69954b9Spbrook     case 0x14: /* OSC2 */
394e69954b9Spbrook     case 0x18: /* OSC3 */
395e69954b9Spbrook     case 0x1c: /* OSC4 */
396e69954b9Spbrook         /* ??? */
397e69954b9Spbrook         break;
398e69954b9Spbrook     case 0x20: /* LOCK */
399e69954b9Spbrook         if (val == LOCK_VALUE)
400e69954b9Spbrook             s->lockval = val;
401e69954b9Spbrook         else
402e69954b9Spbrook             s->lockval = val & 0x7fff;
403e69954b9Spbrook         break;
404e69954b9Spbrook     case 0x28: /* CFGDATA1 */
405e69954b9Spbrook         /* ??? Need to implement this.  */
406e69954b9Spbrook         s->cfgdata1 = val;
407e69954b9Spbrook         break;
408e69954b9Spbrook     case 0x2c: /* CFGDATA2 */
409e69954b9Spbrook         /* ??? Need to implement this.  */
410e69954b9Spbrook         s->cfgdata2 = val;
411e69954b9Spbrook         break;
412e69954b9Spbrook     case 0x30: /* FLAGSSET */
413e69954b9Spbrook         s->flags |= val;
414e69954b9Spbrook         break;
415e69954b9Spbrook     case 0x34: /* FLAGSCLR */
416e69954b9Spbrook         s->flags &= ~val;
417e69954b9Spbrook         break;
418e69954b9Spbrook     case 0x38: /* NVFLAGSSET */
419e69954b9Spbrook         s->nvflags |= val;
420e69954b9Spbrook         break;
421e69954b9Spbrook     case 0x3c: /* NVFLAGSCLR */
422e69954b9Spbrook         s->nvflags &= ~val;
423e69954b9Spbrook         break;
424e69954b9Spbrook     case 0x40: /* RESETCTL */
425b2887c43SJean-Christophe DUBOIS         switch (board_id(s)) {
426b2887c43SJean-Christophe DUBOIS         case BOARD_ID_PB926:
427e69954b9Spbrook             if (s->lockval == LOCK_VALUE) {
428e69954b9Spbrook                 s->resetlevel = val;
429b2887c43SJean-Christophe DUBOIS                 if (val & 0x100) {
430f3d6b95eSpbrook                     qemu_system_reset_request();
431e69954b9Spbrook                 }
432b2887c43SJean-Christophe DUBOIS             }
433b2887c43SJean-Christophe DUBOIS             break;
434b2887c43SJean-Christophe DUBOIS         case BOARD_ID_PBX:
435b2887c43SJean-Christophe DUBOIS         case BOARD_ID_PBA8:
436b2887c43SJean-Christophe DUBOIS             if (s->lockval == LOCK_VALUE) {
437b2887c43SJean-Christophe DUBOIS                 s->resetlevel = val;
438b2887c43SJean-Christophe DUBOIS                 if (val & 0x04) {
439b2887c43SJean-Christophe DUBOIS                     qemu_system_reset_request();
440b2887c43SJean-Christophe DUBOIS                 }
441b2887c43SJean-Christophe DUBOIS             }
442b2887c43SJean-Christophe DUBOIS             break;
443b2887c43SJean-Christophe DUBOIS         case BOARD_ID_VEXPRESS:
444b2887c43SJean-Christophe DUBOIS         case BOARD_ID_EB:
445b2887c43SJean-Christophe DUBOIS         default:
446b2887c43SJean-Christophe DUBOIS             /* reserved: RAZ/WI */
447b2887c43SJean-Christophe DUBOIS             break;
448b2887c43SJean-Christophe DUBOIS         }
449e69954b9Spbrook         break;
450e69954b9Spbrook     case 0x44: /* PCICTL */
451e69954b9Spbrook         /* nothing to do.  */
452e69954b9Spbrook         break;
453e69954b9Spbrook     case 0x4c: /* FLASH */
454242ea2c6SPeter Maydell         break;
455e69954b9Spbrook     case 0x50: /* CLCD */
456242ea2c6SPeter Maydell         switch (board_id(s)) {
457242ea2c6SPeter Maydell         case BOARD_ID_PB926:
458242ea2c6SPeter Maydell             /* On 926 bits 13:8 are R/O, bits 1:0 control
459242ea2c6SPeter Maydell              * the mux that defines how to interpret the PL110
460242ea2c6SPeter Maydell              * graphics format, and other bits are r/w but we
461242ea2c6SPeter Maydell              * don't implement them to do anything.
462242ea2c6SPeter Maydell              */
463242ea2c6SPeter Maydell             s->sys_clcd &= 0x3f00;
464242ea2c6SPeter Maydell             s->sys_clcd |= val & ~0x3f00;
465242ea2c6SPeter Maydell             qemu_set_irq(s->pl110_mux_ctrl, val & 3);
466242ea2c6SPeter Maydell             break;
467242ea2c6SPeter Maydell         case BOARD_ID_EB:
468242ea2c6SPeter Maydell             /* The EB is the same except that there is no mux since
469242ea2c6SPeter Maydell              * the EB has a PL111.
470242ea2c6SPeter Maydell              */
471242ea2c6SPeter Maydell             s->sys_clcd &= 0x3f00;
472242ea2c6SPeter Maydell             s->sys_clcd |= val & ~0x3f00;
473242ea2c6SPeter Maydell             break;
474242ea2c6SPeter Maydell         case BOARD_ID_PBA8:
475242ea2c6SPeter Maydell         case BOARD_ID_PBX:
476242ea2c6SPeter Maydell             /* On PBA8 and PBX bit 7 is r/w and all other bits
477242ea2c6SPeter Maydell              * are either r/o or RAZ/WI.
478242ea2c6SPeter Maydell              */
479242ea2c6SPeter Maydell             s->sys_clcd &= (1 << 7);
480242ea2c6SPeter Maydell             s->sys_clcd |= val & ~(1 << 7);
481242ea2c6SPeter Maydell             break;
482242ea2c6SPeter Maydell         case BOARD_ID_VEXPRESS:
483242ea2c6SPeter Maydell         default:
484242ea2c6SPeter Maydell             /* On VExpress this register is unimplemented and will RAZ/WI */
485242ea2c6SPeter Maydell             break;
486242ea2c6SPeter Maydell         }
487bf4229d3SPeter Maydell         break;
488e69954b9Spbrook     case 0x54: /* CLCDSER */
489e69954b9Spbrook     case 0x64: /* DMAPSR0 */
490e69954b9Spbrook     case 0x68: /* DMAPSR1 */
491e69954b9Spbrook     case 0x6c: /* DMAPSR2 */
492e69954b9Spbrook     case 0x70: /* IOSEL */
493e69954b9Spbrook     case 0x74: /* PLDCTL */
494e69954b9Spbrook     case 0x80: /* BUSID */
495e69954b9Spbrook     case 0x84: /* PROCID0 */
496e69954b9Spbrook     case 0x88: /* PROCID1 */
497e69954b9Spbrook     case 0x8c: /* OSCRESET0 */
498e69954b9Spbrook     case 0x90: /* OSCRESET1 */
499e69954b9Spbrook     case 0x94: /* OSCRESET2 */
500e69954b9Spbrook     case 0x98: /* OSCRESET3 */
501e69954b9Spbrook     case 0x9c: /* OSCRESET4 */
502e69954b9Spbrook         break;
50334933c8cSPeter Maydell     case 0xa0: /* SYS_CFGDATA */
50434933c8cSPeter Maydell         if (board_id(s) != BOARD_ID_VEXPRESS) {
50534933c8cSPeter Maydell             goto bad_reg;
50634933c8cSPeter Maydell         }
50734933c8cSPeter Maydell         s->sys_cfgdata = val;
50834933c8cSPeter Maydell         return;
50934933c8cSPeter Maydell     case 0xa4: /* SYS_CFGCTRL */
51034933c8cSPeter Maydell         if (board_id(s) != BOARD_ID_VEXPRESS) {
51134933c8cSPeter Maydell             goto bad_reg;
51234933c8cSPeter Maydell         }
51371538323SPeter Maydell         /* Undefined bits [19:18] are RAZ/WI, and writing to
51471538323SPeter Maydell          * the start bit just triggers the action; it always reads
51571538323SPeter Maydell          * as zero.
51671538323SPeter Maydell          */
51771538323SPeter Maydell         s->sys_cfgctrl = val & ~((3 << 18) | (1 << 31));
51871538323SPeter Maydell         if (val & (1 << 31)) {
51971538323SPeter Maydell             /* Start bit set -- actually do something */
52071538323SPeter Maydell             unsigned int dcc = extract32(s->sys_cfgctrl, 26, 4);
52171538323SPeter Maydell             unsigned int function = extract32(s->sys_cfgctrl, 20, 6);
52271538323SPeter Maydell             unsigned int site = extract32(s->sys_cfgctrl, 16, 2);
52371538323SPeter Maydell             unsigned int position = extract32(s->sys_cfgctrl, 12, 4);
52471538323SPeter Maydell             unsigned int device = extract32(s->sys_cfgctrl, 0, 12);
52534933c8cSPeter Maydell             s->sys_cfgstat = 1;            /* complete */
52671538323SPeter Maydell             if (s->sys_cfgctrl & (1 << 30)) {
52771538323SPeter Maydell                 if (!vexpress_cfgctrl_write(s, dcc, function, site, position,
52871538323SPeter Maydell                                             device, s->sys_cfgdata)) {
52934933c8cSPeter Maydell                     s->sys_cfgstat |= 2;        /* error */
53034933c8cSPeter Maydell                 }
53171538323SPeter Maydell             } else {
53271538323SPeter Maydell                 uint32_t val;
53371538323SPeter Maydell                 if (!vexpress_cfgctrl_read(s, dcc, function, site, position,
53471538323SPeter Maydell                                            device, &val)) {
53571538323SPeter Maydell                     s->sys_cfgstat |= 2;        /* error */
53671538323SPeter Maydell                 } else {
53771538323SPeter Maydell                     s->sys_cfgdata = val;
53871538323SPeter Maydell                 }
53971538323SPeter Maydell             }
54071538323SPeter Maydell         }
541706872a5SChristoffer Dall         s->sys_cfgctrl &= ~(1 << 31);
54234933c8cSPeter Maydell         return;
54334933c8cSPeter Maydell     case 0xa8: /* SYS_CFGSTAT */
54434933c8cSPeter Maydell         if (board_id(s) != BOARD_ID_VEXPRESS) {
54534933c8cSPeter Maydell             goto bad_reg;
54634933c8cSPeter Maydell         }
54734933c8cSPeter Maydell         s->sys_cfgstat = val & 3;
54834933c8cSPeter Maydell         return;
54934933c8cSPeter Maydell     default:
55034933c8cSPeter Maydell     bad_reg:
5510c896f06SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
5520c896f06SPeter Maydell                       "arm_sysctl_write: Bad register offset 0x%x\n",
5530c896f06SPeter Maydell                       (int)offset);
554e69954b9Spbrook         return;
555e69954b9Spbrook     }
556e69954b9Spbrook }
557e69954b9Spbrook 
558460d7c53SAvi Kivity static const MemoryRegionOps arm_sysctl_ops = {
559460d7c53SAvi Kivity     .read = arm_sysctl_read,
560460d7c53SAvi Kivity     .write = arm_sysctl_write,
561460d7c53SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
562e69954b9Spbrook };
563e69954b9Spbrook 
564b50ff6f5SPeter Maydell static void arm_sysctl_gpio_set(void *opaque, int line, int level)
565b50ff6f5SPeter Maydell {
566b50ff6f5SPeter Maydell     arm_sysctl_state *s = (arm_sysctl_state *)opaque;
567b50ff6f5SPeter Maydell     switch (line) {
568b50ff6f5SPeter Maydell     case ARM_SYSCTL_GPIO_MMC_WPROT:
569b50ff6f5SPeter Maydell     {
570b50ff6f5SPeter Maydell         /* For PB926 and EB write-protect is bit 2 of SYS_MCI;
571b50ff6f5SPeter Maydell          * for all later boards it is bit 1.
572b50ff6f5SPeter Maydell          */
573b50ff6f5SPeter Maydell         int bit = 2;
574b50ff6f5SPeter Maydell         if ((board_id(s) == BOARD_ID_PB926) || (board_id(s) == BOARD_ID_EB)) {
575b50ff6f5SPeter Maydell             bit = 4;
576b50ff6f5SPeter Maydell         }
577b50ff6f5SPeter Maydell         s->sys_mci &= ~bit;
578b50ff6f5SPeter Maydell         if (level) {
579b50ff6f5SPeter Maydell             s->sys_mci |= bit;
580b50ff6f5SPeter Maydell         }
581b50ff6f5SPeter Maydell         break;
582b50ff6f5SPeter Maydell     }
583b50ff6f5SPeter Maydell     case ARM_SYSCTL_GPIO_MMC_CARDIN:
584b50ff6f5SPeter Maydell         s->sys_mci &= ~1;
585b50ff6f5SPeter Maydell         if (level) {
586b50ff6f5SPeter Maydell             s->sys_mci |= 1;
587b50ff6f5SPeter Maydell         }
588b50ff6f5SPeter Maydell         break;
589b50ff6f5SPeter Maydell     }
590b50ff6f5SPeter Maydell }
591b50ff6f5SPeter Maydell 
5921f56f50aSPeter Maydell static void arm_sysctl_init(Object *obj)
593e69954b9Spbrook {
5941f56f50aSPeter Maydell     DeviceState *dev = DEVICE(obj);
5951f56f50aSPeter Maydell     SysBusDevice *sd = SYS_BUS_DEVICE(obj);
596ba4ea5bdSAndreas Färber     arm_sysctl_state *s = ARM_SYSCTL(obj);
597e69954b9Spbrook 
5983c161542SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(dev), &arm_sysctl_ops, s,
5993c161542SPaolo Bonzini                           "arm-sysctl", 0x1000);
6001f56f50aSPeter Maydell     sysbus_init_mmio(sd, &s->iomem);
6011f56f50aSPeter Maydell     qdev_init_gpio_in(dev, arm_sysctl_gpio_set, 2);
6021f56f50aSPeter Maydell     qdev_init_gpio_out(dev, &s->pl110_mux_ctrl, 1);
603e69954b9Spbrook }
60482634c2dSPaul Brook 
6051f81f94bSPeter Maydell static void arm_sysctl_realize(DeviceState *d, Error **errp)
6061f81f94bSPeter Maydell {
607ba4ea5bdSAndreas Färber     arm_sysctl_state *s = ARM_SYSCTL(d);
608ba4ea5bdSAndreas Färber 
6091f81f94bSPeter Maydell     s->db_clock = g_new0(uint32_t, s->db_num_clocks);
6101f81f94bSPeter Maydell }
6111f81f94bSPeter Maydell 
6128bd4824aSPeter Maydell static void arm_sysctl_finalize(Object *obj)
6138bd4824aSPeter Maydell {
614ba4ea5bdSAndreas Färber     arm_sysctl_state *s = ARM_SYSCTL(obj);
615ba4ea5bdSAndreas Färber 
6168bd4824aSPeter Maydell     g_free(s->db_voltage);
6171f81f94bSPeter Maydell     g_free(s->db_clock);
6181f81f94bSPeter Maydell     g_free(s->db_clock_reset);
6198bd4824aSPeter Maydell }
6208bd4824aSPeter Maydell 
621999e12bbSAnthony Liguori static Property arm_sysctl_properties[] = {
622e325775bSGerd Hoffmann     DEFINE_PROP_UINT32("sys_id", arm_sysctl_state, sys_id, 0),
62326e92f65SPaul Brook     DEFINE_PROP_UINT32("proc_id", arm_sysctl_state, proc_id, 0),
6248bd4824aSPeter Maydell     /* Daughterboard power supply voltages (as reported via SYS_CFG) */
6258bd4824aSPeter Maydell     DEFINE_PROP_ARRAY("db-voltage", arm_sysctl_state, db_num_vsensors,
6268bd4824aSPeter Maydell                       db_voltage, qdev_prop_uint32, uint32_t),
6271f81f94bSPeter Maydell     /* Daughterboard clock reset values (as reported via SYS_CFG) */
6281f81f94bSPeter Maydell     DEFINE_PROP_ARRAY("db-clock", arm_sysctl_state, db_num_clocks,
6291f81f94bSPeter Maydell                       db_clock_reset, qdev_prop_uint32, uint32_t),
630e325775bSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
631999e12bbSAnthony Liguori };
632999e12bbSAnthony Liguori 
633999e12bbSAnthony Liguori static void arm_sysctl_class_init(ObjectClass *klass, void *data)
634999e12bbSAnthony Liguori {
63539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
636999e12bbSAnthony Liguori 
6371f81f94bSPeter Maydell     dc->realize = arm_sysctl_realize;
63839bffca2SAnthony Liguori     dc->reset = arm_sysctl_reset;
63939bffca2SAnthony Liguori     dc->vmsd = &vmstate_arm_sysctl;
64039bffca2SAnthony Liguori     dc->props = arm_sysctl_properties;
641ee6847d1SGerd Hoffmann }
642999e12bbSAnthony Liguori 
6438c43a6f0SAndreas Färber static const TypeInfo arm_sysctl_info = {
644ba4ea5bdSAndreas Färber     .name          = TYPE_ARM_SYSCTL,
64539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
64639bffca2SAnthony Liguori     .instance_size = sizeof(arm_sysctl_state),
6471f56f50aSPeter Maydell     .instance_init = arm_sysctl_init,
6488bd4824aSPeter Maydell     .instance_finalize = arm_sysctl_finalize,
649999e12bbSAnthony Liguori     .class_init    = arm_sysctl_class_init,
650ee6847d1SGerd Hoffmann };
651ee6847d1SGerd Hoffmann 
65283f7d43aSAndreas Färber static void arm_sysctl_register_types(void)
65382634c2dSPaul Brook {
65439bffca2SAnthony Liguori     type_register_static(&arm_sysctl_info);
65582634c2dSPaul Brook }
65682634c2dSPaul Brook 
65783f7d43aSAndreas Färber type_init(arm_sysctl_register_types)
658