1b2123a48SRob Herring /* 2b2123a48SRob Herring * ARM dummy L210, L220, PL310 cache controller. 3b2123a48SRob Herring * 4b2123a48SRob Herring * Copyright (c) 2010-2012 Calxeda 5b2123a48SRob Herring * 6b2123a48SRob Herring * This program is free software; you can redistribute it and/or modify it 7b2123a48SRob Herring * under the terms and conditions of the GNU General Public License, 8b2123a48SRob Herring * version 2 or any later version, as published by the Free Software 9b2123a48SRob Herring * Foundation. 10b2123a48SRob Herring * 11b2123a48SRob Herring * This program is distributed in the hope it will be useful, but WITHOUT 12b2123a48SRob Herring * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 13b2123a48SRob Herring * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 14b2123a48SRob Herring * more details. 15b2123a48SRob Herring * 16b2123a48SRob Herring * You should have received a copy of the GNU General Public License along with 17b2123a48SRob Herring * this program. If not, see <http://www.gnu.org/licenses/>. 18b2123a48SRob Herring * 19b2123a48SRob Herring */ 20b2123a48SRob Herring 210d1c9782SPeter Maydell #include "qemu/osdep.h" 2283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 23*d6454270SMarkus Armbruster #include "migration/vmstate.h" 2403dd024fSPaolo Bonzini #include "qemu/log.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 26b2123a48SRob Herring 27b2123a48SRob Herring /* L2C-310 r3p2 */ 28b2123a48SRob Herring #define CACHE_ID 0x410000c8 29b2123a48SRob Herring 300e8982e9SAndreas Färber #define TYPE_ARM_L2X0 "l2x0" 310e8982e9SAndreas Färber #define ARM_L2X0(obj) OBJECT_CHECK(L2x0State, (obj), TYPE_ARM_L2X0) 320e8982e9SAndreas Färber 33ae1953d0SAndreas Färber typedef struct L2x0State { 340e8982e9SAndreas Färber SysBusDevice parent_obj; 350e8982e9SAndreas Färber 36b2123a48SRob Herring MemoryRegion iomem; 37b2123a48SRob Herring uint32_t cache_type; 38b2123a48SRob Herring uint32_t ctrl; 39b2123a48SRob Herring uint32_t aux_ctrl; 40b2123a48SRob Herring uint32_t data_ctrl; 41b2123a48SRob Herring uint32_t tag_ctrl; 42b2123a48SRob Herring uint32_t filter_start; 43b2123a48SRob Herring uint32_t filter_end; 44ae1953d0SAndreas Färber } L2x0State; 45b2123a48SRob Herring 46b2123a48SRob Herring static const VMStateDescription vmstate_l2x0 = { 47b2123a48SRob Herring .name = "l2x0", 48b2123a48SRob Herring .version_id = 1, 49b2123a48SRob Herring .minimum_version_id = 1, 50b2123a48SRob Herring .fields = (VMStateField[]) { 51ae1953d0SAndreas Färber VMSTATE_UINT32(ctrl, L2x0State), 52ae1953d0SAndreas Färber VMSTATE_UINT32(aux_ctrl, L2x0State), 53ae1953d0SAndreas Färber VMSTATE_UINT32(data_ctrl, L2x0State), 54ae1953d0SAndreas Färber VMSTATE_UINT32(tag_ctrl, L2x0State), 55ae1953d0SAndreas Färber VMSTATE_UINT32(filter_start, L2x0State), 56ae1953d0SAndreas Färber VMSTATE_UINT32(filter_end, L2x0State), 57b2123a48SRob Herring VMSTATE_END_OF_LIST() 58b2123a48SRob Herring } 59b2123a48SRob Herring }; 60b2123a48SRob Herring 61b2123a48SRob Herring 62a8170e5eSAvi Kivity static uint64_t l2x0_priv_read(void *opaque, hwaddr offset, 63b2123a48SRob Herring unsigned size) 64b2123a48SRob Herring { 65b2123a48SRob Herring uint32_t cache_data; 66ae1953d0SAndreas Färber L2x0State *s = (L2x0State *)opaque; 67b2123a48SRob Herring offset &= 0xfff; 68b2123a48SRob Herring if (offset >= 0x730 && offset < 0x800) { 69b2123a48SRob Herring return 0; /* cache ops complete */ 70b2123a48SRob Herring } 71b2123a48SRob Herring switch (offset) { 72b2123a48SRob Herring case 0: 73b2123a48SRob Herring return CACHE_ID; 74b2123a48SRob Herring case 0x4: 75b2123a48SRob Herring /* aux_ctrl values affect cache_type values */ 76b2123a48SRob Herring cache_data = (s->aux_ctrl & (7 << 17)) >> 15; 77b2123a48SRob Herring cache_data |= (s->aux_ctrl & (1 << 16)) >> 16; 78b2123a48SRob Herring return s->cache_type |= (cache_data << 18) | (cache_data << 6); 79b2123a48SRob Herring case 0x100: 80b2123a48SRob Herring return s->ctrl; 81b2123a48SRob Herring case 0x104: 82b2123a48SRob Herring return s->aux_ctrl; 83b2123a48SRob Herring case 0x108: 84b2123a48SRob Herring return s->tag_ctrl; 85b2123a48SRob Herring case 0x10C: 86b2123a48SRob Herring return s->data_ctrl; 87b2123a48SRob Herring case 0xC00: 88b2123a48SRob Herring return s->filter_start; 89b2123a48SRob Herring case 0xC04: 90b2123a48SRob Herring return s->filter_end; 91b2123a48SRob Herring case 0xF40: 92b2123a48SRob Herring return 0; 93b2123a48SRob Herring case 0xF60: 94b2123a48SRob Herring return 0; 95b2123a48SRob Herring case 0xF80: 96b2123a48SRob Herring return 0; 97b2123a48SRob Herring default: 98a35d4e42SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 99a35d4e42SPeter Maydell "l2x0_priv_read: Bad offset %x\n", (int)offset); 100b2123a48SRob Herring break; 101b2123a48SRob Herring } 102b2123a48SRob Herring return 0; 103b2123a48SRob Herring } 104b2123a48SRob Herring 105a8170e5eSAvi Kivity static void l2x0_priv_write(void *opaque, hwaddr offset, 106b2123a48SRob Herring uint64_t value, unsigned size) 107b2123a48SRob Herring { 108ae1953d0SAndreas Färber L2x0State *s = (L2x0State *)opaque; 109b2123a48SRob Herring offset &= 0xfff; 110b2123a48SRob Herring if (offset >= 0x730 && offset < 0x800) { 111b2123a48SRob Herring /* ignore */ 112b2123a48SRob Herring return; 113b2123a48SRob Herring } 114b2123a48SRob Herring switch (offset) { 115b2123a48SRob Herring case 0x100: 116b2123a48SRob Herring s->ctrl = value & 1; 117b2123a48SRob Herring break; 118b2123a48SRob Herring case 0x104: 119b2123a48SRob Herring s->aux_ctrl = value; 120b2123a48SRob Herring break; 121b2123a48SRob Herring case 0x108: 122b2123a48SRob Herring s->tag_ctrl = value; 123b2123a48SRob Herring break; 124b2123a48SRob Herring case 0x10C: 125b2123a48SRob Herring s->data_ctrl = value; 126b2123a48SRob Herring break; 127b2123a48SRob Herring case 0xC00: 128b2123a48SRob Herring s->filter_start = value; 129b2123a48SRob Herring break; 130b2123a48SRob Herring case 0xC04: 131b2123a48SRob Herring s->filter_end = value; 132b2123a48SRob Herring break; 133b2123a48SRob Herring case 0xF40: 134b2123a48SRob Herring return; 135b2123a48SRob Herring case 0xF60: 136b2123a48SRob Herring return; 137b2123a48SRob Herring case 0xF80: 138b2123a48SRob Herring return; 139b2123a48SRob Herring default: 140a35d4e42SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 141a35d4e42SPeter Maydell "l2x0_priv_write: Bad offset %x\n", (int)offset); 142b2123a48SRob Herring break; 143b2123a48SRob Herring } 144b2123a48SRob Herring } 145b2123a48SRob Herring 146b2123a48SRob Herring static void l2x0_priv_reset(DeviceState *dev) 147b2123a48SRob Herring { 1480e8982e9SAndreas Färber L2x0State *s = ARM_L2X0(dev); 149b2123a48SRob Herring 150b2123a48SRob Herring s->ctrl = 0; 151b2123a48SRob Herring s->aux_ctrl = 0x02020000; 152b2123a48SRob Herring s->tag_ctrl = 0; 153b2123a48SRob Herring s->data_ctrl = 0; 154b2123a48SRob Herring s->filter_start = 0; 155b2123a48SRob Herring s->filter_end = 0; 156b2123a48SRob Herring } 157b2123a48SRob Herring 158b2123a48SRob Herring static const MemoryRegionOps l2x0_mem_ops = { 159b2123a48SRob Herring .read = l2x0_priv_read, 160b2123a48SRob Herring .write = l2x0_priv_write, 161b2123a48SRob Herring .endianness = DEVICE_NATIVE_ENDIAN, 162b2123a48SRob Herring }; 163b2123a48SRob Herring 164da8060bfSxiaoqiang zhao static void l2x0_priv_init(Object *obj) 165b2123a48SRob Herring { 166da8060bfSxiaoqiang zhao L2x0State *s = ARM_L2X0(obj); 167da8060bfSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 168b2123a48SRob Herring 169da8060bfSxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &l2x0_mem_ops, s, 1703c161542SPaolo Bonzini "l2x0_cc", 0x1000); 171b2123a48SRob Herring sysbus_init_mmio(dev, &s->iomem); 172b2123a48SRob Herring } 173b2123a48SRob Herring 17439bffca2SAnthony Liguori static Property l2x0_properties[] = { 175ae1953d0SAndreas Färber DEFINE_PROP_UINT32("cache-type", L2x0State, cache_type, 0x1c100100), 17639bffca2SAnthony Liguori DEFINE_PROP_END_OF_LIST(), 17739bffca2SAnthony Liguori }; 17839bffca2SAnthony Liguori 179999e12bbSAnthony Liguori static void l2x0_class_init(ObjectClass *klass, void *data) 180999e12bbSAnthony Liguori { 18139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 182999e12bbSAnthony Liguori 18339bffca2SAnthony Liguori dc->vmsd = &vmstate_l2x0; 18439bffca2SAnthony Liguori dc->props = l2x0_properties; 18539bffca2SAnthony Liguori dc->reset = l2x0_priv_reset; 186999e12bbSAnthony Liguori } 187999e12bbSAnthony Liguori 1888c43a6f0SAndreas Färber static const TypeInfo l2x0_info = { 1890e8982e9SAndreas Färber .name = TYPE_ARM_L2X0, 19039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 191ae1953d0SAndreas Färber .instance_size = sizeof(L2x0State), 192da8060bfSxiaoqiang zhao .instance_init = l2x0_priv_init, 193999e12bbSAnthony Liguori .class_init = l2x0_class_init, 194b2123a48SRob Herring }; 195b2123a48SRob Herring 19683f7d43aSAndreas Färber static void l2x0_register_types(void) 197b2123a48SRob Herring { 19839bffca2SAnthony Liguori type_register_static(&l2x0_info); 199b2123a48SRob Herring } 200b2123a48SRob Herring 20183f7d43aSAndreas Färber type_init(l2x0_register_types) 202