xref: /qemu/hw/misc/arm_l2x0.c (revision ae1953d045eb1fdfc21279284d78c7f23aba9762)
1b2123a48SRob Herring /*
2b2123a48SRob Herring  * ARM dummy L210, L220, PL310 cache controller.
3b2123a48SRob Herring  *
4b2123a48SRob Herring  * Copyright (c) 2010-2012 Calxeda
5b2123a48SRob Herring  *
6b2123a48SRob Herring  * This program is free software; you can redistribute it and/or modify it
7b2123a48SRob Herring  * under the terms and conditions of the GNU General Public License,
8b2123a48SRob Herring  * version 2 or any later version, as published by the Free Software
9b2123a48SRob Herring  * Foundation.
10b2123a48SRob Herring  *
11b2123a48SRob Herring  * This program is distributed in the hope it will be useful, but WITHOUT
12b2123a48SRob Herring  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13b2123a48SRob Herring  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
14b2123a48SRob Herring  * more details.
15b2123a48SRob Herring  *
16b2123a48SRob Herring  * You should have received a copy of the GNU General Public License along with
17b2123a48SRob Herring  * this program.  If not, see <http://www.gnu.org/licenses/>.
18b2123a48SRob Herring  *
19b2123a48SRob Herring  */
20b2123a48SRob Herring 
2183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
22b2123a48SRob Herring 
23b2123a48SRob Herring /* L2C-310 r3p2 */
24b2123a48SRob Herring #define CACHE_ID 0x410000c8
25b2123a48SRob Herring 
26*ae1953d0SAndreas Färber typedef struct L2x0State {
27b2123a48SRob Herring     SysBusDevice busdev;
28b2123a48SRob Herring     MemoryRegion iomem;
29b2123a48SRob Herring     uint32_t cache_type;
30b2123a48SRob Herring     uint32_t ctrl;
31b2123a48SRob Herring     uint32_t aux_ctrl;
32b2123a48SRob Herring     uint32_t data_ctrl;
33b2123a48SRob Herring     uint32_t tag_ctrl;
34b2123a48SRob Herring     uint32_t filter_start;
35b2123a48SRob Herring     uint32_t filter_end;
36*ae1953d0SAndreas Färber } L2x0State;
37b2123a48SRob Herring 
38b2123a48SRob Herring static const VMStateDescription vmstate_l2x0 = {
39b2123a48SRob Herring     .name = "l2x0",
40b2123a48SRob Herring     .version_id = 1,
41b2123a48SRob Herring     .minimum_version_id = 1,
42b2123a48SRob Herring     .fields = (VMStateField[]) {
43*ae1953d0SAndreas Färber         VMSTATE_UINT32(ctrl, L2x0State),
44*ae1953d0SAndreas Färber         VMSTATE_UINT32(aux_ctrl, L2x0State),
45*ae1953d0SAndreas Färber         VMSTATE_UINT32(data_ctrl, L2x0State),
46*ae1953d0SAndreas Färber         VMSTATE_UINT32(tag_ctrl, L2x0State),
47*ae1953d0SAndreas Färber         VMSTATE_UINT32(filter_start, L2x0State),
48*ae1953d0SAndreas Färber         VMSTATE_UINT32(filter_end, L2x0State),
49b2123a48SRob Herring         VMSTATE_END_OF_LIST()
50b2123a48SRob Herring     }
51b2123a48SRob Herring };
52b2123a48SRob Herring 
53b2123a48SRob Herring 
54a8170e5eSAvi Kivity static uint64_t l2x0_priv_read(void *opaque, hwaddr offset,
55b2123a48SRob Herring                                unsigned size)
56b2123a48SRob Herring {
57b2123a48SRob Herring     uint32_t cache_data;
58*ae1953d0SAndreas Färber     L2x0State *s = (L2x0State *)opaque;
59b2123a48SRob Herring     offset &= 0xfff;
60b2123a48SRob Herring     if (offset >= 0x730 && offset < 0x800) {
61b2123a48SRob Herring         return 0; /* cache ops complete */
62b2123a48SRob Herring     }
63b2123a48SRob Herring     switch (offset) {
64b2123a48SRob Herring     case 0:
65b2123a48SRob Herring         return CACHE_ID;
66b2123a48SRob Herring     case 0x4:
67b2123a48SRob Herring         /* aux_ctrl values affect cache_type values */
68b2123a48SRob Herring         cache_data = (s->aux_ctrl & (7 << 17)) >> 15;
69b2123a48SRob Herring         cache_data |= (s->aux_ctrl & (1 << 16)) >> 16;
70b2123a48SRob Herring         return s->cache_type |= (cache_data << 18) | (cache_data << 6);
71b2123a48SRob Herring     case 0x100:
72b2123a48SRob Herring         return s->ctrl;
73b2123a48SRob Herring     case 0x104:
74b2123a48SRob Herring         return s->aux_ctrl;
75b2123a48SRob Herring     case 0x108:
76b2123a48SRob Herring         return s->tag_ctrl;
77b2123a48SRob Herring     case 0x10C:
78b2123a48SRob Herring         return s->data_ctrl;
79b2123a48SRob Herring     case 0xC00:
80b2123a48SRob Herring         return s->filter_start;
81b2123a48SRob Herring     case 0xC04:
82b2123a48SRob Herring         return s->filter_end;
83b2123a48SRob Herring     case 0xF40:
84b2123a48SRob Herring         return 0;
85b2123a48SRob Herring     case 0xF60:
86b2123a48SRob Herring         return 0;
87b2123a48SRob Herring     case 0xF80:
88b2123a48SRob Herring         return 0;
89b2123a48SRob Herring     default:
90a35d4e42SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
91a35d4e42SPeter Maydell                       "l2x0_priv_read: Bad offset %x\n", (int)offset);
92b2123a48SRob Herring         break;
93b2123a48SRob Herring     }
94b2123a48SRob Herring     return 0;
95b2123a48SRob Herring }
96b2123a48SRob Herring 
97a8170e5eSAvi Kivity static void l2x0_priv_write(void *opaque, hwaddr offset,
98b2123a48SRob Herring                             uint64_t value, unsigned size)
99b2123a48SRob Herring {
100*ae1953d0SAndreas Färber     L2x0State *s = (L2x0State *)opaque;
101b2123a48SRob Herring     offset &= 0xfff;
102b2123a48SRob Herring     if (offset >= 0x730 && offset < 0x800) {
103b2123a48SRob Herring         /* ignore */
104b2123a48SRob Herring         return;
105b2123a48SRob Herring     }
106b2123a48SRob Herring     switch (offset) {
107b2123a48SRob Herring     case 0x100:
108b2123a48SRob Herring         s->ctrl = value & 1;
109b2123a48SRob Herring         break;
110b2123a48SRob Herring     case 0x104:
111b2123a48SRob Herring         s->aux_ctrl = value;
112b2123a48SRob Herring         break;
113b2123a48SRob Herring     case 0x108:
114b2123a48SRob Herring         s->tag_ctrl = value;
115b2123a48SRob Herring         break;
116b2123a48SRob Herring     case 0x10C:
117b2123a48SRob Herring         s->data_ctrl = value;
118b2123a48SRob Herring         break;
119b2123a48SRob Herring     case 0xC00:
120b2123a48SRob Herring         s->filter_start = value;
121b2123a48SRob Herring         break;
122b2123a48SRob Herring     case 0xC04:
123b2123a48SRob Herring         s->filter_end = value;
124b2123a48SRob Herring         break;
125b2123a48SRob Herring     case 0xF40:
126b2123a48SRob Herring         return;
127b2123a48SRob Herring     case 0xF60:
128b2123a48SRob Herring         return;
129b2123a48SRob Herring     case 0xF80:
130b2123a48SRob Herring         return;
131b2123a48SRob Herring     default:
132a35d4e42SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
133a35d4e42SPeter Maydell                       "l2x0_priv_write: Bad offset %x\n", (int)offset);
134b2123a48SRob Herring         break;
135b2123a48SRob Herring     }
136b2123a48SRob Herring }
137b2123a48SRob Herring 
138b2123a48SRob Herring static void l2x0_priv_reset(DeviceState *dev)
139b2123a48SRob Herring {
140*ae1953d0SAndreas Färber     L2x0State *s = DO_UPCAST(L2x0State, busdev.qdev, dev);
141b2123a48SRob Herring 
142b2123a48SRob Herring     s->ctrl = 0;
143b2123a48SRob Herring     s->aux_ctrl = 0x02020000;
144b2123a48SRob Herring     s->tag_ctrl = 0;
145b2123a48SRob Herring     s->data_ctrl = 0;
146b2123a48SRob Herring     s->filter_start = 0;
147b2123a48SRob Herring     s->filter_end = 0;
148b2123a48SRob Herring }
149b2123a48SRob Herring 
150b2123a48SRob Herring static const MemoryRegionOps l2x0_mem_ops = {
151b2123a48SRob Herring     .read = l2x0_priv_read,
152b2123a48SRob Herring     .write = l2x0_priv_write,
153b2123a48SRob Herring     .endianness = DEVICE_NATIVE_ENDIAN,
154b2123a48SRob Herring  };
155b2123a48SRob Herring 
156b2123a48SRob Herring static int l2x0_priv_init(SysBusDevice *dev)
157b2123a48SRob Herring {
158*ae1953d0SAndreas Färber     L2x0State *s = FROM_SYSBUS(L2x0State, dev);
159b2123a48SRob Herring 
1603c161542SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(dev), &l2x0_mem_ops, s,
1613c161542SPaolo Bonzini                           "l2x0_cc", 0x1000);
162b2123a48SRob Herring     sysbus_init_mmio(dev, &s->iomem);
163b2123a48SRob Herring     return 0;
164b2123a48SRob Herring }
165b2123a48SRob Herring 
16639bffca2SAnthony Liguori static Property l2x0_properties[] = {
167*ae1953d0SAndreas Färber     DEFINE_PROP_UINT32("cache-type", L2x0State, cache_type, 0x1c100100),
16839bffca2SAnthony Liguori     DEFINE_PROP_END_OF_LIST(),
16939bffca2SAnthony Liguori };
17039bffca2SAnthony Liguori 
171999e12bbSAnthony Liguori static void l2x0_class_init(ObjectClass *klass, void *data)
172999e12bbSAnthony Liguori {
173999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
17439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
175999e12bbSAnthony Liguori 
176999e12bbSAnthony Liguori     k->init = l2x0_priv_init;
17739bffca2SAnthony Liguori     dc->vmsd = &vmstate_l2x0;
17839bffca2SAnthony Liguori     dc->no_user = 1;
17939bffca2SAnthony Liguori     dc->props = l2x0_properties;
18039bffca2SAnthony Liguori     dc->reset = l2x0_priv_reset;
181999e12bbSAnthony Liguori }
182999e12bbSAnthony Liguori 
1838c43a6f0SAndreas Färber static const TypeInfo l2x0_info = {
184999e12bbSAnthony Liguori     .name = "l2x0",
18539bffca2SAnthony Liguori     .parent = TYPE_SYS_BUS_DEVICE,
186*ae1953d0SAndreas Färber     .instance_size = sizeof(L2x0State),
187999e12bbSAnthony Liguori     .class_init = l2x0_class_init,
188b2123a48SRob Herring };
189b2123a48SRob Herring 
19083f7d43aSAndreas Färber static void l2x0_register_types(void)
191b2123a48SRob Herring {
19239bffca2SAnthony Liguori     type_register_static(&l2x0_info);
193b2123a48SRob Herring }
194b2123a48SRob Herring 
19583f7d43aSAndreas Färber type_init(l2x0_register_types)
196