xref: /qemu/hw/misc/arm_l2x0.c (revision 0e8982e969304995dfa39e6767b0152564a72130)
1b2123a48SRob Herring /*
2b2123a48SRob Herring  * ARM dummy L210, L220, PL310 cache controller.
3b2123a48SRob Herring  *
4b2123a48SRob Herring  * Copyright (c) 2010-2012 Calxeda
5b2123a48SRob Herring  *
6b2123a48SRob Herring  * This program is free software; you can redistribute it and/or modify it
7b2123a48SRob Herring  * under the terms and conditions of the GNU General Public License,
8b2123a48SRob Herring  * version 2 or any later version, as published by the Free Software
9b2123a48SRob Herring  * Foundation.
10b2123a48SRob Herring  *
11b2123a48SRob Herring  * This program is distributed in the hope it will be useful, but WITHOUT
12b2123a48SRob Herring  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13b2123a48SRob Herring  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
14b2123a48SRob Herring  * more details.
15b2123a48SRob Herring  *
16b2123a48SRob Herring  * You should have received a copy of the GNU General Public License along with
17b2123a48SRob Herring  * this program.  If not, see <http://www.gnu.org/licenses/>.
18b2123a48SRob Herring  *
19b2123a48SRob Herring  */
20b2123a48SRob Herring 
2183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
22b2123a48SRob Herring 
23b2123a48SRob Herring /* L2C-310 r3p2 */
24b2123a48SRob Herring #define CACHE_ID 0x410000c8
25b2123a48SRob Herring 
26*0e8982e9SAndreas Färber #define TYPE_ARM_L2X0 "l2x0"
27*0e8982e9SAndreas Färber #define ARM_L2X0(obj) OBJECT_CHECK(L2x0State, (obj), TYPE_ARM_L2X0)
28*0e8982e9SAndreas Färber 
29ae1953d0SAndreas Färber typedef struct L2x0State {
30*0e8982e9SAndreas Färber     SysBusDevice parent_obj;
31*0e8982e9SAndreas Färber 
32b2123a48SRob Herring     MemoryRegion iomem;
33b2123a48SRob Herring     uint32_t cache_type;
34b2123a48SRob Herring     uint32_t ctrl;
35b2123a48SRob Herring     uint32_t aux_ctrl;
36b2123a48SRob Herring     uint32_t data_ctrl;
37b2123a48SRob Herring     uint32_t tag_ctrl;
38b2123a48SRob Herring     uint32_t filter_start;
39b2123a48SRob Herring     uint32_t filter_end;
40ae1953d0SAndreas Färber } L2x0State;
41b2123a48SRob Herring 
42b2123a48SRob Herring static const VMStateDescription vmstate_l2x0 = {
43b2123a48SRob Herring     .name = "l2x0",
44b2123a48SRob Herring     .version_id = 1,
45b2123a48SRob Herring     .minimum_version_id = 1,
46b2123a48SRob Herring     .fields = (VMStateField[]) {
47ae1953d0SAndreas Färber         VMSTATE_UINT32(ctrl, L2x0State),
48ae1953d0SAndreas Färber         VMSTATE_UINT32(aux_ctrl, L2x0State),
49ae1953d0SAndreas Färber         VMSTATE_UINT32(data_ctrl, L2x0State),
50ae1953d0SAndreas Färber         VMSTATE_UINT32(tag_ctrl, L2x0State),
51ae1953d0SAndreas Färber         VMSTATE_UINT32(filter_start, L2x0State),
52ae1953d0SAndreas Färber         VMSTATE_UINT32(filter_end, L2x0State),
53b2123a48SRob Herring         VMSTATE_END_OF_LIST()
54b2123a48SRob Herring     }
55b2123a48SRob Herring };
56b2123a48SRob Herring 
57b2123a48SRob Herring 
58a8170e5eSAvi Kivity static uint64_t l2x0_priv_read(void *opaque, hwaddr offset,
59b2123a48SRob Herring                                unsigned size)
60b2123a48SRob Herring {
61b2123a48SRob Herring     uint32_t cache_data;
62ae1953d0SAndreas Färber     L2x0State *s = (L2x0State *)opaque;
63b2123a48SRob Herring     offset &= 0xfff;
64b2123a48SRob Herring     if (offset >= 0x730 && offset < 0x800) {
65b2123a48SRob Herring         return 0; /* cache ops complete */
66b2123a48SRob Herring     }
67b2123a48SRob Herring     switch (offset) {
68b2123a48SRob Herring     case 0:
69b2123a48SRob Herring         return CACHE_ID;
70b2123a48SRob Herring     case 0x4:
71b2123a48SRob Herring         /* aux_ctrl values affect cache_type values */
72b2123a48SRob Herring         cache_data = (s->aux_ctrl & (7 << 17)) >> 15;
73b2123a48SRob Herring         cache_data |= (s->aux_ctrl & (1 << 16)) >> 16;
74b2123a48SRob Herring         return s->cache_type |= (cache_data << 18) | (cache_data << 6);
75b2123a48SRob Herring     case 0x100:
76b2123a48SRob Herring         return s->ctrl;
77b2123a48SRob Herring     case 0x104:
78b2123a48SRob Herring         return s->aux_ctrl;
79b2123a48SRob Herring     case 0x108:
80b2123a48SRob Herring         return s->tag_ctrl;
81b2123a48SRob Herring     case 0x10C:
82b2123a48SRob Herring         return s->data_ctrl;
83b2123a48SRob Herring     case 0xC00:
84b2123a48SRob Herring         return s->filter_start;
85b2123a48SRob Herring     case 0xC04:
86b2123a48SRob Herring         return s->filter_end;
87b2123a48SRob Herring     case 0xF40:
88b2123a48SRob Herring         return 0;
89b2123a48SRob Herring     case 0xF60:
90b2123a48SRob Herring         return 0;
91b2123a48SRob Herring     case 0xF80:
92b2123a48SRob Herring         return 0;
93b2123a48SRob Herring     default:
94a35d4e42SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
95a35d4e42SPeter Maydell                       "l2x0_priv_read: Bad offset %x\n", (int)offset);
96b2123a48SRob Herring         break;
97b2123a48SRob Herring     }
98b2123a48SRob Herring     return 0;
99b2123a48SRob Herring }
100b2123a48SRob Herring 
101a8170e5eSAvi Kivity static void l2x0_priv_write(void *opaque, hwaddr offset,
102b2123a48SRob Herring                             uint64_t value, unsigned size)
103b2123a48SRob Herring {
104ae1953d0SAndreas Färber     L2x0State *s = (L2x0State *)opaque;
105b2123a48SRob Herring     offset &= 0xfff;
106b2123a48SRob Herring     if (offset >= 0x730 && offset < 0x800) {
107b2123a48SRob Herring         /* ignore */
108b2123a48SRob Herring         return;
109b2123a48SRob Herring     }
110b2123a48SRob Herring     switch (offset) {
111b2123a48SRob Herring     case 0x100:
112b2123a48SRob Herring         s->ctrl = value & 1;
113b2123a48SRob Herring         break;
114b2123a48SRob Herring     case 0x104:
115b2123a48SRob Herring         s->aux_ctrl = value;
116b2123a48SRob Herring         break;
117b2123a48SRob Herring     case 0x108:
118b2123a48SRob Herring         s->tag_ctrl = value;
119b2123a48SRob Herring         break;
120b2123a48SRob Herring     case 0x10C:
121b2123a48SRob Herring         s->data_ctrl = value;
122b2123a48SRob Herring         break;
123b2123a48SRob Herring     case 0xC00:
124b2123a48SRob Herring         s->filter_start = value;
125b2123a48SRob Herring         break;
126b2123a48SRob Herring     case 0xC04:
127b2123a48SRob Herring         s->filter_end = value;
128b2123a48SRob Herring         break;
129b2123a48SRob Herring     case 0xF40:
130b2123a48SRob Herring         return;
131b2123a48SRob Herring     case 0xF60:
132b2123a48SRob Herring         return;
133b2123a48SRob Herring     case 0xF80:
134b2123a48SRob Herring         return;
135b2123a48SRob Herring     default:
136a35d4e42SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
137a35d4e42SPeter Maydell                       "l2x0_priv_write: Bad offset %x\n", (int)offset);
138b2123a48SRob Herring         break;
139b2123a48SRob Herring     }
140b2123a48SRob Herring }
141b2123a48SRob Herring 
142b2123a48SRob Herring static void l2x0_priv_reset(DeviceState *dev)
143b2123a48SRob Herring {
144*0e8982e9SAndreas Färber     L2x0State *s = ARM_L2X0(dev);
145b2123a48SRob Herring 
146b2123a48SRob Herring     s->ctrl = 0;
147b2123a48SRob Herring     s->aux_ctrl = 0x02020000;
148b2123a48SRob Herring     s->tag_ctrl = 0;
149b2123a48SRob Herring     s->data_ctrl = 0;
150b2123a48SRob Herring     s->filter_start = 0;
151b2123a48SRob Herring     s->filter_end = 0;
152b2123a48SRob Herring }
153b2123a48SRob Herring 
154b2123a48SRob Herring static const MemoryRegionOps l2x0_mem_ops = {
155b2123a48SRob Herring     .read = l2x0_priv_read,
156b2123a48SRob Herring     .write = l2x0_priv_write,
157b2123a48SRob Herring     .endianness = DEVICE_NATIVE_ENDIAN,
158b2123a48SRob Herring  };
159b2123a48SRob Herring 
160b2123a48SRob Herring static int l2x0_priv_init(SysBusDevice *dev)
161b2123a48SRob Herring {
162*0e8982e9SAndreas Färber     L2x0State *s = ARM_L2X0(dev);
163b2123a48SRob Herring 
1643c161542SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(dev), &l2x0_mem_ops, s,
1653c161542SPaolo Bonzini                           "l2x0_cc", 0x1000);
166b2123a48SRob Herring     sysbus_init_mmio(dev, &s->iomem);
167b2123a48SRob Herring     return 0;
168b2123a48SRob Herring }
169b2123a48SRob Herring 
17039bffca2SAnthony Liguori static Property l2x0_properties[] = {
171ae1953d0SAndreas Färber     DEFINE_PROP_UINT32("cache-type", L2x0State, cache_type, 0x1c100100),
17239bffca2SAnthony Liguori     DEFINE_PROP_END_OF_LIST(),
17339bffca2SAnthony Liguori };
17439bffca2SAnthony Liguori 
175999e12bbSAnthony Liguori static void l2x0_class_init(ObjectClass *klass, void *data)
176999e12bbSAnthony Liguori {
177999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
17839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
179999e12bbSAnthony Liguori 
180999e12bbSAnthony Liguori     k->init = l2x0_priv_init;
18139bffca2SAnthony Liguori     dc->vmsd = &vmstate_l2x0;
18239bffca2SAnthony Liguori     dc->no_user = 1;
18339bffca2SAnthony Liguori     dc->props = l2x0_properties;
18439bffca2SAnthony Liguori     dc->reset = l2x0_priv_reset;
185999e12bbSAnthony Liguori }
186999e12bbSAnthony Liguori 
1878c43a6f0SAndreas Färber static const TypeInfo l2x0_info = {
188*0e8982e9SAndreas Färber     .name = TYPE_ARM_L2X0,
18939bffca2SAnthony Liguori     .parent = TYPE_SYS_BUS_DEVICE,
190ae1953d0SAndreas Färber     .instance_size = sizeof(L2x0State),
191999e12bbSAnthony Liguori     .class_init = l2x0_class_init,
192b2123a48SRob Herring };
193b2123a48SRob Herring 
19483f7d43aSAndreas Färber static void l2x0_register_types(void)
195b2123a48SRob Herring {
19639bffca2SAnthony Liguori     type_register_static(&l2x0_info);
197b2123a48SRob Herring }
198b2123a48SRob Herring 
19983f7d43aSAndreas Färber type_init(l2x0_register_types)
200