xref: /qemu/hw/mips/mipssim.c (revision d9259178fe51a0a550fe50561eb0c346ad4518a4)
1f0fc6f8fSths /*
2f0fc6f8fSths  * QEMU/mipssim emulation
3f0fc6f8fSths  *
4b5e4946fSStefan Weil  * Emulates a very simple machine model similar to the one used by the
5f0fc6f8fSths  * proprietary MIPS emulator.
6a79ee211Sths  *
7a79ee211Sths  * Copyright (c) 2007 Thiemo Seufer
8a79ee211Sths  *
9a79ee211Sths  * Permission is hereby granted, free of charge, to any person obtaining a copy
10a79ee211Sths  * of this software and associated documentation files (the "Software"), to deal
11a79ee211Sths  * in the Software without restriction, including without limitation the rights
12a79ee211Sths  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13a79ee211Sths  * copies of the Software, and to permit persons to whom the Software is
14a79ee211Sths  * furnished to do so, subject to the following conditions:
15a79ee211Sths  *
16a79ee211Sths  * The above copyright notice and this permission notice shall be included in
17a79ee211Sths  * all copies or substantial portions of the Software.
18a79ee211Sths  *
19a79ee211Sths  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20a79ee211Sths  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21a79ee211Sths  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22a79ee211Sths  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23a79ee211Sths  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24a79ee211Sths  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25a79ee211Sths  * THE SOFTWARE.
26f0fc6f8fSths  */
2771e8a915SMarkus Armbruster 
28c684822aSPeter Maydell #include "qemu/osdep.h"
29da34e65cSMarkus Armbruster #include "qapi/error.h"
304771d756SPaolo Bonzini #include "qemu-common.h"
314771d756SPaolo Bonzini #include "cpu.h"
320d09e41aSPaolo Bonzini #include "hw/mips/mips.h"
330d09e41aSPaolo Bonzini #include "hw/mips/cpudevs.h"
340d09e41aSPaolo Bonzini #include "hw/char/serial.h"
350d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
361422e32dSPaolo Bonzini #include "net/net.h"
379c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3883c9f4caSPaolo Bonzini #include "hw/boards.h"
390d09e41aSPaolo Bonzini #include "hw/mips/bios.h"
4083c9f4caSPaolo Bonzini #include "hw/loader.h"
41ca20cf32SBlue Swirl #include "elf.h"
4283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
439fac5d88SMarc-André Lureau #include "hw/qdev-properties.h"
44022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
452e985fe0SAurelien Jarno #include "qemu/error-report.h"
4622d5523dSAndreas Färber #include "sysemu/qtest.h"
4771e8a915SMarkus Armbruster #include "sysemu/reset.h"
48f0fc6f8fSths 
497df526e3Sths static struct _loaderparams {
507df526e3Sths     int ram_size;
517df526e3Sths     const char *kernel_filename;
527df526e3Sths     const char *kernel_cmdline;
537df526e3Sths     const char *initrd_filename;
547df526e3Sths } loaderparams;
557df526e3Sths 
56e16ad5b0SAurelien Jarno typedef struct ResetData {
572d44fc8eSAndreas Färber     MIPSCPU *cpu;
58e16ad5b0SAurelien Jarno     uint64_t vector;
59e16ad5b0SAurelien Jarno } ResetData;
60e16ad5b0SAurelien Jarno 
61e16ad5b0SAurelien Jarno static int64_t load_kernel(void)
62f0fc6f8fSths {
63f3839fdaSLi Zhijian     int64_t entry, kernel_high, initrd_size;
64f0fc6f8fSths     long kernel_size;
65c227f099SAnthony Liguori     ram_addr_t initrd_offset;
66ca20cf32SBlue Swirl     int big_endian;
67ca20cf32SBlue Swirl 
68ca20cf32SBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN
69ca20cf32SBlue Swirl     big_endian = 1;
70ca20cf32SBlue Swirl #else
71ca20cf32SBlue Swirl     big_endian = 0;
72ca20cf32SBlue Swirl #endif
73f0fc6f8fSths 
744366e1dbSLiam Merwick     kernel_size = load_elf(loaderparams.kernel_filename, NULL,
754366e1dbSLiam Merwick                            cpu_mips_kseg0_to_phys, NULL,
764366e1dbSLiam Merwick                            (uint64_t *)&entry, NULL,
77409dbce5SAurelien Jarno                            (uint64_t *)&kernel_high, big_endian,
787ef295eaSPeter Crosthwaite                            EM_MIPS, 1, 0);
79f0fc6f8fSths     if (kernel_size >= 0) {
8033dd6f44SAleksandar Markovic         if ((entry & ~0x7fffffffULL) == 0x80000000) {
81f0fc6f8fSths             entry = (int32_t)entry;
8233dd6f44SAleksandar Markovic         }
83f0fc6f8fSths     } else {
84bd6e1d81SAlistair Francis         error_report("could not load kernel '%s': %s",
853ee3122cSAurelien Jarno                      loaderparams.kernel_filename,
863ee3122cSAurelien Jarno                      load_elf_strerror(kernel_size));
87f0fc6f8fSths         exit(1);
88f0fc6f8fSths     }
89f0fc6f8fSths 
90f0fc6f8fSths     /* load initrd */
91f0fc6f8fSths     initrd_size = 0;
92f0fc6f8fSths     initrd_offset = 0;
937df526e3Sths     if (loaderparams.initrd_filename) {
947df526e3Sths         initrd_size = get_image_size(loaderparams.initrd_filename);
95f0fc6f8fSths         if (initrd_size > 0) {
9633dd6f44SAleksandar Markovic             initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) &
9733dd6f44SAleksandar Markovic                             INITRD_PAGE_MASK;
987df526e3Sths             if (initrd_offset + initrd_size > loaderparams.ram_size) {
99bd6e1d81SAlistair Francis                 error_report("memory too small for initial ram disk '%s'",
1007df526e3Sths                              loaderparams.initrd_filename);
101f0fc6f8fSths                 exit(1);
102f0fc6f8fSths             }
103dcac9679Spbrook             initrd_size = load_image_targphys(loaderparams.initrd_filename,
104dcac9679Spbrook                 initrd_offset, loaderparams.ram_size - initrd_offset);
105f0fc6f8fSths         }
106f0fc6f8fSths         if (initrd_size == (target_ulong) -1) {
107bd6e1d81SAlistair Francis             error_report("could not load initial ram disk '%s'",
1087df526e3Sths                          loaderparams.initrd_filename);
109f0fc6f8fSths             exit(1);
110f0fc6f8fSths         }
111f0fc6f8fSths     }
112e16ad5b0SAurelien Jarno     return entry;
113f0fc6f8fSths }
114f0fc6f8fSths 
115f0fc6f8fSths static void main_cpu_reset(void *opaque)
116f0fc6f8fSths {
117e16ad5b0SAurelien Jarno     ResetData *s = (ResetData *)opaque;
1182d44fc8eSAndreas Färber     CPUMIPSState *env = &s->cpu->env;
119f0fc6f8fSths 
1202d44fc8eSAndreas Färber     cpu_reset(CPU(s->cpu));
121aecf1376SNathan Froyd     env->active_tc.PC = s->vector & ~(target_ulong)1;
122aecf1376SNathan Froyd     if (s->vector & 1) {
123aecf1376SNathan Froyd         env->hflags |= MIPS_HFLAG_M16;
124aecf1376SNathan Froyd     }
125f0fc6f8fSths }
126f0fc6f8fSths 
127d118d64aSHervé Poussineau static void mipsnet_init(int base, qemu_irq irq, NICInfo *nd)
128d118d64aSHervé Poussineau {
129d118d64aSHervé Poussineau     DeviceState *dev;
130d118d64aSHervé Poussineau     SysBusDevice *s;
131d118d64aSHervé Poussineau 
132d118d64aSHervé Poussineau     dev = qdev_create(NULL, "mipsnet");
133d118d64aSHervé Poussineau     qdev_set_nic_properties(dev, nd);
134d118d64aSHervé Poussineau     qdev_init_nofail(dev);
135d118d64aSHervé Poussineau 
1361356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
137d118d64aSHervé Poussineau     sysbus_connect_irq(s, 0, irq);
138d118d64aSHervé Poussineau     memory_region_add_subregion(get_system_io(),
139d118d64aSHervé Poussineau                                 base,
140d118d64aSHervé Poussineau                                 sysbus_mmio_get_region(s, 0));
141d118d64aSHervé Poussineau }
142d118d64aSHervé Poussineau 
143f0fc6f8fSths static void
1443ef96221SMarcel Apfelbaum mips_mipssim_init(MachineState *machine)
145f0fc6f8fSths {
1463ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
1473ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
1483ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
1493ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
1505cea8590SPaul Brook     char *filename;
15123ebf23dSAvi Kivity     MemoryRegion *address_space_mem = get_system_memory();
152bdb75c79SPaolo Bonzini     MemoryRegion *isa = g_new(MemoryRegion, 1);
15323ebf23dSAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
15423ebf23dSAvi Kivity     MemoryRegion *bios = g_new(MemoryRegion, 1);
1557ee274c1SAndreas Färber     MIPSCPU *cpu;
15661c56c8cSAndreas Färber     CPUMIPSState *env;
157e16ad5b0SAurelien Jarno     ResetData *reset_info;
158b5334159Sths     int bios_size;
159f0fc6f8fSths 
160f0fc6f8fSths     /* Init CPUs. */
1610fc52fd2SIgor Mammedov     cpu = MIPS_CPU(cpu_create(machine->cpu_type));
1627ee274c1SAndreas Färber     env = &cpu->env;
1637ee274c1SAndreas Färber 
1647267c094SAnthony Liguori     reset_info = g_malloc0(sizeof(ResetData));
1652d44fc8eSAndreas Färber     reset_info->cpu = cpu;
166e16ad5b0SAurelien Jarno     reset_info->vector = env->active_tc.PC;
167e16ad5b0SAurelien Jarno     qemu_register_reset(main_cpu_reset, reset_info);
168f0fc6f8fSths 
169f0fc6f8fSths     /* Allocate RAM. */
1706a926fbcSDirk Müller     memory_region_allocate_system_memory(ram, NULL, "mips_mipssim.ram",
1716a926fbcSDirk Müller                                          ram_size);
17298a99ce0SPeter Maydell     memory_region_init_ram(bios, NULL, "mips_mipssim.bios", BIOS_SIZE,
173f8ed85acSMarkus Armbruster                            &error_fatal);
17423ebf23dSAvi Kivity     memory_region_set_readonly(bios, true);
175f0fc6f8fSths 
17623ebf23dSAvi Kivity     memory_region_add_subregion(address_space_mem, 0, ram);
177dcac9679Spbrook 
178dcac9679Spbrook     /* Map the BIOS / boot exception handler. */
17923ebf23dSAvi Kivity     memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios);
180f0fc6f8fSths     /* Load a BIOS / boot exception handler image. */
18133dd6f44SAleksandar Markovic     if (bios_name == NULL) {
182f0fc6f8fSths         bios_name = BIOS_FILENAME;
18333dd6f44SAleksandar Markovic     }
1845cea8590SPaul Brook     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
1855cea8590SPaul Brook     if (filename) {
1865cea8590SPaul Brook         bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE);
1877267c094SAnthony Liguori         g_free(filename);
1885cea8590SPaul Brook     } else {
1895cea8590SPaul Brook         bios_size = -1;
1905cea8590SPaul Brook     }
19122d5523dSAndreas Färber     if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
19222d5523dSAndreas Färber         !kernel_filename && !qtest_enabled()) {
193f0fc6f8fSths         /* Bail out if we have neither a kernel image nor boot vector code. */
1942e985fe0SAurelien Jarno         error_report("Could not load MIPS bios '%s', and no "
19577e205a5SGonglei                      "-kernel argument was specified", bios_name);
1962e985fe0SAurelien Jarno         exit(1);
197f0fc6f8fSths     } else {
198b5334159Sths         /* We have a boot vector start address. */
199b5dc7732Sths         env->active_tc.PC = (target_long)(int32_t)0xbfc00000;
200f0fc6f8fSths     }
201f0fc6f8fSths 
202f0fc6f8fSths     if (kernel_filename) {
2037df526e3Sths         loaderparams.ram_size = ram_size;
2047df526e3Sths         loaderparams.kernel_filename = kernel_filename;
2057df526e3Sths         loaderparams.kernel_cmdline = kernel_cmdline;
2067df526e3Sths         loaderparams.initrd_filename = initrd_filename;
207e16ad5b0SAurelien Jarno         reset_info->vector = load_kernel();
208f0fc6f8fSths     }
209f0fc6f8fSths 
210f0fc6f8fSths     /* Init CPU internal devices. */
2115a975d43SPaolo Bonzini     cpu_mips_irq_init_cpu(cpu);
2125a975d43SPaolo Bonzini     cpu_mips_clock_init(cpu);
213f0fc6f8fSths 
214f0fc6f8fSths     /* Register 64 KB of ISA IO space at 0x1fd00000. */
215bdb75c79SPaolo Bonzini     memory_region_init_alias(isa, NULL, "isa_mmio",
216bdb75c79SPaolo Bonzini                              get_system_io(), 0, 0x00010000);
217bdb75c79SPaolo Bonzini     memory_region_add_subregion(get_system_memory(), 0x1fd00000, isa);
218f0fc6f8fSths 
21933dd6f44SAleksandar Markovic     /*
22033dd6f44SAleksandar Markovic      * A single 16450 sits at offset 0x3f8. It is attached to
22133dd6f44SAleksandar Markovic      * MIPS CPU INT2, which is interrupt 4.
22233dd6f44SAleksandar Markovic      */
2239fac5d88SMarc-André Lureau     if (serial_hd(0)) {
2249fac5d88SMarc-André Lureau         DeviceState *dev = qdev_create(NULL, TYPE_SERIAL_IO);
2259fac5d88SMarc-André Lureau 
2269fac5d88SMarc-André Lureau         qdev_prop_set_chr(dev, "chardev", serial_hd(0));
2279fac5d88SMarc-André Lureau         qdev_set_legacy_instance_id(dev, 0x3f8, 2);
2289fac5d88SMarc-André Lureau         qdev_init_nofail(dev);
2299fac5d88SMarc-André Lureau         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, env->irq[4]);
230*d9259178SMarc-André Lureau         sysbus_add_io(SYS_BUS_DEVICE(dev), 0x3f8,
231*d9259178SMarc-André Lureau                       sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
2329fac5d88SMarc-André Lureau     }
233f0fc6f8fSths 
234a005d073SStefan Hajnoczi     if (nd_table[0].used)
235f0fc6f8fSths         /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
236f0fc6f8fSths         mipsnet_init(0x4200, env->irq[2], &nd_table[0]);
237f0fc6f8fSths }
238f0fc6f8fSths 
239e264d29dSEduardo Habkost static void mips_mipssim_machine_init(MachineClass *mc)
240f80f9ec9SAnthony Liguori {
241e264d29dSEduardo Habkost     mc->desc = "MIPS MIPSsim platform";
242e264d29dSEduardo Habkost     mc->init = mips_mipssim_init;
2430fc52fd2SIgor Mammedov #ifdef TARGET_MIPS64
2440fc52fd2SIgor Mammedov     mc->default_cpu_type = MIPS_CPU_TYPE_NAME("5Kf");
2450fc52fd2SIgor Mammedov #else
2460fc52fd2SIgor Mammedov     mc->default_cpu_type = MIPS_CPU_TYPE_NAME("24Kf");
2470fc52fd2SIgor Mammedov #endif
248f80f9ec9SAnthony Liguori }
249f80f9ec9SAnthony Liguori 
250e264d29dSEduardo Habkost DEFINE_MACHINE("mipssim", mips_mipssim_machine_init)
251