1f0fc6f8fSths /* 2f0fc6f8fSths * QEMU/mipssim emulation 3f0fc6f8fSths * 4b5e4946fSStefan Weil * Emulates a very simple machine model similar to the one used by the 5f0fc6f8fSths * proprietary MIPS emulator. 6a79ee211Sths * 7a79ee211Sths * Copyright (c) 2007 Thiemo Seufer 8a79ee211Sths * 9a79ee211Sths * Permission is hereby granted, free of charge, to any person obtaining a copy 10a79ee211Sths * of this software and associated documentation files (the "Software"), to deal 11a79ee211Sths * in the Software without restriction, including without limitation the rights 12a79ee211Sths * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 13a79ee211Sths * copies of the Software, and to permit persons to whom the Software is 14a79ee211Sths * furnished to do so, subject to the following conditions: 15a79ee211Sths * 16a79ee211Sths * The above copyright notice and this permission notice shall be included in 17a79ee211Sths * all copies or substantial portions of the Software. 18a79ee211Sths * 19a79ee211Sths * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 20a79ee211Sths * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 21a79ee211Sths * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 22a79ee211Sths * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 23a79ee211Sths * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 24a79ee211Sths * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 25a79ee211Sths * THE SOFTWARE. 26f0fc6f8fSths */ 2771e8a915SMarkus Armbruster 28c684822aSPeter Maydell #include "qemu/osdep.h" 29da34e65cSMarkus Armbruster #include "qapi/error.h" 304771d756SPaolo Bonzini #include "qemu-common.h" 314771d756SPaolo Bonzini #include "cpu.h" 32*8543a806SPhilippe Mathieu-Daudé #include "hw/clock.h" 330d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 340d09e41aSPaolo Bonzini #include "hw/mips/cpudevs.h" 350d09e41aSPaolo Bonzini #include "hw/char/serial.h" 360d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 371422e32dSPaolo Bonzini #include "net/net.h" 389c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3983c9f4caSPaolo Bonzini #include "hw/boards.h" 400d09e41aSPaolo Bonzini #include "hw/mips/bios.h" 4183c9f4caSPaolo Bonzini #include "hw/loader.h" 42ca20cf32SBlue Swirl #include "elf.h" 4383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 449fac5d88SMarc-André Lureau #include "hw/qdev-properties.h" 45022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 462e985fe0SAurelien Jarno #include "qemu/error-report.h" 4722d5523dSAndreas Färber #include "sysemu/qtest.h" 4871e8a915SMarkus Armbruster #include "sysemu/reset.h" 49f0fc6f8fSths 507df526e3Sths static struct _loaderparams { 517df526e3Sths int ram_size; 527df526e3Sths const char *kernel_filename; 537df526e3Sths const char *kernel_cmdline; 547df526e3Sths const char *initrd_filename; 557df526e3Sths } loaderparams; 567df526e3Sths 57e16ad5b0SAurelien Jarno typedef struct ResetData { 582d44fc8eSAndreas Färber MIPSCPU *cpu; 59e16ad5b0SAurelien Jarno uint64_t vector; 60e16ad5b0SAurelien Jarno } ResetData; 61e16ad5b0SAurelien Jarno 62e16ad5b0SAurelien Jarno static int64_t load_kernel(void) 63f0fc6f8fSths { 64f3839fdaSLi Zhijian int64_t entry, kernel_high, initrd_size; 65f0fc6f8fSths long kernel_size; 66c227f099SAnthony Liguori ram_addr_t initrd_offset; 67ca20cf32SBlue Swirl int big_endian; 68ca20cf32SBlue Swirl 69ca20cf32SBlue Swirl #ifdef TARGET_WORDS_BIGENDIAN 70ca20cf32SBlue Swirl big_endian = 1; 71ca20cf32SBlue Swirl #else 72ca20cf32SBlue Swirl big_endian = 0; 73ca20cf32SBlue Swirl #endif 74f0fc6f8fSths 754366e1dbSLiam Merwick kernel_size = load_elf(loaderparams.kernel_filename, NULL, 764366e1dbSLiam Merwick cpu_mips_kseg0_to_phys, NULL, 774366e1dbSLiam Merwick (uint64_t *)&entry, NULL, 786cdda0ffSAleksandar Markovic (uint64_t *)&kernel_high, NULL, big_endian, 797ef295eaSPeter Crosthwaite EM_MIPS, 1, 0); 80f0fc6f8fSths if (kernel_size >= 0) { 8133dd6f44SAleksandar Markovic if ((entry & ~0x7fffffffULL) == 0x80000000) { 82f0fc6f8fSths entry = (int32_t)entry; 8333dd6f44SAleksandar Markovic } 84f0fc6f8fSths } else { 85bd6e1d81SAlistair Francis error_report("could not load kernel '%s': %s", 863ee3122cSAurelien Jarno loaderparams.kernel_filename, 873ee3122cSAurelien Jarno load_elf_strerror(kernel_size)); 88f0fc6f8fSths exit(1); 89f0fc6f8fSths } 90f0fc6f8fSths 91f0fc6f8fSths /* load initrd */ 92f0fc6f8fSths initrd_size = 0; 93f0fc6f8fSths initrd_offset = 0; 947df526e3Sths if (loaderparams.initrd_filename) { 957df526e3Sths initrd_size = get_image_size(loaderparams.initrd_filename); 96f0fc6f8fSths if (initrd_size > 0) { 9733dd6f44SAleksandar Markovic initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & 9833dd6f44SAleksandar Markovic INITRD_PAGE_MASK; 997df526e3Sths if (initrd_offset + initrd_size > loaderparams.ram_size) { 100bd6e1d81SAlistair Francis error_report("memory too small for initial ram disk '%s'", 1017df526e3Sths loaderparams.initrd_filename); 102f0fc6f8fSths exit(1); 103f0fc6f8fSths } 104dcac9679Spbrook initrd_size = load_image_targphys(loaderparams.initrd_filename, 105dcac9679Spbrook initrd_offset, loaderparams.ram_size - initrd_offset); 106f0fc6f8fSths } 107f0fc6f8fSths if (initrd_size == (target_ulong) -1) { 108bd6e1d81SAlistair Francis error_report("could not load initial ram disk '%s'", 1097df526e3Sths loaderparams.initrd_filename); 110f0fc6f8fSths exit(1); 111f0fc6f8fSths } 112f0fc6f8fSths } 113e16ad5b0SAurelien Jarno return entry; 114f0fc6f8fSths } 115f0fc6f8fSths 116f0fc6f8fSths static void main_cpu_reset(void *opaque) 117f0fc6f8fSths { 118e16ad5b0SAurelien Jarno ResetData *s = (ResetData *)opaque; 1192d44fc8eSAndreas Färber CPUMIPSState *env = &s->cpu->env; 120f0fc6f8fSths 1212d44fc8eSAndreas Färber cpu_reset(CPU(s->cpu)); 122aecf1376SNathan Froyd env->active_tc.PC = s->vector & ~(target_ulong)1; 123aecf1376SNathan Froyd if (s->vector & 1) { 124aecf1376SNathan Froyd env->hflags |= MIPS_HFLAG_M16; 125aecf1376SNathan Froyd } 126f0fc6f8fSths } 127f0fc6f8fSths 128d118d64aSHervé Poussineau static void mipsnet_init(int base, qemu_irq irq, NICInfo *nd) 129d118d64aSHervé Poussineau { 130d118d64aSHervé Poussineau DeviceState *dev; 131d118d64aSHervé Poussineau SysBusDevice *s; 132d118d64aSHervé Poussineau 1333e80f690SMarkus Armbruster dev = qdev_new("mipsnet"); 134d118d64aSHervé Poussineau qdev_set_nic_properties(dev, nd); 135d118d64aSHervé Poussineau 1361356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 1373c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 138d118d64aSHervé Poussineau sysbus_connect_irq(s, 0, irq); 139d118d64aSHervé Poussineau memory_region_add_subregion(get_system_io(), 140d118d64aSHervé Poussineau base, 141d118d64aSHervé Poussineau sysbus_mmio_get_region(s, 0)); 142d118d64aSHervé Poussineau } 143d118d64aSHervé Poussineau 144f0fc6f8fSths static void 1453ef96221SMarcel Apfelbaum mips_mipssim_init(MachineState *machine) 146f0fc6f8fSths { 1473ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 1483ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 1493ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 1505cea8590SPaul Brook char *filename; 15123ebf23dSAvi Kivity MemoryRegion *address_space_mem = get_system_memory(); 152bdb75c79SPaolo Bonzini MemoryRegion *isa = g_new(MemoryRegion, 1); 15323ebf23dSAvi Kivity MemoryRegion *bios = g_new(MemoryRegion, 1); 154*8543a806SPhilippe Mathieu-Daudé Clock *cpuclk; 1557ee274c1SAndreas Färber MIPSCPU *cpu; 15661c56c8cSAndreas Färber CPUMIPSState *env; 157e16ad5b0SAurelien Jarno ResetData *reset_info; 158b5334159Sths int bios_size; 159f0fc6f8fSths 160*8543a806SPhilippe Mathieu-Daudé cpuclk = clock_new(OBJECT(machine), "cpu-refclk"); 161*8543a806SPhilippe Mathieu-Daudé #ifdef TARGET_MIPS64 162*8543a806SPhilippe Mathieu-Daudé clock_set_hz(cpuclk, 6000000); /* 6 MHz */ 163*8543a806SPhilippe Mathieu-Daudé #else 164*8543a806SPhilippe Mathieu-Daudé clock_set_hz(cpuclk, 12000000); /* 12 MHz */ 165*8543a806SPhilippe Mathieu-Daudé #endif 166*8543a806SPhilippe Mathieu-Daudé 167f0fc6f8fSths /* Init CPUs. */ 168*8543a806SPhilippe Mathieu-Daudé cpu = mips_cpu_create_with_clock(machine->cpu_type, cpuclk); 1697ee274c1SAndreas Färber env = &cpu->env; 1707ee274c1SAndreas Färber 1717267c094SAnthony Liguori reset_info = g_malloc0(sizeof(ResetData)); 1722d44fc8eSAndreas Färber reset_info->cpu = cpu; 173e16ad5b0SAurelien Jarno reset_info->vector = env->active_tc.PC; 174e16ad5b0SAurelien Jarno qemu_register_reset(main_cpu_reset, reset_info); 175f0fc6f8fSths 176f0fc6f8fSths /* Allocate RAM. */ 1773fab7f23SPhilippe Mathieu-Daudé memory_region_init_rom(bios, NULL, "mips_mipssim.bios", BIOS_SIZE, 178f8ed85acSMarkus Armbruster &error_fatal); 179f0fc6f8fSths 180ceefaa3bSIgor Mammedov memory_region_add_subregion(address_space_mem, 0, machine->ram); 181dcac9679Spbrook 182dcac9679Spbrook /* Map the BIOS / boot exception handler. */ 18323ebf23dSAvi Kivity memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios); 184f0fc6f8fSths /* Load a BIOS / boot exception handler image. */ 18533dd6f44SAleksandar Markovic if (bios_name == NULL) { 186f0fc6f8fSths bios_name = BIOS_FILENAME; 18733dd6f44SAleksandar Markovic } 1885cea8590SPaul Brook filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 1895cea8590SPaul Brook if (filename) { 1905cea8590SPaul Brook bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE); 1917267c094SAnthony Liguori g_free(filename); 1925cea8590SPaul Brook } else { 1935cea8590SPaul Brook bios_size = -1; 1945cea8590SPaul Brook } 19522d5523dSAndreas Färber if ((bios_size < 0 || bios_size > BIOS_SIZE) && 19622d5523dSAndreas Färber !kernel_filename && !qtest_enabled()) { 197f0fc6f8fSths /* Bail out if we have neither a kernel image nor boot vector code. */ 1982e985fe0SAurelien Jarno error_report("Could not load MIPS bios '%s', and no " 19977e205a5SGonglei "-kernel argument was specified", bios_name); 2002e985fe0SAurelien Jarno exit(1); 201f0fc6f8fSths } else { 202b5334159Sths /* We have a boot vector start address. */ 203b5dc7732Sths env->active_tc.PC = (target_long)(int32_t)0xbfc00000; 204f0fc6f8fSths } 205f0fc6f8fSths 206f0fc6f8fSths if (kernel_filename) { 207ceefaa3bSIgor Mammedov loaderparams.ram_size = machine->ram_size; 2087df526e3Sths loaderparams.kernel_filename = kernel_filename; 2097df526e3Sths loaderparams.kernel_cmdline = kernel_cmdline; 2107df526e3Sths loaderparams.initrd_filename = initrd_filename; 211e16ad5b0SAurelien Jarno reset_info->vector = load_kernel(); 212f0fc6f8fSths } 213f0fc6f8fSths 214f0fc6f8fSths /* Init CPU internal devices. */ 2155a975d43SPaolo Bonzini cpu_mips_irq_init_cpu(cpu); 2165a975d43SPaolo Bonzini cpu_mips_clock_init(cpu); 217f0fc6f8fSths 218f0fc6f8fSths /* Register 64 KB of ISA IO space at 0x1fd00000. */ 219bdb75c79SPaolo Bonzini memory_region_init_alias(isa, NULL, "isa_mmio", 220bdb75c79SPaolo Bonzini get_system_io(), 0, 0x00010000); 221bdb75c79SPaolo Bonzini memory_region_add_subregion(get_system_memory(), 0x1fd00000, isa); 222f0fc6f8fSths 22333dd6f44SAleksandar Markovic /* 22433dd6f44SAleksandar Markovic * A single 16450 sits at offset 0x3f8. It is attached to 22533dd6f44SAleksandar Markovic * MIPS CPU INT2, which is interrupt 4. 22633dd6f44SAleksandar Markovic */ 2279fac5d88SMarc-André Lureau if (serial_hd(0)) { 228cf3d932fSPhilippe Mathieu-Daudé DeviceState *dev = qdev_new(TYPE_SERIAL_MM); 2299fac5d88SMarc-André Lureau 2309fac5d88SMarc-André Lureau qdev_prop_set_chr(dev, "chardev", serial_hd(0)); 231cf3d932fSPhilippe Mathieu-Daudé qdev_prop_set_uint8(dev, "regshift", 0); 232cf3d932fSPhilippe Mathieu-Daudé qdev_prop_set_uint8(dev, "endianness", DEVICE_LITTLE_ENDIAN); 2333c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 2349fac5d88SMarc-André Lureau sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, env->irq[4]); 235d9259178SMarc-André Lureau sysbus_add_io(SYS_BUS_DEVICE(dev), 0x3f8, 236d9259178SMarc-André Lureau sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0)); 2379fac5d88SMarc-André Lureau } 238f0fc6f8fSths 239a005d073SStefan Hajnoczi if (nd_table[0].used) 240f0fc6f8fSths /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */ 241f0fc6f8fSths mipsnet_init(0x4200, env->irq[2], &nd_table[0]); 242f0fc6f8fSths } 243f0fc6f8fSths 244e264d29dSEduardo Habkost static void mips_mipssim_machine_init(MachineClass *mc) 245f80f9ec9SAnthony Liguori { 246e264d29dSEduardo Habkost mc->desc = "MIPS MIPSsim platform"; 247e264d29dSEduardo Habkost mc->init = mips_mipssim_init; 2480fc52fd2SIgor Mammedov #ifdef TARGET_MIPS64 2490fc52fd2SIgor Mammedov mc->default_cpu_type = MIPS_CPU_TYPE_NAME("5Kf"); 2500fc52fd2SIgor Mammedov #else 2510fc52fd2SIgor Mammedov mc->default_cpu_type = MIPS_CPU_TYPE_NAME("24Kf"); 2520fc52fd2SIgor Mammedov #endif 253ceefaa3bSIgor Mammedov mc->default_ram_id = "mips_mipssim.ram"; 254f80f9ec9SAnthony Liguori } 255f80f9ec9SAnthony Liguori 256e264d29dSEduardo Habkost DEFINE_MACHINE("mipssim", mips_mipssim_machine_init) 257