xref: /qemu/hw/mips/loongson3_virt.c (revision 06b40d250ecfa1633209c2e431a7a38acfd03a98)
1c76b409fSHuacai Chen /*
2c76b409fSHuacai Chen  * Generic Loongson-3 Platform support
3c76b409fSHuacai Chen  *
4c76b409fSHuacai Chen  * Copyright (c) 2018-2020 Huacai Chen (chenhc@lemote.com)
5c76b409fSHuacai Chen  * Copyright (c) 2018-2020 Jiaxun Yang <jiaxun.yang@flygoat.com>
6c76b409fSHuacai Chen  *
7c76b409fSHuacai Chen  * This program is free software: you can redistribute it and/or modify
8c76b409fSHuacai Chen  * it under the terms of the GNU General Public License as published by
9c76b409fSHuacai Chen  * the Free Software Foundation, either version 2 of the License, or
10c76b409fSHuacai Chen  * (at your option) any later version.
11c76b409fSHuacai Chen  *
12c76b409fSHuacai Chen  * This program is distributed in the hope that it will be useful,
13c76b409fSHuacai Chen  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14c76b409fSHuacai Chen  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15c76b409fSHuacai Chen  * GNU General Public License for more details.
16c76b409fSHuacai Chen  *
17c76b409fSHuacai Chen  * You should have received a copy of the GNU General Public License
18c76b409fSHuacai Chen  * along with this program. If not, see <https://www.gnu.org/licenses/>.
19c76b409fSHuacai Chen  */
20c76b409fSHuacai Chen 
21c76b409fSHuacai Chen /*
22c76b409fSHuacai Chen  * Generic virtualized PC Platform based on Loongson-3 CPU (MIPS64R2 with
23c76b409fSHuacai Chen  * extensions, 800~2000MHz)
24c76b409fSHuacai Chen  */
25c76b409fSHuacai Chen 
26c76b409fSHuacai Chen #include "qemu/osdep.h"
27c76b409fSHuacai Chen #include "qemu/units.h"
28c76b409fSHuacai Chen #include "qemu/cutils.h"
29c76b409fSHuacai Chen #include "qemu/datadir.h"
30c76b409fSHuacai Chen #include "qapi/error.h"
31c76b409fSHuacai Chen #include "elf.h"
327e6b5497SBernhard Beschow #include "hw/char/serial-mm.h"
33c76b409fSHuacai Chen #include "hw/intc/loongson_liointc.h"
34c76b409fSHuacai Chen #include "hw/mips/mips.h"
35c76b409fSHuacai Chen #include "hw/mips/fw_cfg.h"
36c76b409fSHuacai Chen #include "hw/mips/loongson3_bootp.h"
37c76b409fSHuacai Chen #include "hw/misc/unimp.h"
38c76b409fSHuacai Chen #include "hw/intc/i8259.h"
39c3425158SJiaxun Yang #include "hw/intc/loongson_ipi.h"
40c76b409fSHuacai Chen #include "hw/loader.h"
41c76b409fSHuacai Chen #include "hw/isa/superio.h"
42c76b409fSHuacai Chen #include "hw/pci/msi.h"
43c76b409fSHuacai Chen #include "hw/pci/pci.h"
44c76b409fSHuacai Chen #include "hw/pci/pci_host.h"
45c76b409fSHuacai Chen #include "hw/pci-host/gpex.h"
46c76b409fSHuacai Chen #include "hw/usb.h"
47c76b409fSHuacai Chen #include "net/net.h"
4832cad1ffSPhilippe Mathieu-Daudé #include "system/kvm.h"
4932cad1ffSPhilippe Mathieu-Daudé #include "system/qtest.h"
5032cad1ffSPhilippe Mathieu-Daudé #include "system/reset.h"
5132cad1ffSPhilippe Mathieu-Daudé #include "system/runstate.h"
52c76b409fSHuacai Chen #include "qemu/error-report.h"
53c76b409fSHuacai Chen 
54c76b409fSHuacai Chen #define PM_CNTL_MODE          0x10
55c76b409fSHuacai Chen 
56c76b409fSHuacai Chen #define LOONGSON_MAX_VCPUS      16
57c76b409fSHuacai Chen 
58c76b409fSHuacai Chen /*
59c76b409fSHuacai Chen  * Loongson-3's virtual machine BIOS can be obtained here:
60c76b409fSHuacai Chen  * 1, https://github.com/loongson-community/firmware-nonfree
61c76b409fSHuacai Chen  * 2, http://dev.lemote.com:8000/files/firmware/UEFI/KVM/bios_loongson3.bin
62c76b409fSHuacai Chen  */
63c76b409fSHuacai Chen #define LOONGSON3_BIOSNAME "bios_loongson3.bin"
64c76b409fSHuacai Chen 
65c76b409fSHuacai Chen #define UART_IRQ            0
66c76b409fSHuacai Chen #define RTC_IRQ             1
67c76b409fSHuacai Chen #define PCIE_IRQ_BASE       2
68c76b409fSHuacai Chen 
69ac9b0117SBin Meng const MemMapEntry virt_memmap[] = {
70c76b409fSHuacai Chen     [VIRT_LOWMEM] =      { 0x00000000,    0x10000000 },
71c76b409fSHuacai Chen     [VIRT_PM] =          { 0x10080000,         0x100 },
72c76b409fSHuacai Chen     [VIRT_FW_CFG] =      { 0x10080100,         0x100 },
73c76b409fSHuacai Chen     [VIRT_RTC] =         { 0x10081000,        0x1000 },
74c76b409fSHuacai Chen     [VIRT_PCIE_PIO] =    { 0x18000000,       0x80000 },
75c76b409fSHuacai Chen     [VIRT_PCIE_ECAM] =   { 0x1a000000,     0x2000000 },
76c76b409fSHuacai Chen     [VIRT_BIOS_ROM] =    { 0x1fc00000,      0x200000 },
77c76b409fSHuacai Chen     [VIRT_UART] =        { 0x1fe001e0,           0x8 },
78c3425158SJiaxun Yang     [VIRT_IPI] =         { 0x3ff01000,         0x400 },
79c76b409fSHuacai Chen     [VIRT_LIOINTC] =     { 0x3ff01400,          0x64 },
80c76b409fSHuacai Chen     [VIRT_PCIE_MMIO] =   { 0x40000000,    0x40000000 },
81c76b409fSHuacai Chen     [VIRT_HIGHMEM] =     { 0x80000000,           0x0 }, /* Variable */
82c76b409fSHuacai Chen };
83c76b409fSHuacai Chen 
84ac9b0117SBin Meng static const MemMapEntry loader_memmap[] = {
85c76b409fSHuacai Chen     [LOADER_KERNEL] =    { 0x00000000,     0x4000000 },
86c76b409fSHuacai Chen     [LOADER_INITRD] =    { 0x04000000,           0x0 }, /* Variable */
87c76b409fSHuacai Chen     [LOADER_CMDLINE] =   { 0x0ff00000,      0x100000 },
88c76b409fSHuacai Chen };
89c76b409fSHuacai Chen 
90ac9b0117SBin Meng static const MemMapEntry loader_rommap[] = {
91c76b409fSHuacai Chen     [LOADER_BOOTROM] =   { 0x1fc00000,        0x1000 },
92c76b409fSHuacai Chen     [LOADER_PARAM] =     { 0x1fc01000,       0x10000 },
93c76b409fSHuacai Chen };
94c76b409fSHuacai Chen 
95c76b409fSHuacai Chen struct LoongsonMachineState {
96c76b409fSHuacai Chen     MachineState parent_obj;
97c76b409fSHuacai Chen     MemoryRegion *pio_alias;
98c76b409fSHuacai Chen     MemoryRegion *mmio_alias;
99c76b409fSHuacai Chen     MemoryRegion *ecam_alias;
100d762016dSJiaxun Yang     MemoryRegion *core_iocsr[LOONGSON_MAX_VCPUS];
101c76b409fSHuacai Chen };
102c76b409fSHuacai Chen typedef struct LoongsonMachineState LoongsonMachineState;
103c76b409fSHuacai Chen 
104c76b409fSHuacai Chen #define TYPE_LOONGSON_MACHINE  MACHINE_TYPE_NAME("loongson3-virt")
105c76b409fSHuacai Chen DECLARE_INSTANCE_CHECKER(LoongsonMachineState, LOONGSON_MACHINE, TYPE_LOONGSON_MACHINE)
106c76b409fSHuacai Chen 
107c76b409fSHuacai Chen static struct _loaderparams {
108c76b409fSHuacai Chen     uint64_t cpu_freq;
109c76b409fSHuacai Chen     uint64_t ram_size;
110c76b409fSHuacai Chen     const char *kernel_cmdline;
111c76b409fSHuacai Chen     const char *kernel_filename;
112c76b409fSHuacai Chen     const char *initrd_filename;
113c76b409fSHuacai Chen     uint64_t kernel_entry;
114c76b409fSHuacai Chen     uint64_t a0, a1, a2;
115c76b409fSHuacai Chen } loaderparams;
116c76b409fSHuacai Chen 
loongson3_pm_read(void * opaque,hwaddr addr,unsigned size)117c76b409fSHuacai Chen static uint64_t loongson3_pm_read(void *opaque, hwaddr addr, unsigned size)
118c76b409fSHuacai Chen {
119c76b409fSHuacai Chen     return 0;
120c76b409fSHuacai Chen }
121c76b409fSHuacai Chen 
loongson3_pm_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)122c76b409fSHuacai Chen static void loongson3_pm_write(void *opaque, hwaddr addr,
123c76b409fSHuacai Chen                                uint64_t val, unsigned size)
124c76b409fSHuacai Chen {
125c76b409fSHuacai Chen     if (addr != PM_CNTL_MODE) {
126c76b409fSHuacai Chen         return;
127c76b409fSHuacai Chen     }
128c76b409fSHuacai Chen 
129c76b409fSHuacai Chen     switch (val) {
130c76b409fSHuacai Chen     case 0x00:
131c76b409fSHuacai Chen         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
132c76b409fSHuacai Chen         return;
1335b1a3b9fSJiaxun Yang     case 0x01:
1345b1a3b9fSJiaxun Yang         qemu_system_suspend_request();
1355b1a3b9fSJiaxun Yang         return;
136c76b409fSHuacai Chen     case 0xff:
137c76b409fSHuacai Chen         qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
138c76b409fSHuacai Chen         return;
139c76b409fSHuacai Chen     default:
140c76b409fSHuacai Chen         return;
141c76b409fSHuacai Chen     }
142c76b409fSHuacai Chen }
143c76b409fSHuacai Chen 
144c76b409fSHuacai Chen static const MemoryRegionOps loongson3_pm_ops = {
145c76b409fSHuacai Chen     .read  = loongson3_pm_read,
146c76b409fSHuacai Chen     .write = loongson3_pm_write,
1478970e2eaSPhilippe Mathieu-Daudé     .endianness = DEVICE_LITTLE_ENDIAN,
148c76b409fSHuacai Chen     .valid = {
149c76b409fSHuacai Chen         .min_access_size = 1,
150c76b409fSHuacai Chen         .max_access_size = 1
151c76b409fSHuacai Chen     }
152c76b409fSHuacai Chen };
153c76b409fSHuacai Chen 
154c76b409fSHuacai Chen #define DEF_LOONGSON3_FREQ (800 * 1000 * 1000)
155c76b409fSHuacai Chen 
get_cpu_freq_hz(const MIPSCPU * cpu)15672a4da93SPhilippe Mathieu-Daudé static uint64_t get_cpu_freq_hz(const MIPSCPU *cpu)
157c76b409fSHuacai Chen {
158c76b409fSHuacai Chen #ifdef CONFIG_KVM
159c76b409fSHuacai Chen     int ret;
160c76b409fSHuacai Chen     uint64_t freq;
161c76b409fSHuacai Chen     struct kvm_one_reg freq_reg = {
162c76b409fSHuacai Chen         .id = KVM_REG_MIPS_COUNT_HZ,
163c76b409fSHuacai Chen         .addr = (uintptr_t)(&freq)
164c76b409fSHuacai Chen     };
165c76b409fSHuacai Chen 
166c76b409fSHuacai Chen     if (kvm_enabled()) {
16772a4da93SPhilippe Mathieu-Daudé         ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_ONE_REG, &freq_reg);
168c76b409fSHuacai Chen         if (ret >= 0) {
169c76b409fSHuacai Chen             return freq * 2;
170c76b409fSHuacai Chen         }
171c76b409fSHuacai Chen     }
172c76b409fSHuacai Chen #endif
173c76b409fSHuacai Chen     return DEF_LOONGSON3_FREQ;
174c76b409fSHuacai Chen }
175c76b409fSHuacai Chen 
init_boot_param(unsigned cpu_count,uint32_t processor_id)17692c63c9aSPhilippe Mathieu-Daudé static void init_boot_param(unsigned cpu_count, uint32_t processor_id)
177c76b409fSHuacai Chen {
178c76b409fSHuacai Chen     static void *p;
179c76b409fSHuacai Chen     struct boot_params *bp;
180c76b409fSHuacai Chen 
181c76b409fSHuacai Chen     p = g_malloc0(loader_rommap[LOADER_PARAM].size);
182c76b409fSHuacai Chen     bp = p;
183c76b409fSHuacai Chen 
184c76b409fSHuacai Chen     bp->efi.smbios.vers = cpu_to_le16(1);
185c76b409fSHuacai Chen     init_reset_system(&(bp->reset_system));
186c76b409fSHuacai Chen     p += ROUND_UP(sizeof(struct boot_params), 64);
18792c63c9aSPhilippe Mathieu-Daudé     init_loongson_params(&(bp->efi.smbios.lp), p, cpu_count, processor_id,
188c76b409fSHuacai Chen                          loaderparams.cpu_freq, loaderparams.ram_size);
189c76b409fSHuacai Chen 
190c76b409fSHuacai Chen     rom_add_blob_fixed("params_rom", bp,
191c76b409fSHuacai Chen                        loader_rommap[LOADER_PARAM].size,
192c76b409fSHuacai Chen                        loader_rommap[LOADER_PARAM].base);
193c76b409fSHuacai Chen 
194c76b409fSHuacai Chen     g_free(bp);
195c76b409fSHuacai Chen 
196c76b409fSHuacai Chen     loaderparams.a2 = cpu_mips_phys_to_kseg0(NULL,
197c76b409fSHuacai Chen                                              loader_rommap[LOADER_PARAM].base);
198c76b409fSHuacai Chen }
199c76b409fSHuacai Chen 
init_boot_rom(void)200c76b409fSHuacai Chen static void init_boot_rom(void)
201c76b409fSHuacai Chen {
202c76b409fSHuacai Chen     const unsigned int boot_code[] = {
203c76b409fSHuacai Chen         0x40086000,   /* mfc0    t0, CP0_STATUS                               */
204c76b409fSHuacai Chen         0x240900E4,   /* li      t1, 0xe4         #set kx, sx, ux, erl        */
205c76b409fSHuacai Chen         0x01094025,   /* or      t0, t0, t1                                   */
206c76b409fSHuacai Chen         0x3C090040,   /* lui     t1, 0x40         #set bev                    */
207c76b409fSHuacai Chen         0x01094025,   /* or      t0, t0, t1                                   */
208c76b409fSHuacai Chen         0x40886000,   /* mtc0    t0, CP0_STATUS                               */
209c76b409fSHuacai Chen         0x00000000,
210c76b409fSHuacai Chen         0x40806800,   /* mtc0    zero, CP0_CAUSE                              */
211c76b409fSHuacai Chen         0x00000000,
212c76b409fSHuacai Chen         0x400A7801,   /* mfc0    t2, $15, 1                                   */
213c76b409fSHuacai Chen         0x314A00FF,   /* andi    t2, 0x0ff                                    */
214c76b409fSHuacai Chen         0x3C089000,   /* dli     t0, 0x900000003ff01000                       */
215c76b409fSHuacai Chen         0x00084438,
216c76b409fSHuacai Chen         0x35083FF0,
217c76b409fSHuacai Chen         0x00084438,
218c76b409fSHuacai Chen         0x35081000,
219c76b409fSHuacai Chen         0x314B0003,   /* andi    t3, t2, 0x3      #local cpuid                */
220c76b409fSHuacai Chen         0x000B5A00,   /* sll     t3, 8                                        */
221c76b409fSHuacai Chen         0x010B4025,   /* or      t0, t0, t3                                   */
222c76b409fSHuacai Chen         0x314C000C,   /* andi    t4, t2, 0xc      #node id                    */
223c76b409fSHuacai Chen         0x000C62BC,   /* dsll    t4, 42                                       */
224c76b409fSHuacai Chen         0x010C4025,   /* or      t0, t0, t4                                   */
225c76b409fSHuacai Chen                       /* WaitForInit:                                         */
226c76b409fSHuacai Chen         0xDD020020,   /* ld      v0, FN_OFF(t0)   #FN_OFF 0x020               */
227c76b409fSHuacai Chen         0x1040FFFE,   /* beqz    v0, WaitForInit                              */
228c76b409fSHuacai Chen         0x00000000,   /* nop                                                  */
229c76b409fSHuacai Chen         0xDD1D0028,   /* ld      sp, SP_OFF(t0)   #FN_OFF 0x028               */
230c76b409fSHuacai Chen         0xDD1C0030,   /* ld      gp, GP_OFF(t0)   #FN_OFF 0x030               */
231c76b409fSHuacai Chen         0xDD050038,   /* ld      a1, A1_OFF(t0)   #FN_OFF 0x038               */
232c76b409fSHuacai Chen         0x00400008,   /* jr      v0               #byebye                     */
233c76b409fSHuacai Chen         0x00000000,   /* nop                                                  */
234c76b409fSHuacai Chen         0x1000FFFF,   /* 1:  b   1b                                           */
235c76b409fSHuacai Chen         0x00000000,   /* nop                                                  */
236c76b409fSHuacai Chen 
237c76b409fSHuacai Chen                       /* Reset                                                */
238c76b409fSHuacai Chen         0x3C0C9000,   /* dli     t0, 0x9000000010080010                       */
239c76b409fSHuacai Chen         0x358C0000,
240c76b409fSHuacai Chen         0x000C6438,
241c76b409fSHuacai Chen         0x358C1008,
242c76b409fSHuacai Chen         0x000C6438,
243c76b409fSHuacai Chen         0x358C0010,
244c76b409fSHuacai Chen         0x240D0000,   /* li      t1, 0x00                                     */
245c76b409fSHuacai Chen         0xA18D0000,   /* sb      t1, (t0)                                     */
246c76b409fSHuacai Chen         0x1000FFFF,   /* 1:  b   1b                                           */
247c76b409fSHuacai Chen         0x00000000,   /* nop                                                  */
248c76b409fSHuacai Chen 
249c76b409fSHuacai Chen                       /* Shutdown                                             */
250c76b409fSHuacai Chen         0x3C0C9000,   /* dli     t0, 0x9000000010080010                       */
251c76b409fSHuacai Chen         0x358C0000,
252c76b409fSHuacai Chen         0x000C6438,
253c76b409fSHuacai Chen         0x358C1008,
254c76b409fSHuacai Chen         0x000C6438,
255c76b409fSHuacai Chen         0x358C0010,
256c76b409fSHuacai Chen         0x240D00FF,   /* li      t1, 0xff                                     */
257c76b409fSHuacai Chen         0xA18D0000,   /* sb      t1, (t0)                                     */
258c76b409fSHuacai Chen         0x1000FFFF,   /* 1:  b   1b                                           */
2595b1a3b9fSJiaxun Yang         0x00000000,   /* nop                                                  */
2605b1a3b9fSJiaxun Yang                       /* Suspend                                              */
2615b1a3b9fSJiaxun Yang         0x3C0C9000,   /* dli     t0, 0x9000000010080010                       */
2625b1a3b9fSJiaxun Yang         0x358C0000,
2635b1a3b9fSJiaxun Yang         0x000C6438,
2645b1a3b9fSJiaxun Yang         0x358C1008,
2655b1a3b9fSJiaxun Yang         0x000C6438,
2665b1a3b9fSJiaxun Yang         0x358C0010,
2675b1a3b9fSJiaxun Yang         0x240D0001,   /* li      t1, 0x01                                     */
2685b1a3b9fSJiaxun Yang         0xA18D0000,   /* sb      t1, (t0)                                     */
2695b1a3b9fSJiaxun Yang         0x03e00008,   /* jr      ra                                           */
270c76b409fSHuacai Chen         0x00000000    /* nop                                                  */
271c76b409fSHuacai Chen     };
272c76b409fSHuacai Chen 
273c76b409fSHuacai Chen     rom_add_blob_fixed("boot_rom", boot_code, sizeof(boot_code),
274c76b409fSHuacai Chen                        loader_rommap[LOADER_BOOTROM].base);
275c76b409fSHuacai Chen }
276c76b409fSHuacai Chen 
fw_cfg_boot_set(void * opaque,const char * boot_device,Error ** errp)277c76b409fSHuacai Chen static void fw_cfg_boot_set(void *opaque, const char *boot_device,
278c76b409fSHuacai Chen                             Error **errp)
279c76b409fSHuacai Chen {
280c76b409fSHuacai Chen     fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
281c76b409fSHuacai Chen }
282c76b409fSHuacai Chen 
fw_conf_init(void)28387fd8a80SPhilippe Mathieu-Daudé static void fw_conf_init(void)
284c76b409fSHuacai Chen {
2855b1a3b9fSJiaxun Yang     static const uint8_t suspend[6] = {128, 0, 0, 129, 128, 128};
286c76b409fSHuacai Chen     FWCfgState *fw_cfg;
287c76b409fSHuacai Chen     hwaddr cfg_addr = virt_memmap[VIRT_FW_CFG].base;
288c76b409fSHuacai Chen 
289c76b409fSHuacai Chen     fw_cfg = fw_cfg_init_mem_wide(cfg_addr, cfg_addr + 8, 8, 0, NULL);
290c76b409fSHuacai Chen     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)current_machine->smp.cpus);
291c76b409fSHuacai Chen     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)current_machine->smp.max_cpus);
29287fd8a80SPhilippe Mathieu-Daudé     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, loaderparams.ram_size);
293c76b409fSHuacai Chen     fw_cfg_add_i32(fw_cfg, FW_CFG_MACHINE_VERSION, 1);
29487fd8a80SPhilippe Mathieu-Daudé     fw_cfg_add_i64(fw_cfg, FW_CFG_CPU_FREQ, loaderparams.cpu_freq);
2955b1a3b9fSJiaxun Yang 
2965b1a3b9fSJiaxun Yang     fw_cfg_add_file(fw_cfg, "etc/system-states",
2975b1a3b9fSJiaxun Yang                     g_memdup2(suspend, sizeof(suspend)), sizeof(suspend));
2985b1a3b9fSJiaxun Yang 
299c76b409fSHuacai Chen     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
300c76b409fSHuacai Chen }
301c76b409fSHuacai Chen 
set_prom_cmdline(ram_addr_t initrd_offset,long initrd_size)302c76b409fSHuacai Chen static int set_prom_cmdline(ram_addr_t initrd_offset, long initrd_size)
303c76b409fSHuacai Chen {
304c76b409fSHuacai Chen     int ret = 0;
305c76b409fSHuacai Chen     void *cmdline_buf;
306c76b409fSHuacai Chen     hwaddr cmdline_vaddr;
307c76b409fSHuacai Chen     unsigned int *parg_env;
308c76b409fSHuacai Chen 
309c76b409fSHuacai Chen     /* Allocate cmdline_buf for command line. */
310c76b409fSHuacai Chen     cmdline_buf = g_malloc0(loader_memmap[LOADER_CMDLINE].size);
311c76b409fSHuacai Chen     cmdline_vaddr = cpu_mips_phys_to_kseg0(NULL,
312c76b409fSHuacai Chen                                            loader_memmap[LOADER_CMDLINE].base);
313c76b409fSHuacai Chen 
314c76b409fSHuacai Chen     /*
315c76b409fSHuacai Chen      * Layout of cmdline_buf looks like this:
316c76b409fSHuacai Chen      * argv[0], argv[1], 0, env[0], env[1], ... env[i], 0,
317c76b409fSHuacai Chen      * argv[0]'s data, argv[1]'s data, env[0]'data, ..., env[i]'s data, 0
318c76b409fSHuacai Chen      */
319c76b409fSHuacai Chen     parg_env = (void *)cmdline_buf;
320c76b409fSHuacai Chen 
321c76b409fSHuacai Chen     ret = (3 + 1) * 4;
322c76b409fSHuacai Chen     *parg_env++ = cmdline_vaddr + ret;
323c76b409fSHuacai Chen     ret += (1 + snprintf(cmdline_buf + ret, 256 - ret, "g"));
324c76b409fSHuacai Chen 
325c76b409fSHuacai Chen     /* argv1 */
326c76b409fSHuacai Chen     *parg_env++ = cmdline_vaddr + ret;
327c76b409fSHuacai Chen     if (initrd_size > 0)
328c76b409fSHuacai Chen         ret += (1 + snprintf(cmdline_buf + ret, 256 - ret,
329c76b409fSHuacai Chen                 "rd_start=0x" TARGET_FMT_lx " rd_size=%li %s",
330c76b409fSHuacai Chen                 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
331c76b409fSHuacai Chen                 initrd_size, loaderparams.kernel_cmdline));
332c76b409fSHuacai Chen     else
333c76b409fSHuacai Chen         ret += (1 + snprintf(cmdline_buf + ret, 256 - ret, "%s",
334c76b409fSHuacai Chen                 loaderparams.kernel_cmdline));
335c76b409fSHuacai Chen 
336c76b409fSHuacai Chen     /* argv2 */
337c76b409fSHuacai Chen     *parg_env++ = cmdline_vaddr + 4 * ret;
338c76b409fSHuacai Chen 
339c76b409fSHuacai Chen     rom_add_blob_fixed("cmdline", cmdline_buf,
340c76b409fSHuacai Chen                        loader_memmap[LOADER_CMDLINE].size,
341c76b409fSHuacai Chen                        loader_memmap[LOADER_CMDLINE].base);
342c76b409fSHuacai Chen 
343c76b409fSHuacai Chen     g_free(cmdline_buf);
344c76b409fSHuacai Chen 
345c76b409fSHuacai Chen     loaderparams.a0 = 2;
346c76b409fSHuacai Chen     loaderparams.a1 = cmdline_vaddr;
347c76b409fSHuacai Chen 
348c76b409fSHuacai Chen     return 0;
349c76b409fSHuacai Chen }
350c76b409fSHuacai Chen 
load_kernel(CPUMIPSState * env)351c76b409fSHuacai Chen static uint64_t load_kernel(CPUMIPSState *env)
352c76b409fSHuacai Chen {
353c76b409fSHuacai Chen     long kernel_size;
354c76b409fSHuacai Chen     ram_addr_t initrd_offset;
355c76b409fSHuacai Chen     uint64_t kernel_entry, kernel_low, kernel_high, initrd_size;
356c76b409fSHuacai Chen 
357c76b409fSHuacai Chen     kernel_size = load_elf(loaderparams.kernel_filename, NULL,
358c76b409fSHuacai Chen                            cpu_mips_kseg0_to_phys, NULL,
359c8f1a322SYao Xingtao                            &kernel_entry,
360c8f1a322SYao Xingtao                            &kernel_low, &kernel_high,
361adc1a4a2SPhilippe Mathieu-Daudé                            NULL, ELFDATA2LSB, EM_MIPS, 1, 0);
362c76b409fSHuacai Chen     if (kernel_size < 0) {
363c76b409fSHuacai Chen         error_report("could not load kernel '%s': %s",
364c76b409fSHuacai Chen                      loaderparams.kernel_filename,
365c76b409fSHuacai Chen                      load_elf_strerror(kernel_size));
366c76b409fSHuacai Chen         exit(1);
367c76b409fSHuacai Chen     }
368c76b409fSHuacai Chen 
369c76b409fSHuacai Chen     /* load initrd */
370c76b409fSHuacai Chen     initrd_size = 0;
371c76b409fSHuacai Chen     initrd_offset = 0;
372c76b409fSHuacai Chen     if (loaderparams.initrd_filename) {
373c76b409fSHuacai Chen         initrd_size = get_image_size(loaderparams.initrd_filename);
374c76b409fSHuacai Chen         if (initrd_size > 0) {
375c76b409fSHuacai Chen             initrd_offset = MAX(loader_memmap[LOADER_INITRD].base,
376c76b409fSHuacai Chen                                 ROUND_UP(kernel_high, INITRD_PAGE_SIZE));
377c76b409fSHuacai Chen 
378c76b409fSHuacai Chen             if (initrd_offset + initrd_size > loaderparams.ram_size) {
379c76b409fSHuacai Chen                 error_report("memory too small for initial ram disk '%s'",
380c76b409fSHuacai Chen                              loaderparams.initrd_filename);
381c76b409fSHuacai Chen                 exit(1);
382c76b409fSHuacai Chen             }
383c76b409fSHuacai Chen 
384c76b409fSHuacai Chen             initrd_size = load_image_targphys(loaderparams.initrd_filename,
385c76b409fSHuacai Chen                                               initrd_offset,
386c76b409fSHuacai Chen                                               loaderparams.ram_size - initrd_offset);
387c76b409fSHuacai Chen         }
388c76b409fSHuacai Chen 
389c76b409fSHuacai Chen         if (initrd_size == (target_ulong) -1) {
390c76b409fSHuacai Chen             error_report("could not load initial ram disk '%s'",
391c76b409fSHuacai Chen                          loaderparams.initrd_filename);
392c76b409fSHuacai Chen             exit(1);
393c76b409fSHuacai Chen         }
394c76b409fSHuacai Chen     }
395c76b409fSHuacai Chen 
396c76b409fSHuacai Chen     /* Setup prom cmdline. */
397c76b409fSHuacai Chen     set_prom_cmdline(initrd_offset, initrd_size);
398c76b409fSHuacai Chen 
399c76b409fSHuacai Chen     return kernel_entry;
400c76b409fSHuacai Chen }
401c76b409fSHuacai Chen 
generic_cpu_reset(void * opaque)4026286423bSPhilippe Mathieu-Daudé static void generic_cpu_reset(void *opaque)
403c76b409fSHuacai Chen {
404c76b409fSHuacai Chen     MIPSCPU *cpu = opaque;
405c76b409fSHuacai Chen     CPUMIPSState *env = &cpu->env;
406c76b409fSHuacai Chen 
407c76b409fSHuacai Chen     cpu_reset(CPU(cpu));
408c76b409fSHuacai Chen 
409c76b409fSHuacai Chen     if (loaderparams.kernel_filename) {
4106286423bSPhilippe Mathieu-Daudé         env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
4116286423bSPhilippe Mathieu-Daudé     }
4126286423bSPhilippe Mathieu-Daudé }
4136286423bSPhilippe Mathieu-Daudé 
main_cpu_reset(void * opaque)4146286423bSPhilippe Mathieu-Daudé static void main_cpu_reset(void *opaque)
4156286423bSPhilippe Mathieu-Daudé {
4166286423bSPhilippe Mathieu-Daudé     generic_cpu_reset(opaque);
4176286423bSPhilippe Mathieu-Daudé 
4186286423bSPhilippe Mathieu-Daudé     if (loaderparams.kernel_filename) {
4196286423bSPhilippe Mathieu-Daudé         MIPSCPU *cpu = opaque;
4206286423bSPhilippe Mathieu-Daudé         CPUMIPSState *env = &cpu->env;
4216286423bSPhilippe Mathieu-Daudé 
422c76b409fSHuacai Chen         env->active_tc.gpr[4] = loaderparams.a0;
423c76b409fSHuacai Chen         env->active_tc.gpr[5] = loaderparams.a1;
424c76b409fSHuacai Chen         env->active_tc.gpr[6] = loaderparams.a2;
425c76b409fSHuacai Chen         env->active_tc.PC = loaderparams.kernel_entry;
426c76b409fSHuacai Chen     }
427c76b409fSHuacai Chen }
428c76b409fSHuacai Chen 
loongson3_virt_devices_init(MachineState * machine,DeviceState * pic)429c76b409fSHuacai Chen static inline void loongson3_virt_devices_init(MachineState *machine,
430c76b409fSHuacai Chen                                                DeviceState *pic)
431c76b409fSHuacai Chen {
432c76b409fSHuacai Chen     int i;
433c76b409fSHuacai Chen     qemu_irq irq;
434c76b409fSHuacai Chen     PCIBus *pci_bus;
435c76b409fSHuacai Chen     DeviceState *dev;
436c76b409fSHuacai Chen     MemoryRegion *mmio_reg, *ecam_reg;
437bdc20bf5SPhilippe Mathieu-Daudé     MachineClass *mc = MACHINE_GET_CLASS(machine);
438c76b409fSHuacai Chen     LoongsonMachineState *s = LOONGSON_MACHINE(machine);
439c76b409fSHuacai Chen 
440c76b409fSHuacai Chen     dev = qdev_new(TYPE_GPEX_HOST);
441c76b409fSHuacai Chen     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
442c76b409fSHuacai Chen     pci_bus = PCI_HOST_BRIDGE(dev)->bus;
443c76b409fSHuacai Chen 
444c76b409fSHuacai Chen     s->ecam_alias = g_new0(MemoryRegion, 1);
445c76b409fSHuacai Chen     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
446c76b409fSHuacai Chen     memory_region_init_alias(s->ecam_alias, OBJECT(dev), "pcie-ecam",
447c76b409fSHuacai Chen                              ecam_reg, 0, virt_memmap[VIRT_PCIE_ECAM].size);
448c76b409fSHuacai Chen     memory_region_add_subregion(get_system_memory(),
449c76b409fSHuacai Chen                                 virt_memmap[VIRT_PCIE_ECAM].base,
450c76b409fSHuacai Chen                                 s->ecam_alias);
451c76b409fSHuacai Chen 
452c76b409fSHuacai Chen     s->mmio_alias = g_new0(MemoryRegion, 1);
453c76b409fSHuacai Chen     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
454c76b409fSHuacai Chen     memory_region_init_alias(s->mmio_alias, OBJECT(dev), "pcie-mmio",
455c76b409fSHuacai Chen                              mmio_reg, virt_memmap[VIRT_PCIE_MMIO].base,
456c76b409fSHuacai Chen                              virt_memmap[VIRT_PCIE_MMIO].size);
457c76b409fSHuacai Chen     memory_region_add_subregion(get_system_memory(),
458c76b409fSHuacai Chen                                 virt_memmap[VIRT_PCIE_MMIO].base,
459c76b409fSHuacai Chen                                 s->mmio_alias);
460c76b409fSHuacai Chen 
461c76b409fSHuacai Chen     s->pio_alias = g_new0(MemoryRegion, 1);
462c76b409fSHuacai Chen     memory_region_init_alias(s->pio_alias, OBJECT(dev), "pcie-pio",
463c76b409fSHuacai Chen                              get_system_io(), 0,
464c76b409fSHuacai Chen                              virt_memmap[VIRT_PCIE_PIO].size);
465c76b409fSHuacai Chen     memory_region_add_subregion(get_system_memory(),
466c76b409fSHuacai Chen                                 virt_memmap[VIRT_PCIE_PIO].base, s->pio_alias);
467c76b409fSHuacai Chen     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, virt_memmap[VIRT_PCIE_PIO].base);
468c76b409fSHuacai Chen 
469ff871d04SAlexander Graf     for (i = 0; i < PCI_NUM_PINS; i++) {
470c76b409fSHuacai Chen         irq = qdev_get_gpio_in(pic, PCIE_IRQ_BASE + i);
471c76b409fSHuacai Chen         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
472c76b409fSHuacai Chen         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ_BASE + i);
473c76b409fSHuacai Chen     }
474c76b409fSHuacai Chen     msi_nonbroken = true;
475c76b409fSHuacai Chen 
476c76b409fSHuacai Chen     pci_vga_init(pci_bus);
477c76b409fSHuacai Chen 
4785fc1a686SThomas Huth     if (defaults_enabled() && object_class_by_name("pci-ohci")) {
479b98948a9SPaolo Bonzini         USBBus *usb_bus;
480b98948a9SPaolo Bonzini 
481c76b409fSHuacai Chen         pci_create_simple(pci_bus, -1, "pci-ohci");
482b98948a9SPaolo Bonzini         usb_bus = USB_BUS(object_resolve_type_unambiguous(TYPE_USB_BUS,
483b98948a9SPaolo Bonzini                                                           &error_abort));
484b98948a9SPaolo Bonzini         usb_create_simple(usb_bus, "usb-kbd");
485b98948a9SPaolo Bonzini         usb_create_simple(usb_bus, "usb-tablet");
486c76b409fSHuacai Chen     }
487c76b409fSHuacai Chen 
488d2e82b17SDavid Woodhouse     pci_init_nic_devices(pci_bus, mc->default_nic);
489c76b409fSHuacai Chen }
490c76b409fSHuacai Chen 
mips_loongson3_virt_init(MachineState * machine)491c76b409fSHuacai Chen static void mips_loongson3_virt_init(MachineState *machine)
492c76b409fSHuacai Chen {
493c76b409fSHuacai Chen     int i;
494c76b409fSHuacai Chen     long bios_size;
4952bf85456SPhilippe Mathieu-Daudé     MIPSCPU *cpu = NULL;
496c76b409fSHuacai Chen     Clock *cpuclk;
497c76b409fSHuacai Chen     DeviceState *liointc;
498c3425158SJiaxun Yang     DeviceState *ipi = NULL;
499c76b409fSHuacai Chen     char *filename;
500c76b409fSHuacai Chen     const char *kernel_cmdline = machine->kernel_cmdline;
501c76b409fSHuacai Chen     const char *kernel_filename = machine->kernel_filename;
502c76b409fSHuacai Chen     const char *initrd_filename = machine->initrd_filename;
503c76b409fSHuacai Chen     ram_addr_t ram_size = machine->ram_size;
504d762016dSJiaxun Yang     LoongsonMachineState *s = LOONGSON_MACHINE(machine);
505c76b409fSHuacai Chen     MemoryRegion *address_space_mem = get_system_memory();
506c76b409fSHuacai Chen     MemoryRegion *ram = g_new(MemoryRegion, 1);
507c76b409fSHuacai Chen     MemoryRegion *bios = g_new(MemoryRegion, 1);
508c76b409fSHuacai Chen     MemoryRegion *iomem = g_new(MemoryRegion, 1);
509c3425158SJiaxun Yang     MemoryRegion *iocsr = g_new(MemoryRegion, 1);
510c76b409fSHuacai Chen 
511c76b409fSHuacai Chen     /* TODO: TCG will support all CPU types */
512c76b409fSHuacai Chen     if (!kvm_enabled()) {
513c76b409fSHuacai Chen         if (!machine->cpu_type) {
514c76b409fSHuacai Chen             machine->cpu_type = MIPS_CPU_TYPE_NAME("Loongson-3A1000");
515c76b409fSHuacai Chen         }
51699eff131SJiaxun Yang         if (!cpu_type_supports_isa(machine->cpu_type, INSN_LOONGSON3A)) {
51799eff131SJiaxun Yang             error_report("Loongson-3/TCG needs a Loongson-3 series cpu");
518c76b409fSHuacai Chen             exit(1);
519c76b409fSHuacai Chen         }
520c76b409fSHuacai Chen     } else {
521c76b409fSHuacai Chen         if (!machine->cpu_type) {
522c76b409fSHuacai Chen             machine->cpu_type = MIPS_CPU_TYPE_NAME("Loongson-3A4000");
523c76b409fSHuacai Chen         }
524c76b409fSHuacai Chen         if (!strstr(machine->cpu_type, "Loongson-3A4000")) {
525c76b409fSHuacai Chen             error_report("Loongson-3/KVM needs cpu type Loongson-3A4000");
526c76b409fSHuacai Chen             exit(1);
527c76b409fSHuacai Chen         }
528c76b409fSHuacai Chen     }
529c76b409fSHuacai Chen 
530c76b409fSHuacai Chen     if (ram_size < 512 * MiB) {
531c76b409fSHuacai Chen         error_report("Loongson-3 machine needs at least 512MB memory");
532c76b409fSHuacai Chen         exit(1);
533c76b409fSHuacai Chen     }
534c76b409fSHuacai Chen 
535c76b409fSHuacai Chen     /*
536c76b409fSHuacai Chen      * The whole MMIO range among configure registers doesn't generate
537c76b409fSHuacai Chen      * exception when accessing invalid memory. Create some unimplememted
538c76b409fSHuacai Chen      * devices to emulate this feature.
539c76b409fSHuacai Chen      */
540c76b409fSHuacai Chen     create_unimplemented_device("mmio fallback 0", 0x10000000, 256 * MiB);
541c76b409fSHuacai Chen     create_unimplemented_device("mmio fallback 1", 0x30000000, 256 * MiB);
542c76b409fSHuacai Chen 
543c3425158SJiaxun Yang     memory_region_init(iocsr, OBJECT(machine), "loongson3.iocsr", UINT32_MAX);
544c3425158SJiaxun Yang 
545c3425158SJiaxun Yang     /* IPI controller is in kernel for KVM */
546c3425158SJiaxun Yang     if (!kvm_enabled()) {
547c3425158SJiaxun Yang         ipi = qdev_new(TYPE_LOONGSON_IPI);
548c3425158SJiaxun Yang         qdev_prop_set_uint32(ipi, "num-cpu", machine->smp.cpus);
549c3425158SJiaxun Yang         sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal);
550c3425158SJiaxun Yang         memory_region_add_subregion(iocsr, SMP_IPI_MAILBOX,
551c3425158SJiaxun Yang                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0));
552c3425158SJiaxun Yang         memory_region_add_subregion(iocsr, MAIL_SEND_ADDR,
553c3425158SJiaxun Yang                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1));
554c3425158SJiaxun Yang     }
555c3425158SJiaxun Yang 
556c76b409fSHuacai Chen     liointc = qdev_new("loongson.liointc");
557c76b409fSHuacai Chen     sysbus_realize_and_unref(SYS_BUS_DEVICE(liointc), &error_fatal);
558c76b409fSHuacai Chen 
559c76b409fSHuacai Chen     sysbus_mmio_map(SYS_BUS_DEVICE(liointc), 0, virt_memmap[VIRT_LIOINTC].base);
560c76b409fSHuacai Chen 
561c76b409fSHuacai Chen     serial_mm_init(address_space_mem, virt_memmap[VIRT_UART].base, 0,
562c76b409fSHuacai Chen                    qdev_get_gpio_in(liointc, UART_IRQ), 115200, serial_hd(0),
5638970e2eaSPhilippe Mathieu-Daudé                    DEVICE_LITTLE_ENDIAN);
564c76b409fSHuacai Chen 
565c76b409fSHuacai Chen     sysbus_create_simple("goldfish_rtc", virt_memmap[VIRT_RTC].base,
566c76b409fSHuacai Chen                          qdev_get_gpio_in(liointc, RTC_IRQ));
567c76b409fSHuacai Chen 
568c76b409fSHuacai Chen     cpuclk = clock_new(OBJECT(machine), "cpu-refclk");
569c76b409fSHuacai Chen     clock_set_hz(cpuclk, DEF_LOONGSON3_FREQ);
570c76b409fSHuacai Chen 
5712bf85456SPhilippe Mathieu-Daudé     for (i = machine->smp.cpus - 1; i >= 0; --i) {
572c3425158SJiaxun Yang         int node = i / LOONGSON3_CORE_PER_NODE;
573c3425158SJiaxun Yang         int core = i % LOONGSON3_CORE_PER_NODE;
574c76b409fSHuacai Chen         int ip;
575c76b409fSHuacai Chen 
576c76b409fSHuacai Chen         /* init CPUs */
5773e8f019bSPhilippe Mathieu-Daudé         cpu = mips_cpu_create_with_clock(machine->cpu_type, cpuclk, false);
578c76b409fSHuacai Chen 
579c76b409fSHuacai Chen         /* Init internal devices */
580c76b409fSHuacai Chen         cpu_mips_irq_init_cpu(cpu);
581c76b409fSHuacai Chen         cpu_mips_clock_init(cpu);
5826286423bSPhilippe Mathieu-Daudé         qemu_register_reset(i ? generic_cpu_reset : main_cpu_reset, cpu);
583c76b409fSHuacai Chen 
584ec276edbSJiaxun Yang         if (!kvm_enabled()) {
585c3425158SJiaxun Yang             hwaddr base = ((hwaddr)node << 44) + virt_memmap[VIRT_IPI].base;
586c3425158SJiaxun Yang             base += core * 0x100;
587c3425158SJiaxun Yang             qdev_connect_gpio_out(ipi, i, cpu->env.irq[6]);
588c3425158SJiaxun Yang             sysbus_mmio_map(SYS_BUS_DEVICE(ipi), i + 2, base);
589c3425158SJiaxun Yang         }
590c3425158SJiaxun Yang 
591c3425158SJiaxun Yang         if (ase_lcsr_available(&MIPS_CPU(cpu)->env)) {
592c3425158SJiaxun Yang             MemoryRegion *core_iocsr = g_new(MemoryRegion, 1);
593c3425158SJiaxun Yang             g_autofree char *name = g_strdup_printf("core%d_iocsr", i);
594c3425158SJiaxun Yang             memory_region_init_alias(core_iocsr, OBJECT(cpu), name,
595c3425158SJiaxun Yang                                      iocsr, 0, UINT32_MAX);
596c3425158SJiaxun Yang             memory_region_add_subregion(&MIPS_CPU(cpu)->env.iocsr.mr,
597c3425158SJiaxun Yang                                         0, core_iocsr);
598d762016dSJiaxun Yang             s->core_iocsr[i] = core_iocsr;
599c3425158SJiaxun Yang         }
600c3425158SJiaxun Yang 
601c3425158SJiaxun Yang         if (node > 0) {
602c76b409fSHuacai Chen             continue; /* Only node-0 can be connected to LIOINTC */
603c76b409fSHuacai Chen         }
604c76b409fSHuacai Chen 
605c76b409fSHuacai Chen         for (ip = 0; ip < 4 ; ip++) {
606c3425158SJiaxun Yang             int pin = core * LOONGSON3_CORE_PER_NODE + ip;
607c76b409fSHuacai Chen             sysbus_connect_irq(SYS_BUS_DEVICE(liointc),
608c76b409fSHuacai Chen                                pin, cpu->env.irq[ip + 2]);
609c76b409fSHuacai Chen         }
610c76b409fSHuacai Chen     }
6112bf85456SPhilippe Mathieu-Daudé     assert(cpu); /* This variable points to the first created cpu. */
612c76b409fSHuacai Chen 
613c76b409fSHuacai Chen     /* Allocate RAM/BIOS, 0x00000000~0x10000000 is alias of 0x80000000~0x90000000 */
614c76b409fSHuacai Chen     memory_region_init_rom(bios, NULL, "loongson3.bios",
615c76b409fSHuacai Chen                            virt_memmap[VIRT_BIOS_ROM].size, &error_fatal);
616c76b409fSHuacai Chen     memory_region_init_alias(ram, NULL, "loongson3.lowmem",
617c76b409fSHuacai Chen                            machine->ram, 0, virt_memmap[VIRT_LOWMEM].size);
618c76b409fSHuacai Chen     memory_region_init_io(iomem, NULL, &loongson3_pm_ops,
619c76b409fSHuacai Chen                            NULL, "loongson3_pm", virt_memmap[VIRT_PM].size);
6205b1a3b9fSJiaxun Yang     qemu_register_wakeup_support();
621c76b409fSHuacai Chen 
622c76b409fSHuacai Chen     memory_region_add_subregion(address_space_mem,
623c76b409fSHuacai Chen                       virt_memmap[VIRT_LOWMEM].base, ram);
624c76b409fSHuacai Chen     memory_region_add_subregion(address_space_mem,
625c76b409fSHuacai Chen                       virt_memmap[VIRT_BIOS_ROM].base, bios);
626c76b409fSHuacai Chen     memory_region_add_subregion(address_space_mem,
627c76b409fSHuacai Chen                       virt_memmap[VIRT_HIGHMEM].base, machine->ram);
628c76b409fSHuacai Chen     memory_region_add_subregion(address_space_mem,
629c76b409fSHuacai Chen                       virt_memmap[VIRT_PM].base, iomem);
630c76b409fSHuacai Chen 
631c76b409fSHuacai Chen     /*
632c76b409fSHuacai Chen      * We do not support flash operation, just loading bios.bin as raw BIOS.
633c76b409fSHuacai Chen      * Please use -L to set the BIOS path and -bios to set bios name.
634c76b409fSHuacai Chen      */
635c76b409fSHuacai Chen 
63672a4da93SPhilippe Mathieu-Daudé     loaderparams.cpu_freq = get_cpu_freq_hz(cpu);
637c76b409fSHuacai Chen     loaderparams.ram_size = ram_size;
63887fd8a80SPhilippe Mathieu-Daudé     if (kernel_filename) {
639c76b409fSHuacai Chen         loaderparams.kernel_filename = kernel_filename;
640c76b409fSHuacai Chen         loaderparams.kernel_cmdline = kernel_cmdline;
641c76b409fSHuacai Chen         loaderparams.initrd_filename = initrd_filename;
6422bf85456SPhilippe Mathieu-Daudé         loaderparams.kernel_entry = load_kernel(&cpu->env);
643c76b409fSHuacai Chen 
644c76b409fSHuacai Chen         init_boot_rom();
64592c63c9aSPhilippe Mathieu-Daudé         init_boot_param(machine->smp.cpus, cpu->env.CP0_PRid);
646c76b409fSHuacai Chen     } else {
647c76b409fSHuacai Chen         filename = qemu_find_file(QEMU_FILE_TYPE_BIOS,
648c76b409fSHuacai Chen                                   machine->firmware ?: LOONGSON3_BIOSNAME);
649c76b409fSHuacai Chen         if (filename) {
650c76b409fSHuacai Chen             bios_size = load_image_targphys(filename,
651c76b409fSHuacai Chen                                             virt_memmap[VIRT_BIOS_ROM].base,
652c76b409fSHuacai Chen                                             virt_memmap[VIRT_BIOS_ROM].size);
653c76b409fSHuacai Chen             g_free(filename);
654c76b409fSHuacai Chen         } else {
655c76b409fSHuacai Chen             bios_size = -1;
656c76b409fSHuacai Chen         }
657c76b409fSHuacai Chen 
658c76b409fSHuacai Chen         if ((bios_size < 0 || bios_size > virt_memmap[VIRT_BIOS_ROM].size) &&
659c76b409fSHuacai Chen             !kernel_filename && !qtest_enabled()) {
660c76b409fSHuacai Chen             error_report("Could not load MIPS bios '%s'", machine->firmware);
661c76b409fSHuacai Chen             exit(1);
662c76b409fSHuacai Chen         }
663c76b409fSHuacai Chen 
66487fd8a80SPhilippe Mathieu-Daudé         fw_conf_init();
665c76b409fSHuacai Chen     }
666c76b409fSHuacai Chen 
667c76b409fSHuacai Chen     loongson3_virt_devices_init(machine, liointc);
668c76b409fSHuacai Chen }
669c76b409fSHuacai Chen 
loongson3v_machine_class_init(ObjectClass * oc,const void * data)670*12d1a768SPhilippe Mathieu-Daudé static void loongson3v_machine_class_init(ObjectClass *oc, const void *data)
671c76b409fSHuacai Chen {
672c76b409fSHuacai Chen     MachineClass *mc = MACHINE_CLASS(oc);
673c76b409fSHuacai Chen 
674c76b409fSHuacai Chen     mc->desc = "Loongson-3 Virtualization Platform";
675c76b409fSHuacai Chen     mc->init = mips_loongson3_virt_init;
676c76b409fSHuacai Chen     mc->block_default_type = IF_IDE;
677c76b409fSHuacai Chen     mc->max_cpus = LOONGSON_MAX_VCPUS;
678c76b409fSHuacai Chen     mc->default_ram_id = "loongson3.highram";
679c76b409fSHuacai Chen     mc->default_ram_size = 1600 * MiB;
680bdc20bf5SPhilippe Mathieu-Daudé     mc->default_nic = "virtio-net-pci";
681c76b409fSHuacai Chen }
682c76b409fSHuacai Chen 
683c76b409fSHuacai Chen static const TypeInfo loongson3_machine_types[] = {
684c76b409fSHuacai Chen     {
685c76b409fSHuacai Chen         .name           = TYPE_LOONGSON_MACHINE,
686c76b409fSHuacai Chen         .parent         = TYPE_MACHINE,
687c76b409fSHuacai Chen         .instance_size  = sizeof(LoongsonMachineState),
688c76b409fSHuacai Chen         .class_init     = loongson3v_machine_class_init,
689c76b409fSHuacai Chen     }
690c76b409fSHuacai Chen };
691c76b409fSHuacai Chen 
692c76b409fSHuacai Chen DEFINE_TYPES(loongson3_machine_types)
693