1 /* 2 * QEMU fulong 2e mini pc support 3 * 4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5 * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) 6 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 7 * This code is licensed under the GNU GPL v2. 8 * 9 * Contributions after 2012-01-13 are licensed under the terms of the 10 * GNU GPL, version 2 or (at your option) any later version. 11 */ 12 13 /* 14 * Fulong 2e mini pc is based on ICT/ST Loongson 2e CPU (MIPS III like, 800MHz) 15 * http://www.linux-mips.org/wiki/Fulong 16 * 17 * Loongson 2e user manual: 18 * http://www.loongsondeveloper.com/doc/Loongson2EUserGuide.pdf 19 */ 20 21 #include "qemu/osdep.h" 22 #include "qemu-common.h" 23 #include "qemu/units.h" 24 #include "qapi/error.h" 25 #include "cpu.h" 26 #include "hw/intc/i8259.h" 27 #include "hw/dma/i8257.h" 28 #include "hw/isa/superio.h" 29 #include "net/net.h" 30 #include "hw/boards.h" 31 #include "hw/i2c/smbus_eeprom.h" 32 #include "hw/block/flash.h" 33 #include "hw/mips/mips.h" 34 #include "hw/mips/cpudevs.h" 35 #include "hw/pci/pci.h" 36 #include "audio/audio.h" 37 #include "qemu/log.h" 38 #include "hw/loader.h" 39 #include "hw/ide.h" 40 #include "hw/ide/pci.h" 41 #include "elf.h" 42 #include "hw/isa/vt82c686.h" 43 #include "hw/rtc/mc146818rtc.h" 44 #include "hw/timer/i8254.h" 45 #include "exec/address-spaces.h" 46 #include "sysemu/qtest.h" 47 #include "sysemu/reset.h" 48 #include "qemu/error-report.h" 49 50 #define DEBUG_FULONG2E_INIT 51 52 #define ENVP_ADDR 0x80002000l 53 #define ENVP_NB_ENTRIES 16 54 #define ENVP_ENTRY_SIZE 256 55 56 /* fulong 2e has a 512k flash: Winbond W39L040AP70Z */ 57 #define BIOS_SIZE (512 * KiB) 58 #define MAX_IDE_BUS 2 59 60 /* 61 * PMON is not part of qemu and released with BSD license, anyone 62 * who want to build a pmon binary please first git-clone the source 63 * from the git repository at: 64 * http://www.loongson.cn/support/git/pmon 65 * Then follow the "Compile Guide" available at: 66 * http://dev.lemote.com/code/pmon 67 * 68 * Notes: 69 * 1, don't use the source at http://dev.lemote.com/http_git/pmon.git 70 * 2, use "Bonito2edev" to replace "dir_corresponding_to_your_target_hardware" 71 * in the "Compile Guide". 72 */ 73 #define FULONG_BIOSNAME "pmon_fulong2e.bin" 74 75 /* PCI SLOT in fulong 2e */ 76 #define FULONG2E_VIA_SLOT 5 77 #define FULONG2E_ATI_SLOT 6 78 #define FULONG2E_RTL8139_SLOT 7 79 80 static struct _loaderparams { 81 int ram_size; 82 const char *kernel_filename; 83 const char *kernel_cmdline; 84 const char *initrd_filename; 85 } loaderparams; 86 87 static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t *prom_buf, int index, 88 const char *string, ...) 89 { 90 va_list ap; 91 int32_t table_addr; 92 93 if (index >= ENVP_NB_ENTRIES) { 94 return; 95 } 96 97 if (string == NULL) { 98 prom_buf[index] = 0; 99 return; 100 } 101 102 table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE; 103 prom_buf[index] = tswap32(ENVP_ADDR + table_addr); 104 105 va_start(ap, string); 106 vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap); 107 va_end(ap); 108 } 109 110 static int64_t load_kernel(CPUMIPSState *env) 111 { 112 int64_t kernel_entry, kernel_low, kernel_high, initrd_size; 113 int index = 0; 114 long kernel_size; 115 ram_addr_t initrd_offset; 116 uint32_t *prom_buf; 117 long prom_size; 118 119 kernel_size = load_elf(loaderparams.kernel_filename, NULL, 120 cpu_mips_kseg0_to_phys, NULL, 121 (uint64_t *)&kernel_entry, 122 (uint64_t *)&kernel_low, (uint64_t *)&kernel_high, 123 NULL, 0, EM_MIPS, 1, 0); 124 if (kernel_size < 0) { 125 error_report("could not load kernel '%s': %s", 126 loaderparams.kernel_filename, 127 load_elf_strerror(kernel_size)); 128 exit(1); 129 } 130 131 /* load initrd */ 132 initrd_size = 0; 133 initrd_offset = 0; 134 if (loaderparams.initrd_filename) { 135 initrd_size = get_image_size(loaderparams.initrd_filename); 136 if (initrd_size > 0) { 137 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & 138 INITRD_PAGE_MASK; 139 if (initrd_offset + initrd_size > ram_size) { 140 error_report("memory too small for initial ram disk '%s'", 141 loaderparams.initrd_filename); 142 exit(1); 143 } 144 initrd_size = load_image_targphys(loaderparams.initrd_filename, 145 initrd_offset, 146 ram_size - initrd_offset); 147 } 148 if (initrd_size == (target_ulong) -1) { 149 error_report("could not load initial ram disk '%s'", 150 loaderparams.initrd_filename); 151 exit(1); 152 } 153 } 154 155 /* Setup prom parameters. */ 156 prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE); 157 prom_buf = g_malloc(prom_size); 158 159 prom_set(prom_buf, index++, "%s", loaderparams.kernel_filename); 160 if (initrd_size > 0) { 161 prom_set(prom_buf, index++, 162 "rd_start=0x%" PRIx64 " rd_size=%" PRId64 " %s", 163 cpu_mips_phys_to_kseg0(NULL, initrd_offset), 164 initrd_size, loaderparams.kernel_cmdline); 165 } else { 166 prom_set(prom_buf, index++, "%s", loaderparams.kernel_cmdline); 167 } 168 169 /* Setup minimum environment variables */ 170 prom_set(prom_buf, index++, "busclock=33000000"); 171 prom_set(prom_buf, index++, "cpuclock=100000000"); 172 prom_set(prom_buf, index++, "memsize=%"PRIi64, loaderparams.ram_size / MiB); 173 prom_set(prom_buf, index++, "modetty0=38400n8r"); 174 prom_set(prom_buf, index++, NULL); 175 176 rom_add_blob_fixed("prom", prom_buf, prom_size, 177 cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR)); 178 179 g_free(prom_buf); 180 return kernel_entry; 181 } 182 183 static void write_bootloader(CPUMIPSState *env, uint8_t *base, 184 int64_t kernel_addr) 185 { 186 uint32_t *p; 187 188 /* Small bootloader */ 189 p = (uint32_t *)base; 190 191 /* j 0x1fc00040 */ 192 stl_p(p++, 0x0bf00010); 193 /* nop */ 194 stl_p(p++, 0x00000000); 195 196 /* Second part of the bootloader */ 197 p = (uint32_t *)(base + 0x040); 198 199 /* lui a0, 0 */ 200 stl_p(p++, 0x3c040000); 201 /* ori a0, a0, 2 */ 202 stl_p(p++, 0x34840002); 203 /* lui a1, high(ENVP_ADDR) */ 204 stl_p(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff)); 205 /* ori a1, a0, low(ENVP_ADDR) */ 206 stl_p(p++, 0x34a50000 | (ENVP_ADDR & 0xffff)); 207 /* lui a2, high(ENVP_ADDR + 8) */ 208 stl_p(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); 209 /* ori a2, a2, low(ENVP_ADDR + 8) */ 210 stl_p(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff)); 211 /* lui a3, high(env->ram_size) */ 212 stl_p(p++, 0x3c070000 | (loaderparams.ram_size >> 16)); 213 /* ori a3, a3, low(env->ram_size) */ 214 stl_p(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff)); 215 /* lui ra, high(kernel_addr) */ 216 stl_p(p++, 0x3c1f0000 | ((kernel_addr >> 16) & 0xffff)); 217 /* ori ra, ra, low(kernel_addr) */ 218 stl_p(p++, 0x37ff0000 | (kernel_addr & 0xffff)); 219 /* jr ra */ 220 stl_p(p++, 0x03e00008); 221 /* nop */ 222 stl_p(p++, 0x00000000); 223 } 224 225 static void main_cpu_reset(void *opaque) 226 { 227 MIPSCPU *cpu = opaque; 228 CPUMIPSState *env = &cpu->env; 229 230 cpu_reset(CPU(cpu)); 231 /* TODO: 2E reset stuff */ 232 if (loaderparams.kernel_filename) { 233 env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL)); 234 } 235 } 236 237 static void vt82c686b_southbridge_init(PCIBus *pci_bus, int slot, qemu_irq intc, 238 I2CBus **i2c_bus, ISABus **p_isa_bus) 239 { 240 qemu_irq *i8259; 241 ISABus *isa_bus; 242 PCIDevice *dev; 243 244 isa_bus = vt82c686b_isa_init(pci_bus, PCI_DEVFN(slot, 0)); 245 if (!isa_bus) { 246 fprintf(stderr, "vt82c686b_init error\n"); 247 exit(1); 248 } 249 *p_isa_bus = isa_bus; 250 /* Interrupt controller */ 251 /* The 8259 -> IP5 */ 252 i8259 = i8259_init(isa_bus, intc); 253 isa_bus_irqs(isa_bus, i8259); 254 /* init other devices */ 255 i8254_pit_init(isa_bus, 0x40, 0, NULL); 256 i8257_dma_init(isa_bus, 0); 257 /* Super I/O */ 258 isa_create_simple(isa_bus, TYPE_VT82C686B_SUPERIO); 259 260 dev = pci_create_simple(pci_bus, PCI_DEVFN(slot, 1), "via-ide"); 261 pci_ide_create_devs(dev); 262 263 pci_create_simple(pci_bus, PCI_DEVFN(slot, 2), "vt82c686b-usb-uhci"); 264 pci_create_simple(pci_bus, PCI_DEVFN(slot, 3), "vt82c686b-usb-uhci"); 265 266 *i2c_bus = vt82c686b_pm_init(pci_bus, PCI_DEVFN(slot, 4), 0xeee1, NULL); 267 268 /* Audio support */ 269 vt82c686b_ac97_init(pci_bus, PCI_DEVFN(slot, 5)); 270 vt82c686b_mc97_init(pci_bus, PCI_DEVFN(slot, 6)); 271 } 272 273 /* Network support */ 274 static void network_init(PCIBus *pci_bus) 275 { 276 int i; 277 278 for (i = 0; i < nb_nics; i++) { 279 NICInfo *nd = &nd_table[i]; 280 const char *default_devaddr = NULL; 281 282 if (i == 0 && (!nd->model || strcmp(nd->model, "rtl8139") == 0)) { 283 /* The fulong board has a RTL8139 card using PCI SLOT 7 */ 284 default_devaddr = "07"; 285 } 286 287 pci_nic_init_nofail(nd, pci_bus, "rtl8139", default_devaddr); 288 } 289 } 290 291 static void mips_fulong2e_init(MachineState *machine) 292 { 293 const char *kernel_filename = machine->kernel_filename; 294 const char *kernel_cmdline = machine->kernel_cmdline; 295 const char *initrd_filename = machine->initrd_filename; 296 char *filename; 297 MemoryRegion *address_space_mem = get_system_memory(); 298 MemoryRegion *bios = g_new(MemoryRegion, 1); 299 long bios_size; 300 uint8_t *spd_data; 301 Error *err = NULL; 302 int64_t kernel_entry; 303 PCIBus *pci_bus; 304 ISABus *isa_bus; 305 I2CBus *smbus; 306 MIPSCPU *cpu; 307 CPUMIPSState *env; 308 DeviceState *dev; 309 310 /* init CPUs */ 311 cpu = MIPS_CPU(cpu_create(machine->cpu_type)); 312 env = &cpu->env; 313 314 qemu_register_reset(main_cpu_reset, cpu); 315 316 /* TODO: support more than 256M RAM as highmem */ 317 if (machine->ram_size != 256 * MiB) { 318 error_report("Invalid RAM size, should be 256MB"); 319 exit(EXIT_FAILURE); 320 } 321 322 /* allocate RAM */ 323 memory_region_init_rom(bios, NULL, "fulong2e.bios", BIOS_SIZE, 324 &error_fatal); 325 326 memory_region_add_subregion(address_space_mem, 0, machine->ram); 327 memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios); 328 329 /* 330 * We do not support flash operation, just loading pmon.bin as raw BIOS. 331 * Please use -L to set the BIOS path and -bios to set bios name. 332 */ 333 334 if (kernel_filename) { 335 loaderparams.ram_size = machine->ram_size; 336 loaderparams.kernel_filename = kernel_filename; 337 loaderparams.kernel_cmdline = kernel_cmdline; 338 loaderparams.initrd_filename = initrd_filename; 339 kernel_entry = load_kernel(env); 340 write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry); 341 } else { 342 if (bios_name == NULL) { 343 bios_name = FULONG_BIOSNAME; 344 } 345 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 346 if (filename) { 347 bios_size = load_image_targphys(filename, 0x1fc00000LL, 348 BIOS_SIZE); 349 g_free(filename); 350 } else { 351 bios_size = -1; 352 } 353 354 if ((bios_size < 0 || bios_size > BIOS_SIZE) && 355 !kernel_filename && !qtest_enabled()) { 356 error_report("Could not load MIPS bios '%s'", bios_name); 357 exit(1); 358 } 359 } 360 361 /* Init internal devices */ 362 cpu_mips_irq_init_cpu(cpu); 363 cpu_mips_clock_init(cpu); 364 365 /* North bridge, Bonito --> IP2 */ 366 pci_bus = bonito_init((qemu_irq *)&(env->irq[2])); 367 368 /* South bridge -> IP5 */ 369 vt82c686b_southbridge_init(pci_bus, FULONG2E_VIA_SLOT, env->irq[5], 370 &smbus, &isa_bus); 371 372 /* GPU */ 373 if (vga_interface_type != VGA_NONE) { 374 dev = DEVICE(pci_create(pci_bus, -1, "ati-vga")); 375 qdev_prop_set_uint32(dev, "vgamem_mb", 16); 376 qdev_prop_set_uint16(dev, "x-device-id", 0x5159); 377 qdev_init_nofail(dev); 378 } 379 380 /* Populate SPD eeprom data */ 381 spd_data = spd_data_generate(DDR, machine->ram_size, &err); 382 if (err) { 383 warn_report_err(err); 384 } 385 if (spd_data) { 386 smbus_eeprom_init_one(smbus, 0x50, spd_data); 387 } 388 389 mc146818_rtc_init(isa_bus, 2000, NULL); 390 391 /* Network card: RTL8139D */ 392 network_init(pci_bus); 393 } 394 395 static void mips_fulong2e_machine_init(MachineClass *mc) 396 { 397 mc->desc = "Fulong 2e mini pc"; 398 mc->init = mips_fulong2e_init; 399 mc->block_default_type = IF_IDE; 400 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("Loongson-2E"); 401 mc->default_ram_size = 256 * MiB; 402 mc->default_ram_id = "fulong2e.ram"; 403 } 404 405 DEFINE_MACHINE("fulong2e", mips_fulong2e_machine_init) 406