18e7e8a5bSLeon Alrae /* 28e7e8a5bSLeon Alrae * Coherent Processing System emulation. 38e7e8a5bSLeon Alrae * 48e7e8a5bSLeon Alrae * Copyright (c) 2016 Imagination Technologies 58e7e8a5bSLeon Alrae * 68e7e8a5bSLeon Alrae * This library is free software; you can redistribute it and/or 78e7e8a5bSLeon Alrae * modify it under the terms of the GNU Lesser General Public 88e7e8a5bSLeon Alrae * License as published by the Free Software Foundation; either 98e7e8a5bSLeon Alrae * version 2 of the License, or (at your option) any later version. 108e7e8a5bSLeon Alrae * 118e7e8a5bSLeon Alrae * This library is distributed in the hope that it will be useful, 128e7e8a5bSLeon Alrae * but WITHOUT ANY WARRANTY; without even the implied warranty of 138e7e8a5bSLeon Alrae * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 148e7e8a5bSLeon Alrae * Lesser General Public License for more details. 158e7e8a5bSLeon Alrae * 168e7e8a5bSLeon Alrae * You should have received a copy of the GNU Lesser General Public 178e7e8a5bSLeon Alrae * License along with this library; if not, see <http://www.gnu.org/licenses/>. 188e7e8a5bSLeon Alrae */ 198e7e8a5bSLeon Alrae 208e7e8a5bSLeon Alrae #include "qemu/osdep.h" 218e7e8a5bSLeon Alrae #include "qapi/error.h" 220b8fa32fSMarkus Armbruster #include "qemu/module.h" 238e7e8a5bSLeon Alrae #include "hw/mips/cps.h" 248e7e8a5bSLeon Alrae #include "hw/mips/mips.h" 25a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 268e7e8a5bSLeon Alrae #include "hw/mips/cpudevs.h" 2740829435SLeon Alrae #include "sysemu/kvm.h" 2871e8a915SMarkus Armbruster #include "sysemu/reset.h" 298e7e8a5bSLeon Alrae 308e7e8a5bSLeon Alrae qemu_irq get_cps_irq(MIPSCPSState *s, int pin_number) 318e7e8a5bSLeon Alrae { 328e7e8a5bSLeon Alrae assert(pin_number < s->num_irq); 3319494f81SLeon Alrae return s->gic.irq_state[pin_number].irq; 348e7e8a5bSLeon Alrae } 358e7e8a5bSLeon Alrae 368e7e8a5bSLeon Alrae static void mips_cps_init(Object *obj) 378e7e8a5bSLeon Alrae { 388e7e8a5bSLeon Alrae SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 398e7e8a5bSLeon Alrae MIPSCPSState *s = MIPS_CPS(obj); 408e7e8a5bSLeon Alrae 41f5c3fbfcSAleksandar Markovic /* 42f5c3fbfcSAleksandar Markovic * Cover entire address space as there do not seem to be any 43f5c3fbfcSAleksandar Markovic * constraints for the base address of CPC and GIC. 44f5c3fbfcSAleksandar Markovic */ 458e7e8a5bSLeon Alrae memory_region_init(&s->container, obj, "mips-cps-container", UINT64_MAX); 468e7e8a5bSLeon Alrae sysbus_init_mmio(sbd, &s->container); 478e7e8a5bSLeon Alrae } 488e7e8a5bSLeon Alrae 498e7e8a5bSLeon Alrae static void main_cpu_reset(void *opaque) 508e7e8a5bSLeon Alrae { 518e7e8a5bSLeon Alrae MIPSCPU *cpu = opaque; 528e7e8a5bSLeon Alrae CPUState *cs = CPU(cpu); 538e7e8a5bSLeon Alrae 548e7e8a5bSLeon Alrae cpu_reset(cs); 558e7e8a5bSLeon Alrae 568e7e8a5bSLeon Alrae /* All VPs are halted on reset. Leave powering up to CPC. */ 578e7e8a5bSLeon Alrae cs->halted = 1; 588e7e8a5bSLeon Alrae } 598e7e8a5bSLeon Alrae 6040829435SLeon Alrae static bool cpu_mips_itu_supported(CPUMIPSState *env) 6140829435SLeon Alrae { 6240829435SLeon Alrae bool is_mt = (env->CP0_Config5 & (1 << CP0C5_VP)) || 6340829435SLeon Alrae (env->CP0_Config3 & (1 << CP0C3_MT)); 6440829435SLeon Alrae 6540829435SLeon Alrae return is_mt && !kvm_enabled(); 6640829435SLeon Alrae } 6740829435SLeon Alrae 688e7e8a5bSLeon Alrae static void mips_cps_realize(DeviceState *dev, Error **errp) 698e7e8a5bSLeon Alrae { 708e7e8a5bSLeon Alrae MIPSCPSState *s = MIPS_CPS(dev); 718e7e8a5bSLeon Alrae CPUMIPSState *env; 728e7e8a5bSLeon Alrae MIPSCPU *cpu; 738e7e8a5bSLeon Alrae int i; 74a9bd9b5aSLeon Alrae target_ulong gcr_base; 7540829435SLeon Alrae bool itu_present = false; 76043715d1SYongbok Kim bool saar_present = false; 778e7e8a5bSLeon Alrae 788e7e8a5bSLeon Alrae for (i = 0; i < s->num_vp; i++) { 79a7519f2bSIgor Mammedov cpu = MIPS_CPU(cpu_create(s->cpu_type)); 808e7e8a5bSLeon Alrae 818e7e8a5bSLeon Alrae /* Init internal devices */ 825a975d43SPaolo Bonzini cpu_mips_irq_init_cpu(cpu); 835a975d43SPaolo Bonzini cpu_mips_clock_init(cpu); 845a975d43SPaolo Bonzini 855a975d43SPaolo Bonzini env = &cpu->env; 8640829435SLeon Alrae if (cpu_mips_itu_supported(env)) { 8740829435SLeon Alrae itu_present = true; 8840829435SLeon Alrae /* Attach ITC Tag to the VP */ 8940829435SLeon Alrae env->itc_tag = mips_itu_get_tag_region(&s->itu); 90043715d1SYongbok Kim env->itu = &s->itu; 9140829435SLeon Alrae } 928e7e8a5bSLeon Alrae qemu_register_reset(main_cpu_reset, cpu); 938e7e8a5bSLeon Alrae } 94a9bd9b5aSLeon Alrae 95a9bd9b5aSLeon Alrae cpu = MIPS_CPU(first_cpu); 96a9bd9b5aSLeon Alrae env = &cpu->env; 97043715d1SYongbok Kim saar_present = (bool)env->saarp; 98a9bd9b5aSLeon Alrae 9940829435SLeon Alrae /* Inter-Thread Communication Unit */ 10040829435SLeon Alrae if (itu_present) { 1010074fce6SMarkus Armbruster object_initialize_child(OBJECT(dev), "itu", &s->itu, TYPE_MIPS_ITU); 1025325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->itu), "num-fifo", 16, 10381f66cfdSMarkus Armbruster &error_abort); 1045325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->itu), "num-semaphores", 16, 10581f66cfdSMarkus Armbruster &error_abort); 1065325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->itu), "saar-present", saar_present, 10781f66cfdSMarkus Armbruster &error_abort); 108043715d1SYongbok Kim if (saar_present) { 1093cff8173SMarc-André Lureau s->itu.saar = &env->CP0_SAAR; 110043715d1SYongbok Kim } 111*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->itu), errp)) { 11240829435SLeon Alrae return; 11340829435SLeon Alrae } 11440829435SLeon Alrae 11540829435SLeon Alrae memory_region_add_subregion(&s->container, 0, 11640829435SLeon Alrae sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->itu), 0)); 11740829435SLeon Alrae } 11840829435SLeon Alrae 1192edd5261SLeon Alrae /* Cluster Power Controller */ 1200074fce6SMarkus Armbruster object_initialize_child(OBJECT(dev), "cpc", &s->cpc, TYPE_MIPS_CPC); 1215325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpc), "num-vp", s->num_vp, 12281f66cfdSMarkus Armbruster &error_abort); 1235325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpc), "vp-start-running", 1, 12481f66cfdSMarkus Armbruster &error_abort); 125*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpc), errp)) { 1262edd5261SLeon Alrae return; 1272edd5261SLeon Alrae } 1282edd5261SLeon Alrae 1292edd5261SLeon Alrae memory_region_add_subregion(&s->container, 0, 1302edd5261SLeon Alrae sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpc), 0)); 1312edd5261SLeon Alrae 13219494f81SLeon Alrae /* Global Interrupt Controller */ 1330074fce6SMarkus Armbruster object_initialize_child(OBJECT(dev), "gic", &s->gic, TYPE_MIPS_GIC); 1345325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gic), "num-vp", s->num_vp, 13581f66cfdSMarkus Armbruster &error_abort); 1365325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gic), "num-irq", 128, 13781f66cfdSMarkus Armbruster &error_abort); 138*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) { 13919494f81SLeon Alrae return; 14019494f81SLeon Alrae } 14119494f81SLeon Alrae 14219494f81SLeon Alrae memory_region_add_subregion(&s->container, 0, 14319494f81SLeon Alrae sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gic), 0)); 14419494f81SLeon Alrae 145a9bd9b5aSLeon Alrae /* Global Configuration Registers */ 146a9bd9b5aSLeon Alrae gcr_base = env->CP0_CMGCRBase << 4; 147a9bd9b5aSLeon Alrae 1480074fce6SMarkus Armbruster object_initialize_child(OBJECT(dev), "gcr", &s->gcr, TYPE_MIPS_GCR); 1495325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gcr), "num-vp", s->num_vp, 15081f66cfdSMarkus Armbruster &error_abort); 1515325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gcr), "gcr-rev", 0x800, 15281f66cfdSMarkus Armbruster &error_abort); 1535325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gcr), "gcr-base", gcr_base, 15481f66cfdSMarkus Armbruster &error_abort); 1555325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->gcr), "gic", OBJECT(&s->gic.mr), 1562726dc51SMarkus Armbruster &error_abort); 1575325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->gcr), "cpc", OBJECT(&s->cpc.mr), 1582726dc51SMarkus Armbruster &error_abort); 159*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gcr), errp)) { 160a9bd9b5aSLeon Alrae return; 161a9bd9b5aSLeon Alrae } 162a9bd9b5aSLeon Alrae 163a9bd9b5aSLeon Alrae memory_region_add_subregion(&s->container, gcr_base, 164a9bd9b5aSLeon Alrae sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gcr), 0)); 1658e7e8a5bSLeon Alrae } 1668e7e8a5bSLeon Alrae 1678e7e8a5bSLeon Alrae static Property mips_cps_properties[] = { 1688e7e8a5bSLeon Alrae DEFINE_PROP_UINT32("num-vp", MIPSCPSState, num_vp, 1), 16919494f81SLeon Alrae DEFINE_PROP_UINT32("num-irq", MIPSCPSState, num_irq, 256), 170a7519f2bSIgor Mammedov DEFINE_PROP_STRING("cpu-type", MIPSCPSState, cpu_type), 1718e7e8a5bSLeon Alrae DEFINE_PROP_END_OF_LIST() 1728e7e8a5bSLeon Alrae }; 1738e7e8a5bSLeon Alrae 1748e7e8a5bSLeon Alrae static void mips_cps_class_init(ObjectClass *klass, void *data) 1758e7e8a5bSLeon Alrae { 1768e7e8a5bSLeon Alrae DeviceClass *dc = DEVICE_CLASS(klass); 1778e7e8a5bSLeon Alrae 1788e7e8a5bSLeon Alrae dc->realize = mips_cps_realize; 1794f67d30bSMarc-André Lureau device_class_set_props(dc, mips_cps_properties); 1808e7e8a5bSLeon Alrae } 1818e7e8a5bSLeon Alrae 1828e7e8a5bSLeon Alrae static const TypeInfo mips_cps_info = { 1838e7e8a5bSLeon Alrae .name = TYPE_MIPS_CPS, 1848e7e8a5bSLeon Alrae .parent = TYPE_SYS_BUS_DEVICE, 1858e7e8a5bSLeon Alrae .instance_size = sizeof(MIPSCPSState), 1868e7e8a5bSLeon Alrae .instance_init = mips_cps_init, 1878e7e8a5bSLeon Alrae .class_init = mips_cps_class_init, 1888e7e8a5bSLeon Alrae }; 1898e7e8a5bSLeon Alrae 1908e7e8a5bSLeon Alrae static void mips_cps_register_types(void) 1918e7e8a5bSLeon Alrae { 1928e7e8a5bSLeon Alrae type_register_static(&mips_cps_info); 1938e7e8a5bSLeon Alrae } 1948e7e8a5bSLeon Alrae 1958e7e8a5bSLeon Alrae type_init(mips_cps_register_types) 196