xref: /qemu/hw/mips/cps.c (revision 5a975d435a71c9e60f44aa687cfea659cbf24d34)
18e7e8a5bSLeon Alrae /*
28e7e8a5bSLeon Alrae  * Coherent Processing System emulation.
38e7e8a5bSLeon Alrae  *
48e7e8a5bSLeon Alrae  * Copyright (c) 2016 Imagination Technologies
58e7e8a5bSLeon Alrae  *
68e7e8a5bSLeon Alrae  * This library is free software; you can redistribute it and/or
78e7e8a5bSLeon Alrae  * modify it under the terms of the GNU Lesser General Public
88e7e8a5bSLeon Alrae  * License as published by the Free Software Foundation; either
98e7e8a5bSLeon Alrae  * version 2 of the License, or (at your option) any later version.
108e7e8a5bSLeon Alrae  *
118e7e8a5bSLeon Alrae  * This library is distributed in the hope that it will be useful,
128e7e8a5bSLeon Alrae  * but WITHOUT ANY WARRANTY; without even the implied warranty of
138e7e8a5bSLeon Alrae  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
148e7e8a5bSLeon Alrae  * Lesser General Public License for more details.
158e7e8a5bSLeon Alrae  *
168e7e8a5bSLeon Alrae  * You should have received a copy of the GNU Lesser General Public
178e7e8a5bSLeon Alrae  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
188e7e8a5bSLeon Alrae  */
198e7e8a5bSLeon Alrae 
208e7e8a5bSLeon Alrae #include "qemu/osdep.h"
218e7e8a5bSLeon Alrae #include "qapi/error.h"
228e7e8a5bSLeon Alrae #include "hw/mips/cps.h"
238e7e8a5bSLeon Alrae #include "hw/mips/mips.h"
248e7e8a5bSLeon Alrae #include "hw/mips/cpudevs.h"
2540829435SLeon Alrae #include "sysemu/kvm.h"
268e7e8a5bSLeon Alrae 
278e7e8a5bSLeon Alrae qemu_irq get_cps_irq(MIPSCPSState *s, int pin_number)
288e7e8a5bSLeon Alrae {
298e7e8a5bSLeon Alrae     MIPSCPU *cpu = MIPS_CPU(first_cpu);
308e7e8a5bSLeon Alrae     CPUMIPSState *env = &cpu->env;
318e7e8a5bSLeon Alrae 
328e7e8a5bSLeon Alrae     assert(pin_number < s->num_irq);
338e7e8a5bSLeon Alrae 
348e7e8a5bSLeon Alrae     /* TODO: return GIC pins once implemented */
358e7e8a5bSLeon Alrae     return env->irq[pin_number];
368e7e8a5bSLeon Alrae }
378e7e8a5bSLeon Alrae 
388e7e8a5bSLeon Alrae static void mips_cps_init(Object *obj)
398e7e8a5bSLeon Alrae {
408e7e8a5bSLeon Alrae     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
418e7e8a5bSLeon Alrae     MIPSCPSState *s = MIPS_CPS(obj);
428e7e8a5bSLeon Alrae 
438e7e8a5bSLeon Alrae     /* Cover entire address space as there do not seem to be any
448e7e8a5bSLeon Alrae      * constraints for the base address of CPC and GIC. */
458e7e8a5bSLeon Alrae     memory_region_init(&s->container, obj, "mips-cps-container", UINT64_MAX);
468e7e8a5bSLeon Alrae     sysbus_init_mmio(sbd, &s->container);
478e7e8a5bSLeon Alrae }
488e7e8a5bSLeon Alrae 
498e7e8a5bSLeon Alrae static void main_cpu_reset(void *opaque)
508e7e8a5bSLeon Alrae {
518e7e8a5bSLeon Alrae     MIPSCPU *cpu = opaque;
528e7e8a5bSLeon Alrae     CPUState *cs = CPU(cpu);
538e7e8a5bSLeon Alrae 
548e7e8a5bSLeon Alrae     cpu_reset(cs);
558e7e8a5bSLeon Alrae 
568e7e8a5bSLeon Alrae     /* All VPs are halted on reset. Leave powering up to CPC. */
578e7e8a5bSLeon Alrae     cs->halted = 1;
588e7e8a5bSLeon Alrae }
598e7e8a5bSLeon Alrae 
6040829435SLeon Alrae static bool cpu_mips_itu_supported(CPUMIPSState *env)
6140829435SLeon Alrae {
6240829435SLeon Alrae     bool is_mt = (env->CP0_Config5 & (1 << CP0C5_VP)) ||
6340829435SLeon Alrae                  (env->CP0_Config3 & (1 << CP0C3_MT));
6440829435SLeon Alrae 
6540829435SLeon Alrae     return is_mt && !kvm_enabled();
6640829435SLeon Alrae }
6740829435SLeon Alrae 
688e7e8a5bSLeon Alrae static void mips_cps_realize(DeviceState *dev, Error **errp)
698e7e8a5bSLeon Alrae {
708e7e8a5bSLeon Alrae     MIPSCPSState *s = MIPS_CPS(dev);
718e7e8a5bSLeon Alrae     CPUMIPSState *env;
728e7e8a5bSLeon Alrae     MIPSCPU *cpu;
738e7e8a5bSLeon Alrae     int i;
74a9bd9b5aSLeon Alrae     Error *err = NULL;
75a9bd9b5aSLeon Alrae     target_ulong gcr_base;
7640829435SLeon Alrae     bool itu_present = false;
778e7e8a5bSLeon Alrae 
788e7e8a5bSLeon Alrae     for (i = 0; i < s->num_vp; i++) {
798e7e8a5bSLeon Alrae         cpu = cpu_mips_init(s->cpu_model);
808e7e8a5bSLeon Alrae         if (cpu == NULL) {
818e7e8a5bSLeon Alrae             error_setg(errp, "%s: CPU initialization failed\n",  __func__);
828e7e8a5bSLeon Alrae             return;
838e7e8a5bSLeon Alrae         }
848e7e8a5bSLeon Alrae 
858e7e8a5bSLeon Alrae         /* Init internal devices */
86*5a975d43SPaolo Bonzini         cpu_mips_irq_init_cpu(cpu);
87*5a975d43SPaolo Bonzini         cpu_mips_clock_init(cpu);
88*5a975d43SPaolo Bonzini 
89*5a975d43SPaolo Bonzini         env = &cpu->env;
9040829435SLeon Alrae         if (cpu_mips_itu_supported(env)) {
9140829435SLeon Alrae             itu_present = true;
9240829435SLeon Alrae             /* Attach ITC Tag to the VP */
9340829435SLeon Alrae             env->itc_tag = mips_itu_get_tag_region(&s->itu);
9440829435SLeon Alrae         }
958e7e8a5bSLeon Alrae         qemu_register_reset(main_cpu_reset, cpu);
968e7e8a5bSLeon Alrae     }
97a9bd9b5aSLeon Alrae 
98a9bd9b5aSLeon Alrae     cpu = MIPS_CPU(first_cpu);
99a9bd9b5aSLeon Alrae     env = &cpu->env;
100a9bd9b5aSLeon Alrae 
10140829435SLeon Alrae     /* Inter-Thread Communication Unit */
10240829435SLeon Alrae     if (itu_present) {
10340829435SLeon Alrae         object_initialize(&s->itu, sizeof(s->itu), TYPE_MIPS_ITU);
10440829435SLeon Alrae         qdev_set_parent_bus(DEVICE(&s->itu), sysbus_get_default());
10540829435SLeon Alrae 
10640829435SLeon Alrae         object_property_set_int(OBJECT(&s->itu), 16, "num-fifo", &err);
10740829435SLeon Alrae         object_property_set_int(OBJECT(&s->itu), 16, "num-semaphores", &err);
10840829435SLeon Alrae         object_property_set_bool(OBJECT(&s->itu), true, "realized", &err);
10940829435SLeon Alrae         if (err != NULL) {
11040829435SLeon Alrae             error_propagate(errp, err);
11140829435SLeon Alrae             return;
11240829435SLeon Alrae         }
11340829435SLeon Alrae 
11440829435SLeon Alrae         memory_region_add_subregion(&s->container, 0,
11540829435SLeon Alrae                            sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->itu), 0));
11640829435SLeon Alrae     }
11740829435SLeon Alrae 
1182edd5261SLeon Alrae     /* Cluster Power Controller */
1192edd5261SLeon Alrae     object_initialize(&s->cpc, sizeof(s->cpc), TYPE_MIPS_CPC);
1202edd5261SLeon Alrae     qdev_set_parent_bus(DEVICE(&s->cpc), sysbus_get_default());
1212edd5261SLeon Alrae 
1222edd5261SLeon Alrae     object_property_set_int(OBJECT(&s->cpc), s->num_vp, "num-vp", &err);
1232edd5261SLeon Alrae     object_property_set_int(OBJECT(&s->cpc), 1, "vp-start-running", &err);
1242edd5261SLeon Alrae     object_property_set_bool(OBJECT(&s->cpc), true, "realized", &err);
1252edd5261SLeon Alrae     if (err != NULL) {
1262edd5261SLeon Alrae         error_propagate(errp, err);
1272edd5261SLeon Alrae         return;
1282edd5261SLeon Alrae     }
1292edd5261SLeon Alrae 
1302edd5261SLeon Alrae     memory_region_add_subregion(&s->container, 0,
1312edd5261SLeon Alrae                             sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpc), 0));
1322edd5261SLeon Alrae 
133a9bd9b5aSLeon Alrae     /* Global Configuration Registers */
134a9bd9b5aSLeon Alrae     gcr_base = env->CP0_CMGCRBase << 4;
135a9bd9b5aSLeon Alrae 
136a9bd9b5aSLeon Alrae     object_initialize(&s->gcr, sizeof(s->gcr), TYPE_MIPS_GCR);
137a9bd9b5aSLeon Alrae     qdev_set_parent_bus(DEVICE(&s->gcr), sysbus_get_default());
138a9bd9b5aSLeon Alrae 
139a9bd9b5aSLeon Alrae     object_property_set_int(OBJECT(&s->gcr), s->num_vp, "num-vp", &err);
140a9bd9b5aSLeon Alrae     object_property_set_int(OBJECT(&s->gcr), 0x800, "gcr-rev", &err);
141a9bd9b5aSLeon Alrae     object_property_set_int(OBJECT(&s->gcr), gcr_base, "gcr-base", &err);
1422edd5261SLeon Alrae     object_property_set_link(OBJECT(&s->gcr), OBJECT(&s->cpc.mr), "cpc", &err);
143a9bd9b5aSLeon Alrae     object_property_set_bool(OBJECT(&s->gcr), true, "realized", &err);
144a9bd9b5aSLeon Alrae     if (err != NULL) {
145a9bd9b5aSLeon Alrae         error_propagate(errp, err);
146a9bd9b5aSLeon Alrae         return;
147a9bd9b5aSLeon Alrae     }
148a9bd9b5aSLeon Alrae 
149a9bd9b5aSLeon Alrae     memory_region_add_subregion(&s->container, gcr_base,
150a9bd9b5aSLeon Alrae                             sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gcr), 0));
1518e7e8a5bSLeon Alrae }
1528e7e8a5bSLeon Alrae 
1538e7e8a5bSLeon Alrae static Property mips_cps_properties[] = {
1548e7e8a5bSLeon Alrae     DEFINE_PROP_UINT32("num-vp", MIPSCPSState, num_vp, 1),
1558e7e8a5bSLeon Alrae     DEFINE_PROP_UINT32("num-irq", MIPSCPSState, num_irq, 8),
1568e7e8a5bSLeon Alrae     DEFINE_PROP_STRING("cpu-model", MIPSCPSState, cpu_model),
1578e7e8a5bSLeon Alrae     DEFINE_PROP_END_OF_LIST()
1588e7e8a5bSLeon Alrae };
1598e7e8a5bSLeon Alrae 
1608e7e8a5bSLeon Alrae static void mips_cps_class_init(ObjectClass *klass, void *data)
1618e7e8a5bSLeon Alrae {
1628e7e8a5bSLeon Alrae     DeviceClass *dc = DEVICE_CLASS(klass);
1638e7e8a5bSLeon Alrae 
1648e7e8a5bSLeon Alrae     dc->realize = mips_cps_realize;
1658e7e8a5bSLeon Alrae     dc->props = mips_cps_properties;
1668e7e8a5bSLeon Alrae }
1678e7e8a5bSLeon Alrae 
1688e7e8a5bSLeon Alrae static const TypeInfo mips_cps_info = {
1698e7e8a5bSLeon Alrae     .name = TYPE_MIPS_CPS,
1708e7e8a5bSLeon Alrae     .parent = TYPE_SYS_BUS_DEVICE,
1718e7e8a5bSLeon Alrae     .instance_size = sizeof(MIPSCPSState),
1728e7e8a5bSLeon Alrae     .instance_init = mips_cps_init,
1738e7e8a5bSLeon Alrae     .class_init = mips_cps_class_init,
1748e7e8a5bSLeon Alrae };
1758e7e8a5bSLeon Alrae 
1768e7e8a5bSLeon Alrae static void mips_cps_register_types(void)
1778e7e8a5bSLeon Alrae {
1788e7e8a5bSLeon Alrae     type_register_static(&mips_cps_info);
1798e7e8a5bSLeon Alrae }
1808e7e8a5bSLeon Alrae 
1818e7e8a5bSLeon Alrae type_init(mips_cps_register_types)
182