1*df1d8a1fSPaul Burton /* 2*df1d8a1fSPaul Burton * MIPS Boston development board emulation. 3*df1d8a1fSPaul Burton * 4*df1d8a1fSPaul Burton * Copyright (c) 2016 Imagination Technologies 5*df1d8a1fSPaul Burton * 6*df1d8a1fSPaul Burton * This library is free software; you can redistribute it and/or 7*df1d8a1fSPaul Burton * modify it under the terms of the GNU Lesser General Public 8*df1d8a1fSPaul Burton * License as published by the Free Software Foundation; either 9*df1d8a1fSPaul Burton * version 2 of the License, or (at your option) any later version. 10*df1d8a1fSPaul Burton * 11*df1d8a1fSPaul Burton * This library is distributed in the hope that it will be useful, 12*df1d8a1fSPaul Burton * but WITHOUT ANY WARRANTY; without even the implied warranty of 13*df1d8a1fSPaul Burton * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14*df1d8a1fSPaul Burton * Lesser General Public License for more details. 15*df1d8a1fSPaul Burton * 16*df1d8a1fSPaul Burton * You should have received a copy of the GNU Lesser General Public 17*df1d8a1fSPaul Burton * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18*df1d8a1fSPaul Burton */ 19*df1d8a1fSPaul Burton 20*df1d8a1fSPaul Burton #include "qemu/osdep.h" 21*df1d8a1fSPaul Burton #include "qemu-common.h" 22*df1d8a1fSPaul Burton 23*df1d8a1fSPaul Burton #include "exec/address-spaces.h" 24*df1d8a1fSPaul Burton #include "hw/boards.h" 25*df1d8a1fSPaul Burton #include "hw/char/serial.h" 26*df1d8a1fSPaul Burton #include "hw/hw.h" 27*df1d8a1fSPaul Burton #include "hw/ide/pci.h" 28*df1d8a1fSPaul Burton #include "hw/ide/ahci.h" 29*df1d8a1fSPaul Burton #include "hw/loader.h" 30*df1d8a1fSPaul Burton #include "hw/loader-fit.h" 31*df1d8a1fSPaul Burton #include "hw/mips/cps.h" 32*df1d8a1fSPaul Burton #include "hw/mips/cpudevs.h" 33*df1d8a1fSPaul Burton #include "hw/pci-host/xilinx-pcie.h" 34*df1d8a1fSPaul Burton #include "qapi/error.h" 35*df1d8a1fSPaul Burton #include "qemu/cutils.h" 36*df1d8a1fSPaul Burton #include "qemu/error-report.h" 37*df1d8a1fSPaul Burton #include "qemu/log.h" 38*df1d8a1fSPaul Burton #include "sysemu/char.h" 39*df1d8a1fSPaul Burton #include "sysemu/device_tree.h" 40*df1d8a1fSPaul Burton #include "sysemu/sysemu.h" 41*df1d8a1fSPaul Burton #include "sysemu/qtest.h" 42*df1d8a1fSPaul Burton 43*df1d8a1fSPaul Burton #include <libfdt.h> 44*df1d8a1fSPaul Burton 45*df1d8a1fSPaul Burton #define TYPE_MIPS_BOSTON "mips-boston" 46*df1d8a1fSPaul Burton #define BOSTON(obj) OBJECT_CHECK(BostonState, (obj), TYPE_MIPS_BOSTON) 47*df1d8a1fSPaul Burton 48*df1d8a1fSPaul Burton typedef struct { 49*df1d8a1fSPaul Burton SysBusDevice parent_obj; 50*df1d8a1fSPaul Burton 51*df1d8a1fSPaul Burton MachineState *mach; 52*df1d8a1fSPaul Burton MIPSCPSState *cps; 53*df1d8a1fSPaul Burton SerialState *uart; 54*df1d8a1fSPaul Burton 55*df1d8a1fSPaul Burton CharBackend lcd_display; 56*df1d8a1fSPaul Burton char lcd_content[8]; 57*df1d8a1fSPaul Burton bool lcd_inited; 58*df1d8a1fSPaul Burton 59*df1d8a1fSPaul Burton hwaddr kernel_entry; 60*df1d8a1fSPaul Burton hwaddr fdt_base; 61*df1d8a1fSPaul Burton } BostonState; 62*df1d8a1fSPaul Burton 63*df1d8a1fSPaul Burton enum boston_plat_reg { 64*df1d8a1fSPaul Burton PLAT_FPGA_BUILD = 0x00, 65*df1d8a1fSPaul Burton PLAT_CORE_CL = 0x04, 66*df1d8a1fSPaul Burton PLAT_WRAPPER_CL = 0x08, 67*df1d8a1fSPaul Burton PLAT_SYSCLK_STATUS = 0x0c, 68*df1d8a1fSPaul Burton PLAT_SOFTRST_CTL = 0x10, 69*df1d8a1fSPaul Burton #define PLAT_SOFTRST_CTL_SYSRESET (1 << 4) 70*df1d8a1fSPaul Burton PLAT_DDR3_STATUS = 0x14, 71*df1d8a1fSPaul Burton #define PLAT_DDR3_STATUS_LOCKED (1 << 0) 72*df1d8a1fSPaul Burton #define PLAT_DDR3_STATUS_CALIBRATED (1 << 2) 73*df1d8a1fSPaul Burton PLAT_PCIE_STATUS = 0x18, 74*df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE0_LOCKED (1 << 0) 75*df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE1_LOCKED (1 << 8) 76*df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE2_LOCKED (1 << 16) 77*df1d8a1fSPaul Burton PLAT_FLASH_CTL = 0x1c, 78*df1d8a1fSPaul Burton PLAT_SPARE0 = 0x20, 79*df1d8a1fSPaul Burton PLAT_SPARE1 = 0x24, 80*df1d8a1fSPaul Burton PLAT_SPARE2 = 0x28, 81*df1d8a1fSPaul Burton PLAT_SPARE3 = 0x2c, 82*df1d8a1fSPaul Burton PLAT_MMCM_DIV = 0x30, 83*df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_CLK0DIV_SHIFT 0 84*df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_INPUT_SHIFT 8 85*df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_MUL_SHIFT 16 86*df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_CLK1DIV_SHIFT 24 87*df1d8a1fSPaul Burton PLAT_BUILD_CFG = 0x34, 88*df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_IOCU_EN (1 << 0) 89*df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE0_EN (1 << 1) 90*df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE1_EN (1 << 2) 91*df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE2_EN (1 << 3) 92*df1d8a1fSPaul Burton PLAT_DDR_CFG = 0x38, 93*df1d8a1fSPaul Burton #define PLAT_DDR_CFG_SIZE (0xf << 0) 94*df1d8a1fSPaul Burton #define PLAT_DDR_CFG_MHZ (0xfff << 4) 95*df1d8a1fSPaul Burton PLAT_NOC_PCIE0_ADDR = 0x3c, 96*df1d8a1fSPaul Burton PLAT_NOC_PCIE1_ADDR = 0x40, 97*df1d8a1fSPaul Burton PLAT_NOC_PCIE2_ADDR = 0x44, 98*df1d8a1fSPaul Burton PLAT_SYS_CTL = 0x48, 99*df1d8a1fSPaul Burton }; 100*df1d8a1fSPaul Burton 101*df1d8a1fSPaul Burton static void boston_lcd_event(void *opaque, int event) 102*df1d8a1fSPaul Burton { 103*df1d8a1fSPaul Burton BostonState *s = opaque; 104*df1d8a1fSPaul Burton if (event == CHR_EVENT_OPENED && !s->lcd_inited) { 105*df1d8a1fSPaul Burton qemu_chr_fe_printf(&s->lcd_display, " "); 106*df1d8a1fSPaul Burton s->lcd_inited = true; 107*df1d8a1fSPaul Burton } 108*df1d8a1fSPaul Burton } 109*df1d8a1fSPaul Burton 110*df1d8a1fSPaul Burton static uint64_t boston_lcd_read(void *opaque, hwaddr addr, 111*df1d8a1fSPaul Burton unsigned size) 112*df1d8a1fSPaul Burton { 113*df1d8a1fSPaul Burton BostonState *s = opaque; 114*df1d8a1fSPaul Burton uint64_t val = 0; 115*df1d8a1fSPaul Burton 116*df1d8a1fSPaul Burton switch (size) { 117*df1d8a1fSPaul Burton case 8: 118*df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 7) & 0x7] << 56; 119*df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 6) & 0x7] << 48; 120*df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 5) & 0x7] << 40; 121*df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 4) & 0x7] << 32; 122*df1d8a1fSPaul Burton /* fall through */ 123*df1d8a1fSPaul Burton case 4: 124*df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 3) & 0x7] << 24; 125*df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 2) & 0x7] << 16; 126*df1d8a1fSPaul Burton /* fall through */ 127*df1d8a1fSPaul Burton case 2: 128*df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 1) & 0x7] << 8; 129*df1d8a1fSPaul Burton /* fall through */ 130*df1d8a1fSPaul Burton case 1: 131*df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 0) & 0x7]; 132*df1d8a1fSPaul Burton break; 133*df1d8a1fSPaul Burton } 134*df1d8a1fSPaul Burton 135*df1d8a1fSPaul Burton return val; 136*df1d8a1fSPaul Burton } 137*df1d8a1fSPaul Burton 138*df1d8a1fSPaul Burton static void boston_lcd_write(void *opaque, hwaddr addr, 139*df1d8a1fSPaul Burton uint64_t val, unsigned size) 140*df1d8a1fSPaul Burton { 141*df1d8a1fSPaul Burton BostonState *s = opaque; 142*df1d8a1fSPaul Burton 143*df1d8a1fSPaul Burton switch (size) { 144*df1d8a1fSPaul Burton case 8: 145*df1d8a1fSPaul Burton s->lcd_content[(addr + 7) & 0x7] = val >> 56; 146*df1d8a1fSPaul Burton s->lcd_content[(addr + 6) & 0x7] = val >> 48; 147*df1d8a1fSPaul Burton s->lcd_content[(addr + 5) & 0x7] = val >> 40; 148*df1d8a1fSPaul Burton s->lcd_content[(addr + 4) & 0x7] = val >> 32; 149*df1d8a1fSPaul Burton /* fall through */ 150*df1d8a1fSPaul Burton case 4: 151*df1d8a1fSPaul Burton s->lcd_content[(addr + 3) & 0x7] = val >> 24; 152*df1d8a1fSPaul Burton s->lcd_content[(addr + 2) & 0x7] = val >> 16; 153*df1d8a1fSPaul Burton /* fall through */ 154*df1d8a1fSPaul Burton case 2: 155*df1d8a1fSPaul Burton s->lcd_content[(addr + 1) & 0x7] = val >> 8; 156*df1d8a1fSPaul Burton /* fall through */ 157*df1d8a1fSPaul Burton case 1: 158*df1d8a1fSPaul Burton s->lcd_content[(addr + 0) & 0x7] = val; 159*df1d8a1fSPaul Burton break; 160*df1d8a1fSPaul Burton } 161*df1d8a1fSPaul Burton 162*df1d8a1fSPaul Burton qemu_chr_fe_printf(&s->lcd_display, 163*df1d8a1fSPaul Burton "\r%-8.8s", s->lcd_content); 164*df1d8a1fSPaul Burton } 165*df1d8a1fSPaul Burton 166*df1d8a1fSPaul Burton static const MemoryRegionOps boston_lcd_ops = { 167*df1d8a1fSPaul Burton .read = boston_lcd_read, 168*df1d8a1fSPaul Burton .write = boston_lcd_write, 169*df1d8a1fSPaul Burton .endianness = DEVICE_NATIVE_ENDIAN, 170*df1d8a1fSPaul Burton }; 171*df1d8a1fSPaul Burton 172*df1d8a1fSPaul Burton static uint64_t boston_platreg_read(void *opaque, hwaddr addr, 173*df1d8a1fSPaul Burton unsigned size) 174*df1d8a1fSPaul Burton { 175*df1d8a1fSPaul Burton BostonState *s = opaque; 176*df1d8a1fSPaul Burton uint32_t gic_freq, val; 177*df1d8a1fSPaul Burton 178*df1d8a1fSPaul Burton if (size != 4) { 179*df1d8a1fSPaul Burton qemu_log_mask(LOG_UNIMP, "%uB platform register read", size); 180*df1d8a1fSPaul Burton return 0; 181*df1d8a1fSPaul Burton } 182*df1d8a1fSPaul Burton 183*df1d8a1fSPaul Burton switch (addr & 0xffff) { 184*df1d8a1fSPaul Burton case PLAT_FPGA_BUILD: 185*df1d8a1fSPaul Burton case PLAT_CORE_CL: 186*df1d8a1fSPaul Burton case PLAT_WRAPPER_CL: 187*df1d8a1fSPaul Burton return 0; 188*df1d8a1fSPaul Burton case PLAT_DDR3_STATUS: 189*df1d8a1fSPaul Burton return PLAT_DDR3_STATUS_LOCKED | PLAT_DDR3_STATUS_CALIBRATED; 190*df1d8a1fSPaul Burton case PLAT_MMCM_DIV: 191*df1d8a1fSPaul Burton gic_freq = mips_gictimer_get_freq(s->cps->gic.gic_timer) / 1000000; 192*df1d8a1fSPaul Burton val = gic_freq << PLAT_MMCM_DIV_INPUT_SHIFT; 193*df1d8a1fSPaul Burton val |= 1 << PLAT_MMCM_DIV_MUL_SHIFT; 194*df1d8a1fSPaul Burton val |= 1 << PLAT_MMCM_DIV_CLK0DIV_SHIFT; 195*df1d8a1fSPaul Burton val |= 1 << PLAT_MMCM_DIV_CLK1DIV_SHIFT; 196*df1d8a1fSPaul Burton return val; 197*df1d8a1fSPaul Burton case PLAT_BUILD_CFG: 198*df1d8a1fSPaul Burton val = PLAT_BUILD_CFG_PCIE0_EN; 199*df1d8a1fSPaul Burton val |= PLAT_BUILD_CFG_PCIE1_EN; 200*df1d8a1fSPaul Burton val |= PLAT_BUILD_CFG_PCIE2_EN; 201*df1d8a1fSPaul Burton return val; 202*df1d8a1fSPaul Burton case PLAT_DDR_CFG: 203*df1d8a1fSPaul Burton val = s->mach->ram_size / G_BYTE; 204*df1d8a1fSPaul Burton assert(!(val & ~PLAT_DDR_CFG_SIZE)); 205*df1d8a1fSPaul Burton val |= PLAT_DDR_CFG_MHZ; 206*df1d8a1fSPaul Burton return val; 207*df1d8a1fSPaul Burton default: 208*df1d8a1fSPaul Burton qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx, 209*df1d8a1fSPaul Burton addr & 0xffff); 210*df1d8a1fSPaul Burton return 0; 211*df1d8a1fSPaul Burton } 212*df1d8a1fSPaul Burton } 213*df1d8a1fSPaul Burton 214*df1d8a1fSPaul Burton static void boston_platreg_write(void *opaque, hwaddr addr, 215*df1d8a1fSPaul Burton uint64_t val, unsigned size) 216*df1d8a1fSPaul Burton { 217*df1d8a1fSPaul Burton if (size != 4) { 218*df1d8a1fSPaul Burton qemu_log_mask(LOG_UNIMP, "%uB platform register write", size); 219*df1d8a1fSPaul Burton return; 220*df1d8a1fSPaul Burton } 221*df1d8a1fSPaul Burton 222*df1d8a1fSPaul Burton switch (addr & 0xffff) { 223*df1d8a1fSPaul Burton case PLAT_FPGA_BUILD: 224*df1d8a1fSPaul Burton case PLAT_CORE_CL: 225*df1d8a1fSPaul Burton case PLAT_WRAPPER_CL: 226*df1d8a1fSPaul Burton case PLAT_DDR3_STATUS: 227*df1d8a1fSPaul Burton case PLAT_PCIE_STATUS: 228*df1d8a1fSPaul Burton case PLAT_MMCM_DIV: 229*df1d8a1fSPaul Burton case PLAT_BUILD_CFG: 230*df1d8a1fSPaul Burton case PLAT_DDR_CFG: 231*df1d8a1fSPaul Burton /* read only */ 232*df1d8a1fSPaul Burton break; 233*df1d8a1fSPaul Burton case PLAT_SOFTRST_CTL: 234*df1d8a1fSPaul Burton if (val & PLAT_SOFTRST_CTL_SYSRESET) { 235*df1d8a1fSPaul Burton qemu_system_reset_request(); 236*df1d8a1fSPaul Burton } 237*df1d8a1fSPaul Burton break; 238*df1d8a1fSPaul Burton default: 239*df1d8a1fSPaul Burton qemu_log_mask(LOG_UNIMP, "Write platform register 0x%" HWADDR_PRIx 240*df1d8a1fSPaul Burton " = 0x%" PRIx64, addr & 0xffff, val); 241*df1d8a1fSPaul Burton break; 242*df1d8a1fSPaul Burton } 243*df1d8a1fSPaul Burton } 244*df1d8a1fSPaul Burton 245*df1d8a1fSPaul Burton static const MemoryRegionOps boston_platreg_ops = { 246*df1d8a1fSPaul Burton .read = boston_platreg_read, 247*df1d8a1fSPaul Burton .write = boston_platreg_write, 248*df1d8a1fSPaul Burton .endianness = DEVICE_NATIVE_ENDIAN, 249*df1d8a1fSPaul Burton }; 250*df1d8a1fSPaul Burton 251*df1d8a1fSPaul Burton static void boston_flash_write(void *opaque, hwaddr addr, 252*df1d8a1fSPaul Burton uint64_t val, unsigned size) 253*df1d8a1fSPaul Burton { 254*df1d8a1fSPaul Burton } 255*df1d8a1fSPaul Burton 256*df1d8a1fSPaul Burton static const MemoryRegionOps boston_flash_ops = { 257*df1d8a1fSPaul Burton .write = boston_flash_write, 258*df1d8a1fSPaul Burton .endianness = DEVICE_NATIVE_ENDIAN, 259*df1d8a1fSPaul Burton }; 260*df1d8a1fSPaul Burton 261*df1d8a1fSPaul Burton static const TypeInfo boston_device = { 262*df1d8a1fSPaul Burton .name = TYPE_MIPS_BOSTON, 263*df1d8a1fSPaul Burton .parent = TYPE_SYS_BUS_DEVICE, 264*df1d8a1fSPaul Burton .instance_size = sizeof(BostonState), 265*df1d8a1fSPaul Burton }; 266*df1d8a1fSPaul Burton 267*df1d8a1fSPaul Burton static void boston_register_types(void) 268*df1d8a1fSPaul Burton { 269*df1d8a1fSPaul Burton type_register_static(&boston_device); 270*df1d8a1fSPaul Burton } 271*df1d8a1fSPaul Burton type_init(boston_register_types) 272*df1d8a1fSPaul Burton 273*df1d8a1fSPaul Burton static void gen_firmware(uint32_t *p, hwaddr kernel_entry, hwaddr fdt_addr, 274*df1d8a1fSPaul Burton bool is_64b) 275*df1d8a1fSPaul Burton { 276*df1d8a1fSPaul Burton const uint32_t cm_base = 0x16100000; 277*df1d8a1fSPaul Burton const uint32_t gic_base = 0x16120000; 278*df1d8a1fSPaul Burton const uint32_t cpc_base = 0x16200000; 279*df1d8a1fSPaul Burton 280*df1d8a1fSPaul Burton /* Move CM GCRs */ 281*df1d8a1fSPaul Burton if (is_64b) { 282*df1d8a1fSPaul Burton stl_p(p++, 0x40287803); /* dmfc0 $8, CMGCRBase */ 283*df1d8a1fSPaul Burton stl_p(p++, 0x00084138); /* dsll $8, $8, 4 */ 284*df1d8a1fSPaul Burton } else { 285*df1d8a1fSPaul Burton stl_p(p++, 0x40087803); /* mfc0 $8, CMGCRBase */ 286*df1d8a1fSPaul Burton stl_p(p++, 0x00084100); /* sll $8, $8, 4 */ 287*df1d8a1fSPaul Burton } 288*df1d8a1fSPaul Burton stl_p(p++, 0x3c09a000); /* lui $9, 0xa000 */ 289*df1d8a1fSPaul Burton stl_p(p++, 0x01094025); /* or $8, $9 */ 290*df1d8a1fSPaul Burton stl_p(p++, 0x3c0a0000 | (cm_base >> 16)); /* lui $10, cm_base >> 16 */ 291*df1d8a1fSPaul Burton if (is_64b) { 292*df1d8a1fSPaul Burton stl_p(p++, 0xfd0a0008); /* sd $10, 0x8($8) */ 293*df1d8a1fSPaul Burton } else { 294*df1d8a1fSPaul Burton stl_p(p++, 0xad0a0008); /* sw $10, 0x8($8) */ 295*df1d8a1fSPaul Burton } 296*df1d8a1fSPaul Burton stl_p(p++, 0x012a4025); /* or $8, $10 */ 297*df1d8a1fSPaul Burton 298*df1d8a1fSPaul Burton /* Move & enable GIC GCRs */ 299*df1d8a1fSPaul Burton stl_p(p++, 0x3c090000 | (gic_base >> 16)); /* lui $9, gic_base >> 16 */ 300*df1d8a1fSPaul Burton stl_p(p++, 0x35290001); /* ori $9, 0x1 */ 301*df1d8a1fSPaul Burton if (is_64b) { 302*df1d8a1fSPaul Burton stl_p(p++, 0xfd090080); /* sd $9, 0x80($8) */ 303*df1d8a1fSPaul Burton } else { 304*df1d8a1fSPaul Burton stl_p(p++, 0xad090080); /* sw $9, 0x80($8) */ 305*df1d8a1fSPaul Burton } 306*df1d8a1fSPaul Burton 307*df1d8a1fSPaul Burton /* Move & enable CPC GCRs */ 308*df1d8a1fSPaul Burton stl_p(p++, 0x3c090000 | (cpc_base >> 16)); /* lui $9, cpc_base >> 16 */ 309*df1d8a1fSPaul Burton stl_p(p++, 0x35290001); /* ori $9, 0x1 */ 310*df1d8a1fSPaul Burton if (is_64b) { 311*df1d8a1fSPaul Burton stl_p(p++, 0xfd090088); /* sd $9, 0x88($8) */ 312*df1d8a1fSPaul Burton } else { 313*df1d8a1fSPaul Burton stl_p(p++, 0xad090088); /* sw $9, 0x88($8) */ 314*df1d8a1fSPaul Burton } 315*df1d8a1fSPaul Burton 316*df1d8a1fSPaul Burton /* 317*df1d8a1fSPaul Burton * Setup argument registers to follow the UHI boot protocol: 318*df1d8a1fSPaul Burton * 319*df1d8a1fSPaul Burton * a0/$4 = -2 320*df1d8a1fSPaul Burton * a1/$5 = virtual address of FDT 321*df1d8a1fSPaul Burton * a2/$6 = 0 322*df1d8a1fSPaul Burton * a3/$7 = 0 323*df1d8a1fSPaul Burton */ 324*df1d8a1fSPaul Burton stl_p(p++, 0x2404fffe); /* li $4, -2 */ 325*df1d8a1fSPaul Burton /* lui $5, hi(fdt_addr) */ 326*df1d8a1fSPaul Burton stl_p(p++, 0x3c050000 | ((fdt_addr >> 16) & 0xffff)); 327*df1d8a1fSPaul Burton if (fdt_addr & 0xffff) { /* ori $5, lo(fdt_addr) */ 328*df1d8a1fSPaul Burton stl_p(p++, 0x34a50000 | (fdt_addr & 0xffff)); 329*df1d8a1fSPaul Burton } 330*df1d8a1fSPaul Burton stl_p(p++, 0x34060000); /* li $6, 0 */ 331*df1d8a1fSPaul Burton stl_p(p++, 0x34070000); /* li $7, 0 */ 332*df1d8a1fSPaul Burton 333*df1d8a1fSPaul Burton /* Load kernel entry address & jump to it */ 334*df1d8a1fSPaul Burton /* lui $25, hi(kernel_entry) */ 335*df1d8a1fSPaul Burton stl_p(p++, 0x3c190000 | ((kernel_entry >> 16) & 0xffff)); 336*df1d8a1fSPaul Burton /* ori $25, lo(kernel_entry) */ 337*df1d8a1fSPaul Burton stl_p(p++, 0x37390000 | (kernel_entry & 0xffff)); 338*df1d8a1fSPaul Burton stl_p(p++, 0x03200009); /* jr $25 */ 339*df1d8a1fSPaul Burton } 340*df1d8a1fSPaul Burton 341*df1d8a1fSPaul Burton static const void *boston_fdt_filter(void *opaque, const void *fdt_orig, 342*df1d8a1fSPaul Burton const void *match_data, hwaddr *load_addr) 343*df1d8a1fSPaul Burton { 344*df1d8a1fSPaul Burton BostonState *s = BOSTON(opaque); 345*df1d8a1fSPaul Burton MachineState *machine = s->mach; 346*df1d8a1fSPaul Burton const char *cmdline; 347*df1d8a1fSPaul Burton int err; 348*df1d8a1fSPaul Burton void *fdt; 349*df1d8a1fSPaul Burton size_t fdt_sz, ram_low_sz, ram_high_sz; 350*df1d8a1fSPaul Burton 351*df1d8a1fSPaul Burton fdt_sz = fdt_totalsize(fdt_orig) * 2; 352*df1d8a1fSPaul Burton fdt = g_malloc0(fdt_sz); 353*df1d8a1fSPaul Burton 354*df1d8a1fSPaul Burton err = fdt_open_into(fdt_orig, fdt, fdt_sz); 355*df1d8a1fSPaul Burton if (err) { 356*df1d8a1fSPaul Burton fprintf(stderr, "unable to open FDT\n"); 357*df1d8a1fSPaul Burton return NULL; 358*df1d8a1fSPaul Burton } 359*df1d8a1fSPaul Burton 360*df1d8a1fSPaul Burton cmdline = (machine->kernel_cmdline && machine->kernel_cmdline[0]) 361*df1d8a1fSPaul Burton ? machine->kernel_cmdline : " "; 362*df1d8a1fSPaul Burton err = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 363*df1d8a1fSPaul Burton if (err < 0) { 364*df1d8a1fSPaul Burton fprintf(stderr, "couldn't set /chosen/bootargs\n"); 365*df1d8a1fSPaul Burton return NULL; 366*df1d8a1fSPaul Burton } 367*df1d8a1fSPaul Burton 368*df1d8a1fSPaul Burton ram_low_sz = MIN(256 * M_BYTE, machine->ram_size); 369*df1d8a1fSPaul Burton ram_high_sz = machine->ram_size - ram_low_sz; 370*df1d8a1fSPaul Burton qemu_fdt_setprop_sized_cells(fdt, "/memory@0", "reg", 371*df1d8a1fSPaul Burton 1, 0x00000000, 1, ram_low_sz, 372*df1d8a1fSPaul Burton 1, 0x90000000, 1, ram_high_sz); 373*df1d8a1fSPaul Burton 374*df1d8a1fSPaul Burton fdt = g_realloc(fdt, fdt_totalsize(fdt)); 375*df1d8a1fSPaul Burton qemu_fdt_dumpdtb(fdt, fdt_sz); 376*df1d8a1fSPaul Burton 377*df1d8a1fSPaul Burton s->fdt_base = *load_addr; 378*df1d8a1fSPaul Burton 379*df1d8a1fSPaul Burton return fdt; 380*df1d8a1fSPaul Burton } 381*df1d8a1fSPaul Burton 382*df1d8a1fSPaul Burton static const void *boston_kernel_filter(void *opaque, const void *kernel, 383*df1d8a1fSPaul Burton hwaddr *load_addr, hwaddr *entry_addr) 384*df1d8a1fSPaul Burton { 385*df1d8a1fSPaul Burton BostonState *s = BOSTON(opaque); 386*df1d8a1fSPaul Burton 387*df1d8a1fSPaul Burton s->kernel_entry = *entry_addr; 388*df1d8a1fSPaul Burton 389*df1d8a1fSPaul Burton return kernel; 390*df1d8a1fSPaul Burton } 391*df1d8a1fSPaul Burton 392*df1d8a1fSPaul Burton static const struct fit_loader_match boston_matches[] = { 393*df1d8a1fSPaul Burton { "img,boston" }, 394*df1d8a1fSPaul Burton { NULL }, 395*df1d8a1fSPaul Burton }; 396*df1d8a1fSPaul Burton 397*df1d8a1fSPaul Burton static const struct fit_loader boston_fit_loader = { 398*df1d8a1fSPaul Burton .matches = boston_matches, 399*df1d8a1fSPaul Burton .addr_to_phys = cpu_mips_kseg0_to_phys, 400*df1d8a1fSPaul Burton .fdt_filter = boston_fdt_filter, 401*df1d8a1fSPaul Burton .kernel_filter = boston_kernel_filter, 402*df1d8a1fSPaul Burton }; 403*df1d8a1fSPaul Burton 404*df1d8a1fSPaul Burton static inline XilinxPCIEHost * 405*df1d8a1fSPaul Burton xilinx_pcie_init(MemoryRegion *sys_mem, uint32_t bus_nr, 406*df1d8a1fSPaul Burton hwaddr cfg_base, uint64_t cfg_size, 407*df1d8a1fSPaul Burton hwaddr mmio_base, uint64_t mmio_size, 408*df1d8a1fSPaul Burton qemu_irq irq, bool link_up) 409*df1d8a1fSPaul Burton { 410*df1d8a1fSPaul Burton DeviceState *dev; 411*df1d8a1fSPaul Burton MemoryRegion *cfg, *mmio; 412*df1d8a1fSPaul Burton 413*df1d8a1fSPaul Burton dev = qdev_create(NULL, TYPE_XILINX_PCIE_HOST); 414*df1d8a1fSPaul Burton 415*df1d8a1fSPaul Burton qdev_prop_set_uint32(dev, "bus_nr", bus_nr); 416*df1d8a1fSPaul Burton qdev_prop_set_uint64(dev, "cfg_base", cfg_base); 417*df1d8a1fSPaul Burton qdev_prop_set_uint64(dev, "cfg_size", cfg_size); 418*df1d8a1fSPaul Burton qdev_prop_set_uint64(dev, "mmio_base", mmio_base); 419*df1d8a1fSPaul Burton qdev_prop_set_uint64(dev, "mmio_size", mmio_size); 420*df1d8a1fSPaul Burton qdev_prop_set_bit(dev, "link_up", link_up); 421*df1d8a1fSPaul Burton 422*df1d8a1fSPaul Burton qdev_init_nofail(dev); 423*df1d8a1fSPaul Burton 424*df1d8a1fSPaul Burton cfg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 425*df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, cfg_base, cfg, 0); 426*df1d8a1fSPaul Burton 427*df1d8a1fSPaul Burton mmio = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 428*df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0, mmio, 0); 429*df1d8a1fSPaul Burton 430*df1d8a1fSPaul Burton qdev_connect_gpio_out_named(dev, "interrupt_out", 0, irq); 431*df1d8a1fSPaul Burton 432*df1d8a1fSPaul Burton return XILINX_PCIE_HOST(dev); 433*df1d8a1fSPaul Burton } 434*df1d8a1fSPaul Burton 435*df1d8a1fSPaul Burton static void boston_mach_init(MachineState *machine) 436*df1d8a1fSPaul Burton { 437*df1d8a1fSPaul Burton DeviceState *dev; 438*df1d8a1fSPaul Burton BostonState *s; 439*df1d8a1fSPaul Burton Error *err = NULL; 440*df1d8a1fSPaul Burton const char *cpu_model; 441*df1d8a1fSPaul Burton MemoryRegion *flash, *ddr, *ddr_low_alias, *lcd, *platreg; 442*df1d8a1fSPaul Burton MemoryRegion *sys_mem = get_system_memory(); 443*df1d8a1fSPaul Burton XilinxPCIEHost *pcie2; 444*df1d8a1fSPaul Burton PCIDevice *ahci; 445*df1d8a1fSPaul Burton DriveInfo *hd[6]; 446*df1d8a1fSPaul Burton Chardev *chr; 447*df1d8a1fSPaul Burton int fw_size, fit_err; 448*df1d8a1fSPaul Burton bool is_64b; 449*df1d8a1fSPaul Burton 450*df1d8a1fSPaul Burton if ((machine->ram_size % G_BYTE) || 451*df1d8a1fSPaul Burton (machine->ram_size > (2 * G_BYTE))) { 452*df1d8a1fSPaul Burton error_report("Memory size must be 1GB or 2GB"); 453*df1d8a1fSPaul Burton exit(1); 454*df1d8a1fSPaul Burton } 455*df1d8a1fSPaul Burton 456*df1d8a1fSPaul Burton cpu_model = machine->cpu_model ?: "I6400"; 457*df1d8a1fSPaul Burton 458*df1d8a1fSPaul Burton dev = qdev_create(NULL, TYPE_MIPS_BOSTON); 459*df1d8a1fSPaul Burton qdev_init_nofail(dev); 460*df1d8a1fSPaul Burton 461*df1d8a1fSPaul Burton s = BOSTON(dev); 462*df1d8a1fSPaul Burton s->mach = machine; 463*df1d8a1fSPaul Burton s->cps = g_new0(MIPSCPSState, 1); 464*df1d8a1fSPaul Burton 465*df1d8a1fSPaul Burton if (!cpu_supports_cps_smp(cpu_model)) { 466*df1d8a1fSPaul Burton error_report("Boston requires CPUs which support CPS"); 467*df1d8a1fSPaul Burton exit(1); 468*df1d8a1fSPaul Burton } 469*df1d8a1fSPaul Burton 470*df1d8a1fSPaul Burton is_64b = cpu_supports_isa(cpu_model, ISA_MIPS64); 471*df1d8a1fSPaul Burton 472*df1d8a1fSPaul Burton object_initialize(s->cps, sizeof(MIPSCPSState), TYPE_MIPS_CPS); 473*df1d8a1fSPaul Burton qdev_set_parent_bus(DEVICE(s->cps), sysbus_get_default()); 474*df1d8a1fSPaul Burton 475*df1d8a1fSPaul Burton object_property_set_str(OBJECT(s->cps), cpu_model, "cpu-model", &err); 476*df1d8a1fSPaul Burton object_property_set_int(OBJECT(s->cps), smp_cpus, "num-vp", &err); 477*df1d8a1fSPaul Burton object_property_set_bool(OBJECT(s->cps), true, "realized", &err); 478*df1d8a1fSPaul Burton 479*df1d8a1fSPaul Burton if (err != NULL) { 480*df1d8a1fSPaul Burton error_report("%s", error_get_pretty(err)); 481*df1d8a1fSPaul Burton exit(1); 482*df1d8a1fSPaul Burton } 483*df1d8a1fSPaul Burton 484*df1d8a1fSPaul Burton sysbus_mmio_map_overlap(SYS_BUS_DEVICE(s->cps), 0, 0, 1); 485*df1d8a1fSPaul Burton 486*df1d8a1fSPaul Burton flash = g_new(MemoryRegion, 1); 487*df1d8a1fSPaul Burton memory_region_init_rom_device(flash, NULL, &boston_flash_ops, s, 488*df1d8a1fSPaul Burton "boston.flash", 128 * M_BYTE, &err); 489*df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0x18000000, flash, 0); 490*df1d8a1fSPaul Burton 491*df1d8a1fSPaul Burton ddr = g_new(MemoryRegion, 1); 492*df1d8a1fSPaul Burton memory_region_allocate_system_memory(ddr, NULL, "boston.ddr", 493*df1d8a1fSPaul Burton machine->ram_size); 494*df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0x80000000, ddr, 0); 495*df1d8a1fSPaul Burton 496*df1d8a1fSPaul Burton ddr_low_alias = g_new(MemoryRegion, 1); 497*df1d8a1fSPaul Burton memory_region_init_alias(ddr_low_alias, NULL, "boston_low.ddr", 498*df1d8a1fSPaul Burton ddr, 0, MIN(machine->ram_size, (256 * M_BYTE))); 499*df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0, ddr_low_alias, 0); 500*df1d8a1fSPaul Burton 501*df1d8a1fSPaul Burton xilinx_pcie_init(sys_mem, 0, 502*df1d8a1fSPaul Burton 0x10000000, 32 * M_BYTE, 503*df1d8a1fSPaul Burton 0x40000000, 1 * G_BYTE, 504*df1d8a1fSPaul Burton get_cps_irq(s->cps, 2), false); 505*df1d8a1fSPaul Burton 506*df1d8a1fSPaul Burton xilinx_pcie_init(sys_mem, 1, 507*df1d8a1fSPaul Burton 0x12000000, 32 * M_BYTE, 508*df1d8a1fSPaul Burton 0x20000000, 512 * M_BYTE, 509*df1d8a1fSPaul Burton get_cps_irq(s->cps, 1), false); 510*df1d8a1fSPaul Burton 511*df1d8a1fSPaul Burton pcie2 = xilinx_pcie_init(sys_mem, 2, 512*df1d8a1fSPaul Burton 0x14000000, 32 * M_BYTE, 513*df1d8a1fSPaul Burton 0x16000000, 1 * M_BYTE, 514*df1d8a1fSPaul Burton get_cps_irq(s->cps, 0), true); 515*df1d8a1fSPaul Burton 516*df1d8a1fSPaul Burton platreg = g_new(MemoryRegion, 1); 517*df1d8a1fSPaul Burton memory_region_init_io(platreg, NULL, &boston_platreg_ops, s, 518*df1d8a1fSPaul Burton "boston-platregs", 0x1000); 519*df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0x17ffd000, platreg, 0); 520*df1d8a1fSPaul Burton 521*df1d8a1fSPaul Burton if (!serial_hds[0]) { 522*df1d8a1fSPaul Burton serial_hds[0] = qemu_chr_new("serial0", "null"); 523*df1d8a1fSPaul Burton } 524*df1d8a1fSPaul Burton 525*df1d8a1fSPaul Burton s->uart = serial_mm_init(sys_mem, 0x17ffe000, 2, 526*df1d8a1fSPaul Burton get_cps_irq(s->cps, 3), 10000000, 527*df1d8a1fSPaul Burton serial_hds[0], DEVICE_NATIVE_ENDIAN); 528*df1d8a1fSPaul Burton 529*df1d8a1fSPaul Burton lcd = g_new(MemoryRegion, 1); 530*df1d8a1fSPaul Burton memory_region_init_io(lcd, NULL, &boston_lcd_ops, s, "boston-lcd", 0x8); 531*df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0x17fff000, lcd, 0); 532*df1d8a1fSPaul Burton 533*df1d8a1fSPaul Burton chr = qemu_chr_new("lcd", "vc:320x240"); 534*df1d8a1fSPaul Burton qemu_chr_fe_init(&s->lcd_display, chr, NULL); 535*df1d8a1fSPaul Burton qemu_chr_fe_set_handlers(&s->lcd_display, NULL, NULL, 536*df1d8a1fSPaul Burton boston_lcd_event, s, NULL, true); 537*df1d8a1fSPaul Burton 538*df1d8a1fSPaul Burton ahci = pci_create_simple_multifunction(&PCI_BRIDGE(&pcie2->root)->sec_bus, 539*df1d8a1fSPaul Burton PCI_DEVFN(0, 0), 540*df1d8a1fSPaul Burton true, TYPE_ICH9_AHCI); 541*df1d8a1fSPaul Burton g_assert(ARRAY_SIZE(hd) == ICH_AHCI(ahci)->ahci.ports); 542*df1d8a1fSPaul Burton ide_drive_get(hd, ICH_AHCI(ahci)->ahci.ports); 543*df1d8a1fSPaul Burton ahci_ide_create_devs(ahci, hd); 544*df1d8a1fSPaul Burton 545*df1d8a1fSPaul Burton if (machine->firmware) { 546*df1d8a1fSPaul Burton fw_size = load_image_targphys(machine->firmware, 547*df1d8a1fSPaul Burton 0x1fc00000, 4 * M_BYTE); 548*df1d8a1fSPaul Burton if (fw_size == -1) { 549*df1d8a1fSPaul Burton error_printf("unable to load firmware image '%s'\n", 550*df1d8a1fSPaul Burton machine->firmware); 551*df1d8a1fSPaul Burton exit(1); 552*df1d8a1fSPaul Burton } 553*df1d8a1fSPaul Burton } else if (machine->kernel_filename) { 554*df1d8a1fSPaul Burton fit_err = load_fit(&boston_fit_loader, machine->kernel_filename, s); 555*df1d8a1fSPaul Burton if (fit_err) { 556*df1d8a1fSPaul Burton error_printf("unable to load FIT image\n"); 557*df1d8a1fSPaul Burton exit(1); 558*df1d8a1fSPaul Burton } 559*df1d8a1fSPaul Burton 560*df1d8a1fSPaul Burton gen_firmware(memory_region_get_ram_ptr(flash) + 0x7c00000, 561*df1d8a1fSPaul Burton s->kernel_entry, s->fdt_base, is_64b); 562*df1d8a1fSPaul Burton } else if (!qtest_enabled()) { 563*df1d8a1fSPaul Burton error_printf("Please provide either a -kernel or -bios argument\n"); 564*df1d8a1fSPaul Burton exit(1); 565*df1d8a1fSPaul Burton } 566*df1d8a1fSPaul Burton } 567*df1d8a1fSPaul Burton 568*df1d8a1fSPaul Burton static void boston_mach_class_init(MachineClass *mc) 569*df1d8a1fSPaul Burton { 570*df1d8a1fSPaul Burton mc->desc = "MIPS Boston"; 571*df1d8a1fSPaul Burton mc->init = boston_mach_init; 572*df1d8a1fSPaul Burton mc->block_default_type = IF_IDE; 573*df1d8a1fSPaul Burton mc->default_ram_size = 1 * G_BYTE; 574*df1d8a1fSPaul Burton mc->max_cpus = 16; 575*df1d8a1fSPaul Burton } 576*df1d8a1fSPaul Burton 577*df1d8a1fSPaul Burton DEFINE_MACHINE("boston", boston_mach_class_init) 578