xref: /qemu/hw/mips/boston.c (revision 5e19cc68fb42c6ecabe5cf37012c887d25ffd144)
1df1d8a1fSPaul Burton /*
2df1d8a1fSPaul Burton  * MIPS Boston development board emulation.
3df1d8a1fSPaul Burton  *
4df1d8a1fSPaul Burton  * Copyright (c) 2016 Imagination Technologies
5df1d8a1fSPaul Burton  *
6df1d8a1fSPaul Burton  * This library is free software; you can redistribute it and/or
7df1d8a1fSPaul Burton  * modify it under the terms of the GNU Lesser General Public
8df1d8a1fSPaul Burton  * License as published by the Free Software Foundation; either
94a129ccdSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10df1d8a1fSPaul Burton  *
11df1d8a1fSPaul Burton  * This library is distributed in the hope that it will be useful,
12df1d8a1fSPaul Burton  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13df1d8a1fSPaul Burton  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14df1d8a1fSPaul Burton  * Lesser General Public License for more details.
15df1d8a1fSPaul Burton  *
16df1d8a1fSPaul Burton  * You should have received a copy of the GNU Lesser General Public
17df1d8a1fSPaul Burton  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18df1d8a1fSPaul Burton  */
19df1d8a1fSPaul Burton 
20df1d8a1fSPaul Burton #include "qemu/osdep.h"
21fc6b3cf9SPhilippe Mathieu-Daudé #include "qemu/units.h"
22df1d8a1fSPaul Burton 
2310e3f30fSJiaxun Yang #include "elf.h"
24df1d8a1fSPaul Burton #include "hw/boards.h"
25df1d8a1fSPaul Burton #include "hw/char/serial.h"
26df1d8a1fSPaul Burton #include "hw/ide/pci.h"
27df1d8a1fSPaul Burton #include "hw/ide/ahci.h"
28df1d8a1fSPaul Burton #include "hw/loader.h"
29df1d8a1fSPaul Burton #include "hw/loader-fit.h"
30112658ebSJiaxun Yang #include "hw/mips/bootloader.h"
31df1d8a1fSPaul Burton #include "hw/mips/cps.h"
32df1d8a1fSPaul Burton #include "hw/pci-host/xilinx-pcie.h"
336b290b41SPhilippe Mathieu-Daudé #include "hw/qdev-clock.h"
34a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
35df1d8a1fSPaul Burton #include "qapi/error.h"
36df1d8a1fSPaul Burton #include "qemu/error-report.h"
37*5e19cc68SJason A. Donenfeld #include "qemu/guest-random.h"
38df1d8a1fSPaul Burton #include "qemu/log.h"
398228e353SMarc-André Lureau #include "chardev/char.h"
40df1d8a1fSPaul Burton #include "sysemu/device_tree.h"
41df1d8a1fSPaul Burton #include "sysemu/sysemu.h"
42df1d8a1fSPaul Burton #include "sysemu/qtest.h"
4354d31236SMarkus Armbruster #include "sysemu/runstate.h"
44df1d8a1fSPaul Burton 
45df1d8a1fSPaul Burton #include <libfdt.h>
46db1015e9SEduardo Habkost #include "qom/object.h"
47df1d8a1fSPaul Burton 
4827cf0896SEduardo Habkost #define TYPE_BOSTON "mips-boston"
49db1015e9SEduardo Habkost typedef struct BostonState BostonState;
508110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(BostonState, BOSTON,
5127cf0896SEduardo Habkost                          TYPE_BOSTON)
52df1d8a1fSPaul Burton 
5372303899SJiaxun Yang #define FDT_IRQ_TYPE_NONE       0
5472303899SJiaxun Yang #define FDT_IRQ_TYPE_LEVEL_HIGH 4
5572303899SJiaxun Yang #define FDT_GIC_SHARED          0
5672303899SJiaxun Yang #define FDT_GIC_LOCAL           1
5772303899SJiaxun Yang #define FDT_BOSTON_CLK_SYS      1
5872303899SJiaxun Yang #define FDT_BOSTON_CLK_CPU      2
5972303899SJiaxun Yang #define FDT_PCI_IRQ_MAP_PINS    4
6072303899SJiaxun Yang #define FDT_PCI_IRQ_MAP_DESCS   6
6172303899SJiaxun Yang 
62db1015e9SEduardo Habkost struct BostonState {
63df1d8a1fSPaul Burton     SysBusDevice parent_obj;
64df1d8a1fSPaul Burton 
65df1d8a1fSPaul Burton     MachineState *mach;
662d5fac80SPhilippe Mathieu-Daudé     MIPSCPSState cps;
67490a9d9bSMarc-André Lureau     SerialMM *uart;
686b290b41SPhilippe Mathieu-Daudé     Clock *cpuclk;
69df1d8a1fSPaul Burton 
70df1d8a1fSPaul Burton     CharBackend lcd_display;
71df1d8a1fSPaul Burton     char lcd_content[8];
72df1d8a1fSPaul Burton     bool lcd_inited;
73df1d8a1fSPaul Burton 
74df1d8a1fSPaul Burton     hwaddr kernel_entry;
75df1d8a1fSPaul Burton     hwaddr fdt_base;
76db1015e9SEduardo Habkost };
77df1d8a1fSPaul Burton 
78e07f3e26SJiaxun Yang enum {
79e07f3e26SJiaxun Yang     BOSTON_LOWDDR,
80e07f3e26SJiaxun Yang     BOSTON_PCIE0,
81e07f3e26SJiaxun Yang     BOSTON_PCIE1,
82e07f3e26SJiaxun Yang     BOSTON_PCIE2,
83e07f3e26SJiaxun Yang     BOSTON_PCIE2_MMIO,
84e07f3e26SJiaxun Yang     BOSTON_CM,
85e07f3e26SJiaxun Yang     BOSTON_GIC,
86e07f3e26SJiaxun Yang     BOSTON_CDMM,
87e07f3e26SJiaxun Yang     BOSTON_CPC,
88e07f3e26SJiaxun Yang     BOSTON_PLATREG,
89e07f3e26SJiaxun Yang     BOSTON_UART,
90e07f3e26SJiaxun Yang     BOSTON_LCD,
91e07f3e26SJiaxun Yang     BOSTON_FLASH,
92e07f3e26SJiaxun Yang     BOSTON_PCIE1_MMIO,
93e07f3e26SJiaxun Yang     BOSTON_PCIE0_MMIO,
94e07f3e26SJiaxun Yang     BOSTON_HIGHDDR,
95e07f3e26SJiaxun Yang };
96e07f3e26SJiaxun Yang 
97e07f3e26SJiaxun Yang static const MemMapEntry boston_memmap[] = {
98e07f3e26SJiaxun Yang     [BOSTON_LOWDDR] =     {        0x0,    0x10000000 },
99e07f3e26SJiaxun Yang     [BOSTON_PCIE0] =      { 0x10000000,     0x2000000 },
100e07f3e26SJiaxun Yang     [BOSTON_PCIE1] =      { 0x12000000,     0x2000000 },
101e07f3e26SJiaxun Yang     [BOSTON_PCIE2] =      { 0x14000000,     0x2000000 },
102e07f3e26SJiaxun Yang     [BOSTON_PCIE2_MMIO] = { 0x16000000,      0x100000 },
103e07f3e26SJiaxun Yang     [BOSTON_CM] =         { 0x16100000,       0x20000 },
104e07f3e26SJiaxun Yang     [BOSTON_GIC] =        { 0x16120000,       0x20000 },
105e07f3e26SJiaxun Yang     [BOSTON_CDMM] =       { 0x16140000,        0x8000 },
106e07f3e26SJiaxun Yang     [BOSTON_CPC] =        { 0x16200000,        0x8000 },
107e07f3e26SJiaxun Yang     [BOSTON_PLATREG] =    { 0x17ffd000,        0x1000 },
108e07f3e26SJiaxun Yang     [BOSTON_UART] =       { 0x17ffe000,          0x20 },
109e07f3e26SJiaxun Yang     [BOSTON_LCD] =        { 0x17fff000,           0x8 },
110e07f3e26SJiaxun Yang     [BOSTON_FLASH] =      { 0x18000000,     0x8000000 },
111e07f3e26SJiaxun Yang     [BOSTON_PCIE1_MMIO] = { 0x20000000,    0x20000000 },
112e07f3e26SJiaxun Yang     [BOSTON_PCIE0_MMIO] = { 0x40000000,    0x40000000 },
113e07f3e26SJiaxun Yang     [BOSTON_HIGHDDR] =    { 0x80000000,           0x0 },
114e07f3e26SJiaxun Yang };
115e07f3e26SJiaxun Yang 
116df1d8a1fSPaul Burton enum boston_plat_reg {
117df1d8a1fSPaul Burton     PLAT_FPGA_BUILD     = 0x00,
118df1d8a1fSPaul Burton     PLAT_CORE_CL        = 0x04,
119df1d8a1fSPaul Burton     PLAT_WRAPPER_CL     = 0x08,
120df1d8a1fSPaul Burton     PLAT_SYSCLK_STATUS  = 0x0c,
121df1d8a1fSPaul Burton     PLAT_SOFTRST_CTL    = 0x10,
122df1d8a1fSPaul Burton #define PLAT_SOFTRST_CTL_SYSRESET       (1 << 4)
123df1d8a1fSPaul Burton     PLAT_DDR3_STATUS    = 0x14,
124df1d8a1fSPaul Burton #define PLAT_DDR3_STATUS_LOCKED         (1 << 0)
125df1d8a1fSPaul Burton #define PLAT_DDR3_STATUS_CALIBRATED     (1 << 2)
126df1d8a1fSPaul Burton     PLAT_PCIE_STATUS    = 0x18,
127df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE0_LOCKED   (1 << 0)
128df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE1_LOCKED   (1 << 8)
129df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE2_LOCKED   (1 << 16)
130df1d8a1fSPaul Burton     PLAT_FLASH_CTL      = 0x1c,
131df1d8a1fSPaul Burton     PLAT_SPARE0         = 0x20,
132df1d8a1fSPaul Burton     PLAT_SPARE1         = 0x24,
133df1d8a1fSPaul Burton     PLAT_SPARE2         = 0x28,
134df1d8a1fSPaul Burton     PLAT_SPARE3         = 0x2c,
135df1d8a1fSPaul Burton     PLAT_MMCM_DIV       = 0x30,
136df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_CLK0DIV_SHIFT     0
137df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_INPUT_SHIFT       8
138df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_MUL_SHIFT         16
139df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_CLK1DIV_SHIFT     24
140df1d8a1fSPaul Burton     PLAT_BUILD_CFG      = 0x34,
141df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_IOCU_EN          (1 << 0)
142df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE0_EN         (1 << 1)
143df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE1_EN         (1 << 2)
144df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE2_EN         (1 << 3)
145df1d8a1fSPaul Burton     PLAT_DDR_CFG        = 0x38,
146df1d8a1fSPaul Burton #define PLAT_DDR_CFG_SIZE               (0xf << 0)
147df1d8a1fSPaul Burton #define PLAT_DDR_CFG_MHZ                (0xfff << 4)
148df1d8a1fSPaul Burton     PLAT_NOC_PCIE0_ADDR = 0x3c,
149df1d8a1fSPaul Burton     PLAT_NOC_PCIE1_ADDR = 0x40,
150df1d8a1fSPaul Burton     PLAT_NOC_PCIE2_ADDR = 0x44,
151df1d8a1fSPaul Burton     PLAT_SYS_CTL        = 0x48,
152df1d8a1fSPaul Burton };
153df1d8a1fSPaul Burton 
154083b266fSPhilippe Mathieu-Daudé static void boston_lcd_event(void *opaque, QEMUChrEvent event)
155df1d8a1fSPaul Burton {
156df1d8a1fSPaul Burton     BostonState *s = opaque;
157df1d8a1fSPaul Burton     if (event == CHR_EVENT_OPENED && !s->lcd_inited) {
158df1d8a1fSPaul Burton         qemu_chr_fe_printf(&s->lcd_display, "        ");
159df1d8a1fSPaul Burton         s->lcd_inited = true;
160df1d8a1fSPaul Burton     }
161df1d8a1fSPaul Burton }
162df1d8a1fSPaul Burton 
163df1d8a1fSPaul Burton static uint64_t boston_lcd_read(void *opaque, hwaddr addr,
164df1d8a1fSPaul Burton                                 unsigned size)
165df1d8a1fSPaul Burton {
166df1d8a1fSPaul Burton     BostonState *s = opaque;
167df1d8a1fSPaul Burton     uint64_t val = 0;
168df1d8a1fSPaul Burton 
169df1d8a1fSPaul Burton     switch (size) {
170df1d8a1fSPaul Burton     case 8:
171df1d8a1fSPaul Burton         val |= (uint64_t)s->lcd_content[(addr + 7) & 0x7] << 56;
172df1d8a1fSPaul Burton         val |= (uint64_t)s->lcd_content[(addr + 6) & 0x7] << 48;
173df1d8a1fSPaul Burton         val |= (uint64_t)s->lcd_content[(addr + 5) & 0x7] << 40;
174df1d8a1fSPaul Burton         val |= (uint64_t)s->lcd_content[(addr + 4) & 0x7] << 32;
175df1d8a1fSPaul Burton         /* fall through */
176df1d8a1fSPaul Burton     case 4:
177df1d8a1fSPaul Burton         val |= (uint64_t)s->lcd_content[(addr + 3) & 0x7] << 24;
178df1d8a1fSPaul Burton         val |= (uint64_t)s->lcd_content[(addr + 2) & 0x7] << 16;
179df1d8a1fSPaul Burton         /* fall through */
180df1d8a1fSPaul Burton     case 2:
181df1d8a1fSPaul Burton         val |= (uint64_t)s->lcd_content[(addr + 1) & 0x7] << 8;
182df1d8a1fSPaul Burton         /* fall through */
183df1d8a1fSPaul Burton     case 1:
184df1d8a1fSPaul Burton         val |= (uint64_t)s->lcd_content[(addr + 0) & 0x7];
185df1d8a1fSPaul Burton         break;
186df1d8a1fSPaul Burton     }
187df1d8a1fSPaul Burton 
188df1d8a1fSPaul Burton     return val;
189df1d8a1fSPaul Burton }
190df1d8a1fSPaul Burton 
191df1d8a1fSPaul Burton static void boston_lcd_write(void *opaque, hwaddr addr,
192df1d8a1fSPaul Burton                              uint64_t val, unsigned size)
193df1d8a1fSPaul Burton {
194df1d8a1fSPaul Burton     BostonState *s = opaque;
195df1d8a1fSPaul Burton 
196df1d8a1fSPaul Burton     switch (size) {
197df1d8a1fSPaul Burton     case 8:
198df1d8a1fSPaul Burton         s->lcd_content[(addr + 7) & 0x7] = val >> 56;
199df1d8a1fSPaul Burton         s->lcd_content[(addr + 6) & 0x7] = val >> 48;
200df1d8a1fSPaul Burton         s->lcd_content[(addr + 5) & 0x7] = val >> 40;
201df1d8a1fSPaul Burton         s->lcd_content[(addr + 4) & 0x7] = val >> 32;
202df1d8a1fSPaul Burton         /* fall through */
203df1d8a1fSPaul Burton     case 4:
204df1d8a1fSPaul Burton         s->lcd_content[(addr + 3) & 0x7] = val >> 24;
205df1d8a1fSPaul Burton         s->lcd_content[(addr + 2) & 0x7] = val >> 16;
206df1d8a1fSPaul Burton         /* fall through */
207df1d8a1fSPaul Burton     case 2:
208df1d8a1fSPaul Burton         s->lcd_content[(addr + 1) & 0x7] = val >> 8;
209df1d8a1fSPaul Burton         /* fall through */
210df1d8a1fSPaul Burton     case 1:
211df1d8a1fSPaul Burton         s->lcd_content[(addr + 0) & 0x7] = val;
212df1d8a1fSPaul Burton         break;
213df1d8a1fSPaul Burton     }
214df1d8a1fSPaul Burton 
215df1d8a1fSPaul Burton     qemu_chr_fe_printf(&s->lcd_display,
216df1d8a1fSPaul Burton                        "\r%-8.8s", s->lcd_content);
217df1d8a1fSPaul Burton }
218df1d8a1fSPaul Burton 
219df1d8a1fSPaul Burton static const MemoryRegionOps boston_lcd_ops = {
220df1d8a1fSPaul Burton     .read = boston_lcd_read,
221df1d8a1fSPaul Burton     .write = boston_lcd_write,
222df1d8a1fSPaul Burton     .endianness = DEVICE_NATIVE_ENDIAN,
223df1d8a1fSPaul Burton };
224df1d8a1fSPaul Burton 
225df1d8a1fSPaul Burton static uint64_t boston_platreg_read(void *opaque, hwaddr addr,
226df1d8a1fSPaul Burton                                     unsigned size)
227df1d8a1fSPaul Burton {
228df1d8a1fSPaul Burton     BostonState *s = opaque;
229df1d8a1fSPaul Burton     uint32_t gic_freq, val;
230df1d8a1fSPaul Burton 
231df1d8a1fSPaul Burton     if (size != 4) {
232c4c98835SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "%uB platform register read\n", size);
233df1d8a1fSPaul Burton         return 0;
234df1d8a1fSPaul Burton     }
235df1d8a1fSPaul Burton 
236df1d8a1fSPaul Burton     switch (addr & 0xffff) {
237df1d8a1fSPaul Burton     case PLAT_FPGA_BUILD:
238df1d8a1fSPaul Burton     case PLAT_CORE_CL:
239df1d8a1fSPaul Burton     case PLAT_WRAPPER_CL:
240df1d8a1fSPaul Burton         return 0;
241df1d8a1fSPaul Burton     case PLAT_DDR3_STATUS:
242df1d8a1fSPaul Burton         return PLAT_DDR3_STATUS_LOCKED | PLAT_DDR3_STATUS_CALIBRATED;
243df1d8a1fSPaul Burton     case PLAT_MMCM_DIV:
2442d5fac80SPhilippe Mathieu-Daudé         gic_freq = mips_gictimer_get_freq(s->cps.gic.gic_timer) / 1000000;
245df1d8a1fSPaul Burton         val = gic_freq << PLAT_MMCM_DIV_INPUT_SHIFT;
246df1d8a1fSPaul Burton         val |= 1 << PLAT_MMCM_DIV_MUL_SHIFT;
247df1d8a1fSPaul Burton         val |= 1 << PLAT_MMCM_DIV_CLK0DIV_SHIFT;
248df1d8a1fSPaul Burton         val |= 1 << PLAT_MMCM_DIV_CLK1DIV_SHIFT;
249df1d8a1fSPaul Burton         return val;
250df1d8a1fSPaul Burton     case PLAT_BUILD_CFG:
251df1d8a1fSPaul Burton         val = PLAT_BUILD_CFG_PCIE0_EN;
252df1d8a1fSPaul Burton         val |= PLAT_BUILD_CFG_PCIE1_EN;
253df1d8a1fSPaul Burton         val |= PLAT_BUILD_CFG_PCIE2_EN;
254df1d8a1fSPaul Burton         return val;
255df1d8a1fSPaul Burton     case PLAT_DDR_CFG:
256d23b6caaSPhilippe Mathieu-Daudé         val = s->mach->ram_size / GiB;
257df1d8a1fSPaul Burton         assert(!(val & ~PLAT_DDR_CFG_SIZE));
258df1d8a1fSPaul Burton         val |= PLAT_DDR_CFG_MHZ;
259df1d8a1fSPaul Burton         return val;
260df1d8a1fSPaul Burton     default:
261c4c98835SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx "\n",
262df1d8a1fSPaul Burton                       addr & 0xffff);
263df1d8a1fSPaul Burton         return 0;
264df1d8a1fSPaul Burton     }
265df1d8a1fSPaul Burton }
266df1d8a1fSPaul Burton 
267df1d8a1fSPaul Burton static void boston_platreg_write(void *opaque, hwaddr addr,
268df1d8a1fSPaul Burton                                  uint64_t val, unsigned size)
269df1d8a1fSPaul Burton {
270df1d8a1fSPaul Burton     if (size != 4) {
271c4c98835SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "%uB platform register write\n", size);
272df1d8a1fSPaul Burton         return;
273df1d8a1fSPaul Burton     }
274df1d8a1fSPaul Burton 
275df1d8a1fSPaul Burton     switch (addr & 0xffff) {
276df1d8a1fSPaul Burton     case PLAT_FPGA_BUILD:
277df1d8a1fSPaul Burton     case PLAT_CORE_CL:
278df1d8a1fSPaul Burton     case PLAT_WRAPPER_CL:
279df1d8a1fSPaul Burton     case PLAT_DDR3_STATUS:
280df1d8a1fSPaul Burton     case PLAT_PCIE_STATUS:
281df1d8a1fSPaul Burton     case PLAT_MMCM_DIV:
282df1d8a1fSPaul Burton     case PLAT_BUILD_CFG:
283df1d8a1fSPaul Burton     case PLAT_DDR_CFG:
284df1d8a1fSPaul Burton         /* read only */
285df1d8a1fSPaul Burton         break;
286df1d8a1fSPaul Burton     case PLAT_SOFTRST_CTL:
287df1d8a1fSPaul Burton         if (val & PLAT_SOFTRST_CTL_SYSRESET) {
288cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
289df1d8a1fSPaul Burton         }
290df1d8a1fSPaul Burton         break;
291df1d8a1fSPaul Burton     default:
292df1d8a1fSPaul Burton         qemu_log_mask(LOG_UNIMP, "Write platform register 0x%" HWADDR_PRIx
293c4c98835SPhilippe Mathieu-Daudé                       " = 0x%" PRIx64 "\n", addr & 0xffff, val);
294df1d8a1fSPaul Burton         break;
295df1d8a1fSPaul Burton     }
296df1d8a1fSPaul Burton }
297df1d8a1fSPaul Burton 
298df1d8a1fSPaul Burton static const MemoryRegionOps boston_platreg_ops = {
299df1d8a1fSPaul Burton     .read = boston_platreg_read,
300df1d8a1fSPaul Burton     .write = boston_platreg_write,
301df1d8a1fSPaul Burton     .endianness = DEVICE_NATIVE_ENDIAN,
302df1d8a1fSPaul Burton };
303df1d8a1fSPaul Burton 
3046b290b41SPhilippe Mathieu-Daudé static void mips_boston_instance_init(Object *obj)
3056b290b41SPhilippe Mathieu-Daudé {
3066b290b41SPhilippe Mathieu-Daudé     BostonState *s = BOSTON(obj);
3076b290b41SPhilippe Mathieu-Daudé 
3086b290b41SPhilippe Mathieu-Daudé     s->cpuclk = qdev_init_clock_out(DEVICE(obj), "cpu-refclk");
3096b290b41SPhilippe Mathieu-Daudé     clock_set_hz(s->cpuclk, 1000000000); /* 1 GHz */
3106b290b41SPhilippe Mathieu-Daudé }
3116b290b41SPhilippe Mathieu-Daudé 
312df1d8a1fSPaul Burton static const TypeInfo boston_device = {
31327cf0896SEduardo Habkost     .name          = TYPE_BOSTON,
314df1d8a1fSPaul Burton     .parent        = TYPE_SYS_BUS_DEVICE,
315df1d8a1fSPaul Burton     .instance_size = sizeof(BostonState),
3166b290b41SPhilippe Mathieu-Daudé     .instance_init = mips_boston_instance_init,
317df1d8a1fSPaul Burton };
318df1d8a1fSPaul Burton 
319df1d8a1fSPaul Burton static void boston_register_types(void)
320df1d8a1fSPaul Burton {
321df1d8a1fSPaul Burton     type_register_static(&boston_device);
322df1d8a1fSPaul Burton }
323df1d8a1fSPaul Burton type_init(boston_register_types)
324df1d8a1fSPaul Burton 
325283eae17SJiaxun Yang static void gen_firmware(uint32_t *p, hwaddr kernel_entry, hwaddr fdt_addr)
326df1d8a1fSPaul Burton {
327e07f3e26SJiaxun Yang     uint64_t regaddr;
328df1d8a1fSPaul Burton 
329df1d8a1fSPaul Burton     /* Move CM GCRs */
330e07f3e26SJiaxun Yang     regaddr = cpu_mips_phys_to_kseg1(NULL, GCR_BASE_ADDR + GCR_BASE_OFS),
331e07f3e26SJiaxun Yang     bl_gen_write_ulong(&p, regaddr,
332e07f3e26SJiaxun Yang                        boston_memmap[BOSTON_CM].base);
333df1d8a1fSPaul Burton 
334df1d8a1fSPaul Burton     /* Move & enable GIC GCRs */
335e07f3e26SJiaxun Yang     regaddr = cpu_mips_phys_to_kseg1(NULL, boston_memmap[BOSTON_CM].base
336e07f3e26SJiaxun Yang                                            + GCR_GIC_BASE_OFS),
337e07f3e26SJiaxun Yang     bl_gen_write_ulong(&p, regaddr,
338e07f3e26SJiaxun Yang                        boston_memmap[BOSTON_GIC].base | GCR_GIC_BASE_GICEN_MSK);
339df1d8a1fSPaul Burton 
340df1d8a1fSPaul Burton     /* Move & enable CPC GCRs */
341e07f3e26SJiaxun Yang     regaddr = cpu_mips_phys_to_kseg1(NULL, boston_memmap[BOSTON_CM].base
342e07f3e26SJiaxun Yang                                            + GCR_CPC_BASE_OFS),
343e07f3e26SJiaxun Yang     bl_gen_write_ulong(&p, regaddr,
344e07f3e26SJiaxun Yang                        boston_memmap[BOSTON_CPC].base | GCR_CPC_BASE_CPCEN_MSK);
345df1d8a1fSPaul Burton 
346df1d8a1fSPaul Burton     /*
347df1d8a1fSPaul Burton      * Setup argument registers to follow the UHI boot protocol:
348df1d8a1fSPaul Burton      *
349df1d8a1fSPaul Burton      * a0/$4 = -2
350df1d8a1fSPaul Burton      * a1/$5 = virtual address of FDT
351df1d8a1fSPaul Burton      * a2/$6 = 0
352df1d8a1fSPaul Burton      * a3/$7 = 0
353df1d8a1fSPaul Burton      */
354112658ebSJiaxun Yang     bl_gen_jump_kernel(&p, 0, (int32_t)-2, fdt_addr, 0, 0, kernel_entry);
355df1d8a1fSPaul Burton }
356df1d8a1fSPaul Burton 
357df1d8a1fSPaul Burton static const void *boston_fdt_filter(void *opaque, const void *fdt_orig,
358df1d8a1fSPaul Burton                                      const void *match_data, hwaddr *load_addr)
359df1d8a1fSPaul Burton {
360df1d8a1fSPaul Burton     BostonState *s = BOSTON(opaque);
361df1d8a1fSPaul Burton     MachineState *machine = s->mach;
362df1d8a1fSPaul Burton     const char *cmdline;
363df1d8a1fSPaul Burton     int err;
364bf4ee88aSPeter Maydell     size_t ram_low_sz, ram_high_sz;
365bf4ee88aSPeter Maydell     size_t fdt_sz = fdt_totalsize(fdt_orig) * 2;
366bf4ee88aSPeter Maydell     g_autofree void *fdt = g_malloc0(fdt_sz);
367*5e19cc68SJason A. Donenfeld     uint8_t rng_seed[32];
368df1d8a1fSPaul Burton 
369df1d8a1fSPaul Burton     err = fdt_open_into(fdt_orig, fdt, fdt_sz);
370df1d8a1fSPaul Burton     if (err) {
371df1d8a1fSPaul Burton         fprintf(stderr, "unable to open FDT\n");
372df1d8a1fSPaul Burton         return NULL;
373df1d8a1fSPaul Burton     }
374df1d8a1fSPaul Burton 
375*5e19cc68SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
376*5e19cc68SJason A. Donenfeld     qemu_fdt_setprop(fdt, "/chosen", "rng-seed", rng_seed, sizeof(rng_seed));
377*5e19cc68SJason A. Donenfeld 
378df1d8a1fSPaul Burton     cmdline = (machine->kernel_cmdline && machine->kernel_cmdline[0])
379df1d8a1fSPaul Burton             ? machine->kernel_cmdline : " ";
380df1d8a1fSPaul Burton     err = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
381df1d8a1fSPaul Burton     if (err < 0) {
382df1d8a1fSPaul Burton         fprintf(stderr, "couldn't set /chosen/bootargs\n");
383df1d8a1fSPaul Burton         return NULL;
384df1d8a1fSPaul Burton     }
385df1d8a1fSPaul Burton 
386d23b6caaSPhilippe Mathieu-Daudé     ram_low_sz = MIN(256 * MiB, machine->ram_size);
387df1d8a1fSPaul Burton     ram_high_sz = machine->ram_size - ram_low_sz;
388df1d8a1fSPaul Burton     qemu_fdt_setprop_sized_cells(fdt, "/memory@0", "reg",
389e07f3e26SJiaxun Yang                         1, boston_memmap[BOSTON_LOWDDR].base, 1, ram_low_sz,
390e07f3e26SJiaxun Yang                         1, boston_memmap[BOSTON_HIGHDDR].base + ram_low_sz,
391e07f3e26SJiaxun Yang                         1, ram_high_sz);
392df1d8a1fSPaul Burton 
393df1d8a1fSPaul Burton     fdt = g_realloc(fdt, fdt_totalsize(fdt));
394df1d8a1fSPaul Burton     qemu_fdt_dumpdtb(fdt, fdt_sz);
395df1d8a1fSPaul Burton 
396df1d8a1fSPaul Burton     s->fdt_base = *load_addr;
397df1d8a1fSPaul Burton 
398bf4ee88aSPeter Maydell     return g_steal_pointer(&fdt);
399df1d8a1fSPaul Burton }
400df1d8a1fSPaul Burton 
401df1d8a1fSPaul Burton static const void *boston_kernel_filter(void *opaque, const void *kernel,
402df1d8a1fSPaul Burton                                         hwaddr *load_addr, hwaddr *entry_addr)
403df1d8a1fSPaul Burton {
404df1d8a1fSPaul Burton     BostonState *s = BOSTON(opaque);
405df1d8a1fSPaul Burton 
406df1d8a1fSPaul Burton     s->kernel_entry = *entry_addr;
407df1d8a1fSPaul Burton 
408df1d8a1fSPaul Burton     return kernel;
409df1d8a1fSPaul Burton }
410df1d8a1fSPaul Burton 
411df1d8a1fSPaul Burton static const struct fit_loader_match boston_matches[] = {
412df1d8a1fSPaul Burton     { "img,boston" },
413df1d8a1fSPaul Burton     { NULL },
414df1d8a1fSPaul Burton };
415df1d8a1fSPaul Burton 
416df1d8a1fSPaul Burton static const struct fit_loader boston_fit_loader = {
417df1d8a1fSPaul Burton     .matches = boston_matches,
418df1d8a1fSPaul Burton     .addr_to_phys = cpu_mips_kseg0_to_phys,
419df1d8a1fSPaul Burton     .fdt_filter = boston_fdt_filter,
420df1d8a1fSPaul Burton     .kernel_filter = boston_kernel_filter,
421df1d8a1fSPaul Burton };
422df1d8a1fSPaul Burton 
423df1d8a1fSPaul Burton static inline XilinxPCIEHost *
424df1d8a1fSPaul Burton xilinx_pcie_init(MemoryRegion *sys_mem, uint32_t bus_nr,
425df1d8a1fSPaul Burton                  hwaddr cfg_base, uint64_t cfg_size,
426df1d8a1fSPaul Burton                  hwaddr mmio_base, uint64_t mmio_size,
427df1d8a1fSPaul Burton                  qemu_irq irq, bool link_up)
428df1d8a1fSPaul Burton {
429df1d8a1fSPaul Burton     DeviceState *dev;
430df1d8a1fSPaul Burton     MemoryRegion *cfg, *mmio;
431df1d8a1fSPaul Burton 
4323e80f690SMarkus Armbruster     dev = qdev_new(TYPE_XILINX_PCIE_HOST);
433df1d8a1fSPaul Burton 
434df1d8a1fSPaul Burton     qdev_prop_set_uint32(dev, "bus_nr", bus_nr);
435df1d8a1fSPaul Burton     qdev_prop_set_uint64(dev, "cfg_base", cfg_base);
436df1d8a1fSPaul Burton     qdev_prop_set_uint64(dev, "cfg_size", cfg_size);
437df1d8a1fSPaul Burton     qdev_prop_set_uint64(dev, "mmio_base", mmio_base);
438df1d8a1fSPaul Burton     qdev_prop_set_uint64(dev, "mmio_size", mmio_size);
439df1d8a1fSPaul Burton     qdev_prop_set_bit(dev, "link_up", link_up);
440df1d8a1fSPaul Burton 
4413c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
442df1d8a1fSPaul Burton 
443df1d8a1fSPaul Burton     cfg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
444df1d8a1fSPaul Burton     memory_region_add_subregion_overlap(sys_mem, cfg_base, cfg, 0);
445df1d8a1fSPaul Burton 
446df1d8a1fSPaul Burton     mmio = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
447df1d8a1fSPaul Burton     memory_region_add_subregion_overlap(sys_mem, 0, mmio, 0);
448df1d8a1fSPaul Burton 
449df1d8a1fSPaul Burton     qdev_connect_gpio_out_named(dev, "interrupt_out", 0, irq);
450df1d8a1fSPaul Burton 
451df1d8a1fSPaul Burton     return XILINX_PCIE_HOST(dev);
452df1d8a1fSPaul Burton }
453df1d8a1fSPaul Burton 
45472303899SJiaxun Yang 
45572303899SJiaxun Yang static void fdt_create_pcie(void *fdt, int gic_ph, int irq, hwaddr reg_base,
45672303899SJiaxun Yang                             hwaddr reg_size, hwaddr mmio_base, hwaddr mmio_size)
45772303899SJiaxun Yang {
45872303899SJiaxun Yang     int i;
45972303899SJiaxun Yang     char *name, *intc_name;
46072303899SJiaxun Yang     uint32_t intc_ph;
46172303899SJiaxun Yang     uint32_t interrupt_map[FDT_PCI_IRQ_MAP_PINS][FDT_PCI_IRQ_MAP_DESCS];
46272303899SJiaxun Yang 
46372303899SJiaxun Yang     intc_ph = qemu_fdt_alloc_phandle(fdt);
46472303899SJiaxun Yang     name = g_strdup_printf("/soc/pci@%" HWADDR_PRIx, reg_base);
46572303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
46672303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "compatible",
46772303899SJiaxun Yang                             "xlnx,axi-pcie-host-1.00.a");
46872303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "device_type", "pci");
46972303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "reg", reg_base, reg_size);
47072303899SJiaxun Yang 
47172303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "#address-cells", 3);
47272303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "#size-cells", 2);
47372303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "#interrupt-cells", 1);
47472303899SJiaxun Yang 
47572303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", gic_ph);
47672303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "interrupts", FDT_GIC_SHARED, irq,
47772303899SJiaxun Yang                             FDT_IRQ_TYPE_LEVEL_HIGH);
47872303899SJiaxun Yang 
47972303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "ranges", 0x02000000, 0, mmio_base,
48072303899SJiaxun Yang                             mmio_base, 0, mmio_size);
48172303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "bus-range", 0x00, 0xff);
48272303899SJiaxun Yang 
48372303899SJiaxun Yang 
48472303899SJiaxun Yang 
48572303899SJiaxun Yang     intc_name = g_strdup_printf("%s/interrupt-controller", name);
48672303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, intc_name);
48772303899SJiaxun Yang     qemu_fdt_setprop(fdt, intc_name, "interrupt-controller", NULL, 0);
48872303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, intc_name, "#address-cells", 0);
48972303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, intc_name, "#interrupt-cells", 1);
49072303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, intc_name, "phandle", intc_ph);
49172303899SJiaxun Yang 
49272303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "interrupt-map-mask", 0, 0, 0, 7);
49372303899SJiaxun Yang     for (i = 0; i < FDT_PCI_IRQ_MAP_PINS; i++) {
49472303899SJiaxun Yang         uint32_t *irqmap = interrupt_map[i];
49572303899SJiaxun Yang 
49672303899SJiaxun Yang         irqmap[0] = cpu_to_be32(0);
49772303899SJiaxun Yang         irqmap[1] = cpu_to_be32(0);
49872303899SJiaxun Yang         irqmap[2] = cpu_to_be32(0);
49972303899SJiaxun Yang         irqmap[3] = cpu_to_be32(i + 1);
50072303899SJiaxun Yang         irqmap[4] = cpu_to_be32(intc_ph);
50172303899SJiaxun Yang         irqmap[5] = cpu_to_be32(i + 1);
50272303899SJiaxun Yang     }
50372303899SJiaxun Yang     qemu_fdt_setprop(fdt, name, "interrupt-map",
50472303899SJiaxun Yang                      &interrupt_map, sizeof(interrupt_map));
50572303899SJiaxun Yang 
50672303899SJiaxun Yang     g_free(intc_name);
50772303899SJiaxun Yang     g_free(name);
50872303899SJiaxun Yang }
50972303899SJiaxun Yang 
51072303899SJiaxun Yang static const void *create_fdt(BostonState *s,
51172303899SJiaxun Yang                               const MemMapEntry *memmap, int *dt_size)
51272303899SJiaxun Yang {
51372303899SJiaxun Yang     void *fdt;
51472303899SJiaxun Yang     int cpu;
51572303899SJiaxun Yang     MachineState *mc = s->mach;
51672303899SJiaxun Yang     uint32_t platreg_ph, gic_ph, clk_ph;
51772303899SJiaxun Yang     char *name, *gic_name, *platreg_name, *stdout_name;
51872303899SJiaxun Yang     static const char * const syscon_compat[2] = {
51972303899SJiaxun Yang         "img,boston-platform-regs", "syscon"
52072303899SJiaxun Yang     };
52172303899SJiaxun Yang 
52272303899SJiaxun Yang     fdt = create_device_tree(dt_size);
52372303899SJiaxun Yang     if (!fdt) {
52472303899SJiaxun Yang         error_report("create_device_tree() failed");
52572303899SJiaxun Yang         exit(1);
52672303899SJiaxun Yang     }
52772303899SJiaxun Yang 
52872303899SJiaxun Yang     platreg_ph = qemu_fdt_alloc_phandle(fdt);
52972303899SJiaxun Yang     gic_ph = qemu_fdt_alloc_phandle(fdt);
53072303899SJiaxun Yang     clk_ph = qemu_fdt_alloc_phandle(fdt);
53172303899SJiaxun Yang 
53272303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, "/", "model", "img,boston");
53372303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, "/", "compatible", "img,boston");
53472303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x1);
53572303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x1);
53672303899SJiaxun Yang 
53772303899SJiaxun Yang 
53872303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, "/cpus");
53972303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
54072303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
54172303899SJiaxun Yang 
54272303899SJiaxun Yang     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
54372303899SJiaxun Yang         name = g_strdup_printf("/cpus/cpu@%d", cpu);
54472303899SJiaxun Yang         qemu_fdt_add_subnode(fdt, name);
54572303899SJiaxun Yang         qemu_fdt_setprop_string(fdt, name, "compatible", "img,mips");
54672303899SJiaxun Yang         qemu_fdt_setprop_string(fdt, name, "status", "okay");
54772303899SJiaxun Yang         qemu_fdt_setprop_cell(fdt, name, "reg", cpu);
54872303899SJiaxun Yang         qemu_fdt_setprop_string(fdt, name, "device_type", "cpu");
54972303899SJiaxun Yang         qemu_fdt_setprop_cells(fdt, name, "clocks", clk_ph, FDT_BOSTON_CLK_CPU);
55072303899SJiaxun Yang         g_free(name);
55172303899SJiaxun Yang     }
55272303899SJiaxun Yang 
55372303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, "/soc");
55472303899SJiaxun Yang     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
55572303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
55672303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x1);
55772303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x1);
55872303899SJiaxun Yang 
55972303899SJiaxun Yang     fdt_create_pcie(fdt, gic_ph, 2,
56072303899SJiaxun Yang                 memmap[BOSTON_PCIE0].base, memmap[BOSTON_PCIE0].size,
56172303899SJiaxun Yang                 memmap[BOSTON_PCIE0_MMIO].base, memmap[BOSTON_PCIE0_MMIO].size);
56272303899SJiaxun Yang 
56372303899SJiaxun Yang     fdt_create_pcie(fdt, gic_ph, 1,
56472303899SJiaxun Yang                 memmap[BOSTON_PCIE1].base, memmap[BOSTON_PCIE1].size,
56572303899SJiaxun Yang                 memmap[BOSTON_PCIE1_MMIO].base, memmap[BOSTON_PCIE1_MMIO].size);
56672303899SJiaxun Yang 
56772303899SJiaxun Yang     fdt_create_pcie(fdt, gic_ph, 0,
56872303899SJiaxun Yang                 memmap[BOSTON_PCIE2].base, memmap[BOSTON_PCIE2].size,
56972303899SJiaxun Yang                 memmap[BOSTON_PCIE2_MMIO].base, memmap[BOSTON_PCIE2_MMIO].size);
57072303899SJiaxun Yang 
57172303899SJiaxun Yang     /* GIC with it's timer node */
57272303899SJiaxun Yang     gic_name = g_strdup_printf("/soc/interrupt-controller@%" HWADDR_PRIx,
57372303899SJiaxun Yang                                 memmap[BOSTON_GIC].base);
57472303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, gic_name);
57572303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, gic_name, "compatible", "mti,gic");
57672303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, gic_name, "reg", memmap[BOSTON_GIC].base,
57772303899SJiaxun Yang                             memmap[BOSTON_GIC].size);
57872303899SJiaxun Yang     qemu_fdt_setprop(fdt, gic_name, "interrupt-controller", NULL, 0);
57972303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, gic_name, "#interrupt-cells", 3);
58072303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, gic_name, "phandle", gic_ph);
58172303899SJiaxun Yang 
58272303899SJiaxun Yang     name = g_strdup_printf("%s/timer", gic_name);
58372303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
58472303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "compatible", "mti,gic-timer");
58572303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "interrupts", FDT_GIC_LOCAL, 1,
58672303899SJiaxun Yang                             FDT_IRQ_TYPE_NONE);
58772303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "clocks", clk_ph, FDT_BOSTON_CLK_CPU);
58872303899SJiaxun Yang     g_free(name);
58972303899SJiaxun Yang     g_free(gic_name);
59072303899SJiaxun Yang 
59172303899SJiaxun Yang     /* CDMM node */
59272303899SJiaxun Yang     name = g_strdup_printf("/soc/cdmm@%" HWADDR_PRIx, memmap[BOSTON_CDMM].base);
59372303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
59472303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "compatible", "mti,mips-cdmm");
59572303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "reg", memmap[BOSTON_CDMM].base,
59672303899SJiaxun Yang                             memmap[BOSTON_CDMM].size);
59772303899SJiaxun Yang     g_free(name);
59872303899SJiaxun Yang 
59972303899SJiaxun Yang     /* CPC node */
60072303899SJiaxun Yang     name = g_strdup_printf("/soc/cpc@%" HWADDR_PRIx, memmap[BOSTON_CPC].base);
60172303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
60272303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "compatible", "mti,mips-cpc");
60372303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "reg", memmap[BOSTON_CPC].base,
60472303899SJiaxun Yang                             memmap[BOSTON_CPC].size);
60572303899SJiaxun Yang     g_free(name);
60672303899SJiaxun Yang 
60772303899SJiaxun Yang     /* platreg and it's clk node */
60872303899SJiaxun Yang     platreg_name = g_strdup_printf("/soc/system-controller@%" HWADDR_PRIx,
60972303899SJiaxun Yang                                    memmap[BOSTON_PLATREG].base);
61072303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, platreg_name);
61172303899SJiaxun Yang     qemu_fdt_setprop_string_array(fdt, platreg_name, "compatible",
61272303899SJiaxun Yang                                  (char **)&syscon_compat,
61372303899SJiaxun Yang                                  ARRAY_SIZE(syscon_compat));
61472303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, platreg_name, "reg",
61572303899SJiaxun Yang                            memmap[BOSTON_PLATREG].base,
61672303899SJiaxun Yang                            memmap[BOSTON_PLATREG].size);
61772303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, platreg_name, "phandle", platreg_ph);
61872303899SJiaxun Yang 
61972303899SJiaxun Yang     name = g_strdup_printf("%s/clock", platreg_name);
62072303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
62172303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "compatible", "img,boston-clock");
62272303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "#clock-cells", 1);
62372303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "phandle", clk_ph);
62472303899SJiaxun Yang     g_free(name);
62572303899SJiaxun Yang     g_free(platreg_name);
62672303899SJiaxun Yang 
62772303899SJiaxun Yang     /* reboot node */
62872303899SJiaxun Yang     name = g_strdup_printf("/soc/reboot");
62972303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
63072303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "compatible", "syscon-reboot");
63172303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "regmap", platreg_ph);
63272303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "offset", 0x10);
63372303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "mask", 0x10);
63472303899SJiaxun Yang     g_free(name);
63572303899SJiaxun Yang 
63672303899SJiaxun Yang     /* uart node */
63772303899SJiaxun Yang     name = g_strdup_printf("/soc/uart@%" HWADDR_PRIx, memmap[BOSTON_UART].base);
63872303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
63972303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "compatible", "ns16550a");
64072303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "reg", memmap[BOSTON_UART].base,
64172303899SJiaxun Yang                             memmap[BOSTON_UART].size);
64272303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "reg-shift", 0x2);
64372303899SJiaxun Yang     qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", gic_ph);
64472303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "interrupts", FDT_GIC_SHARED, 3,
64572303899SJiaxun Yang                             FDT_IRQ_TYPE_LEVEL_HIGH);
64672303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "clocks", clk_ph, FDT_BOSTON_CLK_SYS);
64772303899SJiaxun Yang 
64872303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, "/chosen");
64972303899SJiaxun Yang     stdout_name = g_strdup_printf("%s:115200", name);
65072303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", stdout_name);
65172303899SJiaxun Yang     g_free(stdout_name);
65272303899SJiaxun Yang     g_free(name);
65372303899SJiaxun Yang 
65472303899SJiaxun Yang     /* lcd node */
65572303899SJiaxun Yang     name = g_strdup_printf("/soc/lcd@%" HWADDR_PRIx, memmap[BOSTON_LCD].base);
65672303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
65772303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "compatible", "img,boston-lcd");
65872303899SJiaxun Yang     qemu_fdt_setprop_cells(fdt, name, "reg", memmap[BOSTON_LCD].base,
65972303899SJiaxun Yang                             memmap[BOSTON_LCD].size);
66072303899SJiaxun Yang     g_free(name);
66172303899SJiaxun Yang 
66272303899SJiaxun Yang     name = g_strdup_printf("/memory@0");
66372303899SJiaxun Yang     qemu_fdt_add_subnode(fdt, name);
66472303899SJiaxun Yang     qemu_fdt_setprop_string(fdt, name, "device_type", "memory");
66572303899SJiaxun Yang     g_free(name);
66672303899SJiaxun Yang 
66772303899SJiaxun Yang     return fdt;
66872303899SJiaxun Yang }
66972303899SJiaxun Yang 
670df1d8a1fSPaul Burton static void boston_mach_init(MachineState *machine)
671df1d8a1fSPaul Burton {
672df1d8a1fSPaul Burton     DeviceState *dev;
673df1d8a1fSPaul Burton     BostonState *s;
6749389d6ceSIgor Mammedov     MemoryRegion *flash, *ddr_low_alias, *lcd, *platreg;
675df1d8a1fSPaul Burton     MemoryRegion *sys_mem = get_system_memory();
676df1d8a1fSPaul Burton     XilinxPCIEHost *pcie2;
677df1d8a1fSPaul Burton     PCIDevice *ahci;
678df1d8a1fSPaul Burton     DriveInfo *hd[6];
679df1d8a1fSPaul Burton     Chardev *chr;
680df1d8a1fSPaul Burton     int fw_size, fit_err;
681df1d8a1fSPaul Burton 
682d23b6caaSPhilippe Mathieu-Daudé     if ((machine->ram_size % GiB) ||
683d23b6caaSPhilippe Mathieu-Daudé         (machine->ram_size > (2 * GiB))) {
684df1d8a1fSPaul Burton         error_report("Memory size must be 1GB or 2GB");
685df1d8a1fSPaul Burton         exit(1);
686df1d8a1fSPaul Burton     }
687df1d8a1fSPaul Burton 
68827cf0896SEduardo Habkost     dev = qdev_new(TYPE_BOSTON);
6893c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
690df1d8a1fSPaul Burton 
691df1d8a1fSPaul Burton     s = BOSTON(dev);
692df1d8a1fSPaul Burton     s->mach = machine;
693df1d8a1fSPaul Burton 
694ac70f976SPhilippe Mathieu-Daudé     if (!cpu_type_supports_cps_smp(machine->cpu_type)) {
695df1d8a1fSPaul Burton         error_report("Boston requires CPUs which support CPS");
696df1d8a1fSPaul Burton         exit(1);
697df1d8a1fSPaul Burton     }
698df1d8a1fSPaul Burton 
6990074fce6SMarkus Armbruster     object_initialize_child(OBJECT(machine), "cps", &s->cps, TYPE_MIPS_CPS);
7005325cc34SMarkus Armbruster     object_property_set_str(OBJECT(&s->cps), "cpu-type", machine->cpu_type,
701932d3a65SMarkus Armbruster                             &error_fatal);
7025325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->cps), "num-vp", machine->smp.cpus,
703932d3a65SMarkus Armbruster                             &error_fatal);
7046b290b41SPhilippe Mathieu-Daudé     qdev_connect_clock_in(DEVICE(&s->cps), "clk-in",
7056b290b41SPhilippe Mathieu-Daudé                           qdev_get_clock_out(dev, "cpu-refclk"));
7060074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->cps), &error_fatal);
707df1d8a1fSPaul Burton 
7082d5fac80SPhilippe Mathieu-Daudé     sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->cps), 0, 0, 1);
709df1d8a1fSPaul Burton 
710df1d8a1fSPaul Burton     flash =  g_new(MemoryRegion, 1);
711e07f3e26SJiaxun Yang     memory_region_init_rom(flash, NULL, "boston.flash",
712e07f3e26SJiaxun Yang                            boston_memmap[BOSTON_FLASH].size, &error_fatal);
713e07f3e26SJiaxun Yang     memory_region_add_subregion_overlap(sys_mem,
714e07f3e26SJiaxun Yang                                         boston_memmap[BOSTON_FLASH].base,
715e07f3e26SJiaxun Yang                                         flash, 0);
716df1d8a1fSPaul Burton 
717e07f3e26SJiaxun Yang     memory_region_add_subregion_overlap(sys_mem,
718e07f3e26SJiaxun Yang                                         boston_memmap[BOSTON_HIGHDDR].base,
719e07f3e26SJiaxun Yang                                         machine->ram, 0);
720df1d8a1fSPaul Burton 
721df1d8a1fSPaul Burton     ddr_low_alias = g_new(MemoryRegion, 1);
722df1d8a1fSPaul Burton     memory_region_init_alias(ddr_low_alias, NULL, "boston_low.ddr",
7239389d6ceSIgor Mammedov                              machine->ram, 0,
7249389d6ceSIgor Mammedov                              MIN(machine->ram_size, (256 * MiB)));
725df1d8a1fSPaul Burton     memory_region_add_subregion_overlap(sys_mem, 0, ddr_low_alias, 0);
726df1d8a1fSPaul Burton 
727df1d8a1fSPaul Burton     xilinx_pcie_init(sys_mem, 0,
728e07f3e26SJiaxun Yang                      boston_memmap[BOSTON_PCIE0].base,
729e07f3e26SJiaxun Yang                      boston_memmap[BOSTON_PCIE0].size,
730e07f3e26SJiaxun Yang                      boston_memmap[BOSTON_PCIE0_MMIO].base,
731e07f3e26SJiaxun Yang                      boston_memmap[BOSTON_PCIE0_MMIO].size,
7322d5fac80SPhilippe Mathieu-Daudé                      get_cps_irq(&s->cps, 2), false);
733df1d8a1fSPaul Burton 
734df1d8a1fSPaul Burton     xilinx_pcie_init(sys_mem, 1,
735e07f3e26SJiaxun Yang                      boston_memmap[BOSTON_PCIE1].base,
736e07f3e26SJiaxun Yang                      boston_memmap[BOSTON_PCIE1].size,
737e07f3e26SJiaxun Yang                      boston_memmap[BOSTON_PCIE1_MMIO].base,
738e07f3e26SJiaxun Yang                      boston_memmap[BOSTON_PCIE1_MMIO].size,
7392d5fac80SPhilippe Mathieu-Daudé                      get_cps_irq(&s->cps, 1), false);
740df1d8a1fSPaul Burton 
741df1d8a1fSPaul Burton     pcie2 = xilinx_pcie_init(sys_mem, 2,
742e07f3e26SJiaxun Yang                              boston_memmap[BOSTON_PCIE2].base,
743e07f3e26SJiaxun Yang                              boston_memmap[BOSTON_PCIE2].size,
744e07f3e26SJiaxun Yang                              boston_memmap[BOSTON_PCIE2_MMIO].base,
745e07f3e26SJiaxun Yang                              boston_memmap[BOSTON_PCIE2_MMIO].size,
7462d5fac80SPhilippe Mathieu-Daudé                              get_cps_irq(&s->cps, 0), true);
747df1d8a1fSPaul Burton 
748df1d8a1fSPaul Burton     platreg = g_new(MemoryRegion, 1);
749df1d8a1fSPaul Burton     memory_region_init_io(platreg, NULL, &boston_platreg_ops, s,
750e07f3e26SJiaxun Yang                           "boston-platregs",
751e07f3e26SJiaxun Yang                           boston_memmap[BOSTON_PLATREG].size);
752e07f3e26SJiaxun Yang     memory_region_add_subregion_overlap(sys_mem,
753e07f3e26SJiaxun Yang                           boston_memmap[BOSTON_PLATREG].base, platreg, 0);
754df1d8a1fSPaul Burton 
755e07f3e26SJiaxun Yang     s->uart = serial_mm_init(sys_mem, boston_memmap[BOSTON_UART].base, 2,
7562d5fac80SPhilippe Mathieu-Daudé                              get_cps_irq(&s->cps, 3), 10000000,
7579bca0edbSPeter Maydell                              serial_hd(0), DEVICE_NATIVE_ENDIAN);
758df1d8a1fSPaul Burton 
759df1d8a1fSPaul Burton     lcd = g_new(MemoryRegion, 1);
760df1d8a1fSPaul Burton     memory_region_init_io(lcd, NULL, &boston_lcd_ops, s, "boston-lcd", 0x8);
761e07f3e26SJiaxun Yang     memory_region_add_subregion_overlap(sys_mem,
762e07f3e26SJiaxun Yang                                         boston_memmap[BOSTON_LCD].base, lcd, 0);
763df1d8a1fSPaul Burton 
7644ad6f6cbSPaolo Bonzini     chr = qemu_chr_new("lcd", "vc:320x240", NULL);
765df1d8a1fSPaul Burton     qemu_chr_fe_init(&s->lcd_display, chr, NULL);
766df1d8a1fSPaul Burton     qemu_chr_fe_set_handlers(&s->lcd_display, NULL, NULL,
76781517ba3SAnton Nefedov                              boston_lcd_event, NULL, s, NULL, true);
768df1d8a1fSPaul Burton 
769df1d8a1fSPaul Burton     ahci = pci_create_simple_multifunction(&PCI_BRIDGE(&pcie2->root)->sec_bus,
770df1d8a1fSPaul Burton                                            PCI_DEVFN(0, 0),
771df1d8a1fSPaul Burton                                            true, TYPE_ICH9_AHCI);
772bbe3179aSJohn Snow     g_assert(ARRAY_SIZE(hd) == ahci_get_num_ports(ahci));
773bbe3179aSJohn Snow     ide_drive_get(hd, ahci_get_num_ports(ahci));
774df1d8a1fSPaul Burton     ahci_ide_create_devs(ahci, hd);
775df1d8a1fSPaul Burton 
776df1d8a1fSPaul Burton     if (machine->firmware) {
777df1d8a1fSPaul Burton         fw_size = load_image_targphys(machine->firmware,
778d23b6caaSPhilippe Mathieu-Daudé                                       0x1fc00000, 4 * MiB);
779df1d8a1fSPaul Burton         if (fw_size == -1) {
780036a2604SMarkus Armbruster             error_report("unable to load firmware image '%s'",
781df1d8a1fSPaul Burton                           machine->firmware);
782df1d8a1fSPaul Burton             exit(1);
783df1d8a1fSPaul Burton         }
784df1d8a1fSPaul Burton     } else if (machine->kernel_filename) {
785d77c462bSJiaxun Yang         uint64_t kernel_entry, kernel_high;
786d77c462bSJiaxun Yang         ssize_t kernel_size;
78710e3f30fSJiaxun Yang 
78810e3f30fSJiaxun Yang         kernel_size = load_elf(machine->kernel_filename, NULL,
78910e3f30fSJiaxun Yang                            cpu_mips_kseg0_to_phys, NULL,
79010e3f30fSJiaxun Yang                            &kernel_entry, NULL, &kernel_high,
79110e3f30fSJiaxun Yang                            NULL, 0, EM_MIPS, 1, 0);
79210e3f30fSJiaxun Yang 
793d77c462bSJiaxun Yang         if (kernel_size > 0) {
79472303899SJiaxun Yang             int dt_size;
795b1f66fabSBernhard Beschow             g_autofree const void *dtb_file_data = NULL;
796b1f66fabSBernhard Beschow             g_autofree const void *dtb_load_data = NULL;
79710e3f30fSJiaxun Yang             hwaddr dtb_paddr = QEMU_ALIGN_UP(kernel_high, 64 * KiB);
79810e3f30fSJiaxun Yang             hwaddr dtb_vaddr = cpu_mips_phys_to_kseg0(NULL, dtb_paddr);
79910e3f30fSJiaxun Yang 
80010e3f30fSJiaxun Yang             s->kernel_entry = kernel_entry;
80110e3f30fSJiaxun Yang             if (machine->dtb) {
80210e3f30fSJiaxun Yang                 dtb_file_data = load_device_tree(machine->dtb, &dt_size);
80372303899SJiaxun Yang             } else {
80472303899SJiaxun Yang                 dtb_file_data = create_fdt(s, boston_memmap, &dt_size);
80572303899SJiaxun Yang             }
80672303899SJiaxun Yang 
80710e3f30fSJiaxun Yang             dtb_load_data = boston_fdt_filter(s, dtb_file_data,
80810e3f30fSJiaxun Yang                                               NULL, &dtb_vaddr);
80910e3f30fSJiaxun Yang 
81010e3f30fSJiaxun Yang             /* Calculate real fdt size after filter */
81110e3f30fSJiaxun Yang             dt_size = fdt_totalsize(dtb_load_data);
81210e3f30fSJiaxun Yang             rom_add_blob_fixed("dtb", dtb_load_data, dt_size, dtb_paddr);
81310e3f30fSJiaxun Yang         } else {
81410e3f30fSJiaxun Yang             /* Try to load file as FIT */
815df1d8a1fSPaul Burton             fit_err = load_fit(&boston_fit_loader, machine->kernel_filename, s);
816df1d8a1fSPaul Burton             if (fit_err) {
81710e3f30fSJiaxun Yang                 error_report("unable to load kernel image");
818df1d8a1fSPaul Burton                 exit(1);
819df1d8a1fSPaul Burton             }
82010e3f30fSJiaxun Yang         }
821df1d8a1fSPaul Burton 
822df1d8a1fSPaul Burton         gen_firmware(memory_region_get_ram_ptr(flash) + 0x7c00000,
823283eae17SJiaxun Yang                      s->kernel_entry, s->fdt_base);
824df1d8a1fSPaul Burton     } else if (!qtest_enabled()) {
825036a2604SMarkus Armbruster         error_report("Please provide either a -kernel or -bios argument");
826df1d8a1fSPaul Burton         exit(1);
827df1d8a1fSPaul Burton     }
828df1d8a1fSPaul Burton }
829df1d8a1fSPaul Burton 
830df1d8a1fSPaul Burton static void boston_mach_class_init(MachineClass *mc)
831df1d8a1fSPaul Burton {
832df1d8a1fSPaul Burton     mc->desc = "MIPS Boston";
833df1d8a1fSPaul Burton     mc->init = boston_mach_init;
834df1d8a1fSPaul Burton     mc->block_default_type = IF_IDE;
835d23b6caaSPhilippe Mathieu-Daudé     mc->default_ram_size = 1 * GiB;
8369389d6ceSIgor Mammedov     mc->default_ram_id = "boston.ddr";
837df1d8a1fSPaul Burton     mc->max_cpus = 16;
838a7519f2bSIgor Mammedov     mc->default_cpu_type = MIPS_CPU_TYPE_NAME("I6400");
839df1d8a1fSPaul Burton }
840df1d8a1fSPaul Burton 
841df1d8a1fSPaul Burton DEFINE_MACHINE("boston", boston_mach_class_init)
842