1df1d8a1fSPaul Burton /* 2df1d8a1fSPaul Burton * MIPS Boston development board emulation. 3df1d8a1fSPaul Burton * 4df1d8a1fSPaul Burton * Copyright (c) 2016 Imagination Technologies 5df1d8a1fSPaul Burton * 6df1d8a1fSPaul Burton * This library is free software; you can redistribute it and/or 7df1d8a1fSPaul Burton * modify it under the terms of the GNU Lesser General Public 8df1d8a1fSPaul Burton * License as published by the Free Software Foundation; either 94a129ccdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 10df1d8a1fSPaul Burton * 11df1d8a1fSPaul Burton * This library is distributed in the hope that it will be useful, 12df1d8a1fSPaul Burton * but WITHOUT ANY WARRANTY; without even the implied warranty of 13df1d8a1fSPaul Burton * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14df1d8a1fSPaul Burton * Lesser General Public License for more details. 15df1d8a1fSPaul Burton * 16df1d8a1fSPaul Burton * You should have received a copy of the GNU Lesser General Public 17df1d8a1fSPaul Burton * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18df1d8a1fSPaul Burton */ 19df1d8a1fSPaul Burton 20df1d8a1fSPaul Burton #include "qemu/osdep.h" 21fc6b3cf9SPhilippe Mathieu-Daudé #include "qemu/units.h" 22df1d8a1fSPaul Burton 23df1d8a1fSPaul Burton #include "exec/address-spaces.h" 24df1d8a1fSPaul Burton #include "hw/boards.h" 25df1d8a1fSPaul Burton #include "hw/char/serial.h" 26df1d8a1fSPaul Burton #include "hw/ide/pci.h" 27df1d8a1fSPaul Burton #include "hw/ide/ahci.h" 28df1d8a1fSPaul Burton #include "hw/loader.h" 29df1d8a1fSPaul Burton #include "hw/loader-fit.h" 30112658ebSJiaxun Yang #include "hw/mips/bootloader.h" 31df1d8a1fSPaul Burton #include "hw/mips/cps.h" 32df1d8a1fSPaul Burton #include "hw/pci-host/xilinx-pcie.h" 336b290b41SPhilippe Mathieu-Daudé #include "hw/qdev-clock.h" 34a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 35df1d8a1fSPaul Burton #include "qapi/error.h" 36df1d8a1fSPaul Burton #include "qemu/error-report.h" 37df1d8a1fSPaul Burton #include "qemu/log.h" 388228e353SMarc-André Lureau #include "chardev/char.h" 39df1d8a1fSPaul Burton #include "sysemu/device_tree.h" 40df1d8a1fSPaul Burton #include "sysemu/sysemu.h" 41df1d8a1fSPaul Burton #include "sysemu/qtest.h" 4254d31236SMarkus Armbruster #include "sysemu/runstate.h" 43df1d8a1fSPaul Burton 44df1d8a1fSPaul Burton #include <libfdt.h> 45db1015e9SEduardo Habkost #include "qom/object.h" 46df1d8a1fSPaul Burton 4727cf0896SEduardo Habkost #define TYPE_BOSTON "mips-boston" 48db1015e9SEduardo Habkost typedef struct BostonState BostonState; 498110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(BostonState, BOSTON, 5027cf0896SEduardo Habkost TYPE_BOSTON) 51df1d8a1fSPaul Burton 52db1015e9SEduardo Habkost struct BostonState { 53df1d8a1fSPaul Burton SysBusDevice parent_obj; 54df1d8a1fSPaul Burton 55df1d8a1fSPaul Burton MachineState *mach; 562d5fac80SPhilippe Mathieu-Daudé MIPSCPSState cps; 57490a9d9bSMarc-André Lureau SerialMM *uart; 586b290b41SPhilippe Mathieu-Daudé Clock *cpuclk; 59df1d8a1fSPaul Burton 60df1d8a1fSPaul Burton CharBackend lcd_display; 61df1d8a1fSPaul Burton char lcd_content[8]; 62df1d8a1fSPaul Burton bool lcd_inited; 63df1d8a1fSPaul Burton 64df1d8a1fSPaul Burton hwaddr kernel_entry; 65df1d8a1fSPaul Burton hwaddr fdt_base; 66db1015e9SEduardo Habkost }; 67df1d8a1fSPaul Burton 68df1d8a1fSPaul Burton enum boston_plat_reg { 69df1d8a1fSPaul Burton PLAT_FPGA_BUILD = 0x00, 70df1d8a1fSPaul Burton PLAT_CORE_CL = 0x04, 71df1d8a1fSPaul Burton PLAT_WRAPPER_CL = 0x08, 72df1d8a1fSPaul Burton PLAT_SYSCLK_STATUS = 0x0c, 73df1d8a1fSPaul Burton PLAT_SOFTRST_CTL = 0x10, 74df1d8a1fSPaul Burton #define PLAT_SOFTRST_CTL_SYSRESET (1 << 4) 75df1d8a1fSPaul Burton PLAT_DDR3_STATUS = 0x14, 76df1d8a1fSPaul Burton #define PLAT_DDR3_STATUS_LOCKED (1 << 0) 77df1d8a1fSPaul Burton #define PLAT_DDR3_STATUS_CALIBRATED (1 << 2) 78df1d8a1fSPaul Burton PLAT_PCIE_STATUS = 0x18, 79df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE0_LOCKED (1 << 0) 80df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE1_LOCKED (1 << 8) 81df1d8a1fSPaul Burton #define PLAT_PCIE_STATUS_PCIE2_LOCKED (1 << 16) 82df1d8a1fSPaul Burton PLAT_FLASH_CTL = 0x1c, 83df1d8a1fSPaul Burton PLAT_SPARE0 = 0x20, 84df1d8a1fSPaul Burton PLAT_SPARE1 = 0x24, 85df1d8a1fSPaul Burton PLAT_SPARE2 = 0x28, 86df1d8a1fSPaul Burton PLAT_SPARE3 = 0x2c, 87df1d8a1fSPaul Burton PLAT_MMCM_DIV = 0x30, 88df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_CLK0DIV_SHIFT 0 89df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_INPUT_SHIFT 8 90df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_MUL_SHIFT 16 91df1d8a1fSPaul Burton #define PLAT_MMCM_DIV_CLK1DIV_SHIFT 24 92df1d8a1fSPaul Burton PLAT_BUILD_CFG = 0x34, 93df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_IOCU_EN (1 << 0) 94df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE0_EN (1 << 1) 95df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE1_EN (1 << 2) 96df1d8a1fSPaul Burton #define PLAT_BUILD_CFG_PCIE2_EN (1 << 3) 97df1d8a1fSPaul Burton PLAT_DDR_CFG = 0x38, 98df1d8a1fSPaul Burton #define PLAT_DDR_CFG_SIZE (0xf << 0) 99df1d8a1fSPaul Burton #define PLAT_DDR_CFG_MHZ (0xfff << 4) 100df1d8a1fSPaul Burton PLAT_NOC_PCIE0_ADDR = 0x3c, 101df1d8a1fSPaul Burton PLAT_NOC_PCIE1_ADDR = 0x40, 102df1d8a1fSPaul Burton PLAT_NOC_PCIE2_ADDR = 0x44, 103df1d8a1fSPaul Burton PLAT_SYS_CTL = 0x48, 104df1d8a1fSPaul Burton }; 105df1d8a1fSPaul Burton 106083b266fSPhilippe Mathieu-Daudé static void boston_lcd_event(void *opaque, QEMUChrEvent event) 107df1d8a1fSPaul Burton { 108df1d8a1fSPaul Burton BostonState *s = opaque; 109df1d8a1fSPaul Burton if (event == CHR_EVENT_OPENED && !s->lcd_inited) { 110df1d8a1fSPaul Burton qemu_chr_fe_printf(&s->lcd_display, " "); 111df1d8a1fSPaul Burton s->lcd_inited = true; 112df1d8a1fSPaul Burton } 113df1d8a1fSPaul Burton } 114df1d8a1fSPaul Burton 115df1d8a1fSPaul Burton static uint64_t boston_lcd_read(void *opaque, hwaddr addr, 116df1d8a1fSPaul Burton unsigned size) 117df1d8a1fSPaul Burton { 118df1d8a1fSPaul Burton BostonState *s = opaque; 119df1d8a1fSPaul Burton uint64_t val = 0; 120df1d8a1fSPaul Burton 121df1d8a1fSPaul Burton switch (size) { 122df1d8a1fSPaul Burton case 8: 123df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 7) & 0x7] << 56; 124df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 6) & 0x7] << 48; 125df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 5) & 0x7] << 40; 126df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 4) & 0x7] << 32; 127df1d8a1fSPaul Burton /* fall through */ 128df1d8a1fSPaul Burton case 4: 129df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 3) & 0x7] << 24; 130df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 2) & 0x7] << 16; 131df1d8a1fSPaul Burton /* fall through */ 132df1d8a1fSPaul Burton case 2: 133df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 1) & 0x7] << 8; 134df1d8a1fSPaul Burton /* fall through */ 135df1d8a1fSPaul Burton case 1: 136df1d8a1fSPaul Burton val |= (uint64_t)s->lcd_content[(addr + 0) & 0x7]; 137df1d8a1fSPaul Burton break; 138df1d8a1fSPaul Burton } 139df1d8a1fSPaul Burton 140df1d8a1fSPaul Burton return val; 141df1d8a1fSPaul Burton } 142df1d8a1fSPaul Burton 143df1d8a1fSPaul Burton static void boston_lcd_write(void *opaque, hwaddr addr, 144df1d8a1fSPaul Burton uint64_t val, unsigned size) 145df1d8a1fSPaul Burton { 146df1d8a1fSPaul Burton BostonState *s = opaque; 147df1d8a1fSPaul Burton 148df1d8a1fSPaul Burton switch (size) { 149df1d8a1fSPaul Burton case 8: 150df1d8a1fSPaul Burton s->lcd_content[(addr + 7) & 0x7] = val >> 56; 151df1d8a1fSPaul Burton s->lcd_content[(addr + 6) & 0x7] = val >> 48; 152df1d8a1fSPaul Burton s->lcd_content[(addr + 5) & 0x7] = val >> 40; 153df1d8a1fSPaul Burton s->lcd_content[(addr + 4) & 0x7] = val >> 32; 154df1d8a1fSPaul Burton /* fall through */ 155df1d8a1fSPaul Burton case 4: 156df1d8a1fSPaul Burton s->lcd_content[(addr + 3) & 0x7] = val >> 24; 157df1d8a1fSPaul Burton s->lcd_content[(addr + 2) & 0x7] = val >> 16; 158df1d8a1fSPaul Burton /* fall through */ 159df1d8a1fSPaul Burton case 2: 160df1d8a1fSPaul Burton s->lcd_content[(addr + 1) & 0x7] = val >> 8; 161df1d8a1fSPaul Burton /* fall through */ 162df1d8a1fSPaul Burton case 1: 163df1d8a1fSPaul Burton s->lcd_content[(addr + 0) & 0x7] = val; 164df1d8a1fSPaul Burton break; 165df1d8a1fSPaul Burton } 166df1d8a1fSPaul Burton 167df1d8a1fSPaul Burton qemu_chr_fe_printf(&s->lcd_display, 168df1d8a1fSPaul Burton "\r%-8.8s", s->lcd_content); 169df1d8a1fSPaul Burton } 170df1d8a1fSPaul Burton 171df1d8a1fSPaul Burton static const MemoryRegionOps boston_lcd_ops = { 172df1d8a1fSPaul Burton .read = boston_lcd_read, 173df1d8a1fSPaul Burton .write = boston_lcd_write, 174df1d8a1fSPaul Burton .endianness = DEVICE_NATIVE_ENDIAN, 175df1d8a1fSPaul Burton }; 176df1d8a1fSPaul Burton 177df1d8a1fSPaul Burton static uint64_t boston_platreg_read(void *opaque, hwaddr addr, 178df1d8a1fSPaul Burton unsigned size) 179df1d8a1fSPaul Burton { 180df1d8a1fSPaul Burton BostonState *s = opaque; 181df1d8a1fSPaul Burton uint32_t gic_freq, val; 182df1d8a1fSPaul Burton 183df1d8a1fSPaul Burton if (size != 4) { 184c4c98835SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "%uB platform register read\n", size); 185df1d8a1fSPaul Burton return 0; 186df1d8a1fSPaul Burton } 187df1d8a1fSPaul Burton 188df1d8a1fSPaul Burton switch (addr & 0xffff) { 189df1d8a1fSPaul Burton case PLAT_FPGA_BUILD: 190df1d8a1fSPaul Burton case PLAT_CORE_CL: 191df1d8a1fSPaul Burton case PLAT_WRAPPER_CL: 192df1d8a1fSPaul Burton return 0; 193df1d8a1fSPaul Burton case PLAT_DDR3_STATUS: 194df1d8a1fSPaul Burton return PLAT_DDR3_STATUS_LOCKED | PLAT_DDR3_STATUS_CALIBRATED; 195df1d8a1fSPaul Burton case PLAT_MMCM_DIV: 1962d5fac80SPhilippe Mathieu-Daudé gic_freq = mips_gictimer_get_freq(s->cps.gic.gic_timer) / 1000000; 197df1d8a1fSPaul Burton val = gic_freq << PLAT_MMCM_DIV_INPUT_SHIFT; 198df1d8a1fSPaul Burton val |= 1 << PLAT_MMCM_DIV_MUL_SHIFT; 199df1d8a1fSPaul Burton val |= 1 << PLAT_MMCM_DIV_CLK0DIV_SHIFT; 200df1d8a1fSPaul Burton val |= 1 << PLAT_MMCM_DIV_CLK1DIV_SHIFT; 201df1d8a1fSPaul Burton return val; 202df1d8a1fSPaul Burton case PLAT_BUILD_CFG: 203df1d8a1fSPaul Burton val = PLAT_BUILD_CFG_PCIE0_EN; 204df1d8a1fSPaul Burton val |= PLAT_BUILD_CFG_PCIE1_EN; 205df1d8a1fSPaul Burton val |= PLAT_BUILD_CFG_PCIE2_EN; 206df1d8a1fSPaul Burton return val; 207df1d8a1fSPaul Burton case PLAT_DDR_CFG: 208d23b6caaSPhilippe Mathieu-Daudé val = s->mach->ram_size / GiB; 209df1d8a1fSPaul Burton assert(!(val & ~PLAT_DDR_CFG_SIZE)); 210df1d8a1fSPaul Burton val |= PLAT_DDR_CFG_MHZ; 211df1d8a1fSPaul Burton return val; 212df1d8a1fSPaul Burton default: 213c4c98835SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "Read platform register 0x%" HWADDR_PRIx "\n", 214df1d8a1fSPaul Burton addr & 0xffff); 215df1d8a1fSPaul Burton return 0; 216df1d8a1fSPaul Burton } 217df1d8a1fSPaul Burton } 218df1d8a1fSPaul Burton 219df1d8a1fSPaul Burton static void boston_platreg_write(void *opaque, hwaddr addr, 220df1d8a1fSPaul Burton uint64_t val, unsigned size) 221df1d8a1fSPaul Burton { 222df1d8a1fSPaul Burton if (size != 4) { 223c4c98835SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "%uB platform register write\n", size); 224df1d8a1fSPaul Burton return; 225df1d8a1fSPaul Burton } 226df1d8a1fSPaul Burton 227df1d8a1fSPaul Burton switch (addr & 0xffff) { 228df1d8a1fSPaul Burton case PLAT_FPGA_BUILD: 229df1d8a1fSPaul Burton case PLAT_CORE_CL: 230df1d8a1fSPaul Burton case PLAT_WRAPPER_CL: 231df1d8a1fSPaul Burton case PLAT_DDR3_STATUS: 232df1d8a1fSPaul Burton case PLAT_PCIE_STATUS: 233df1d8a1fSPaul Burton case PLAT_MMCM_DIV: 234df1d8a1fSPaul Burton case PLAT_BUILD_CFG: 235df1d8a1fSPaul Burton case PLAT_DDR_CFG: 236df1d8a1fSPaul Burton /* read only */ 237df1d8a1fSPaul Burton break; 238df1d8a1fSPaul Burton case PLAT_SOFTRST_CTL: 239df1d8a1fSPaul Burton if (val & PLAT_SOFTRST_CTL_SYSRESET) { 240cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 241df1d8a1fSPaul Burton } 242df1d8a1fSPaul Burton break; 243df1d8a1fSPaul Burton default: 244df1d8a1fSPaul Burton qemu_log_mask(LOG_UNIMP, "Write platform register 0x%" HWADDR_PRIx 245c4c98835SPhilippe Mathieu-Daudé " = 0x%" PRIx64 "\n", addr & 0xffff, val); 246df1d8a1fSPaul Burton break; 247df1d8a1fSPaul Burton } 248df1d8a1fSPaul Burton } 249df1d8a1fSPaul Burton 250df1d8a1fSPaul Burton static const MemoryRegionOps boston_platreg_ops = { 251df1d8a1fSPaul Burton .read = boston_platreg_read, 252df1d8a1fSPaul Burton .write = boston_platreg_write, 253df1d8a1fSPaul Burton .endianness = DEVICE_NATIVE_ENDIAN, 254df1d8a1fSPaul Burton }; 255df1d8a1fSPaul Burton 2566b290b41SPhilippe Mathieu-Daudé static void mips_boston_instance_init(Object *obj) 2576b290b41SPhilippe Mathieu-Daudé { 2586b290b41SPhilippe Mathieu-Daudé BostonState *s = BOSTON(obj); 2596b290b41SPhilippe Mathieu-Daudé 2606b290b41SPhilippe Mathieu-Daudé s->cpuclk = qdev_init_clock_out(DEVICE(obj), "cpu-refclk"); 2616b290b41SPhilippe Mathieu-Daudé clock_set_hz(s->cpuclk, 1000000000); /* 1 GHz */ 2626b290b41SPhilippe Mathieu-Daudé } 2636b290b41SPhilippe Mathieu-Daudé 264df1d8a1fSPaul Burton static const TypeInfo boston_device = { 26527cf0896SEduardo Habkost .name = TYPE_BOSTON, 266df1d8a1fSPaul Burton .parent = TYPE_SYS_BUS_DEVICE, 267df1d8a1fSPaul Burton .instance_size = sizeof(BostonState), 2686b290b41SPhilippe Mathieu-Daudé .instance_init = mips_boston_instance_init, 269df1d8a1fSPaul Burton }; 270df1d8a1fSPaul Burton 271df1d8a1fSPaul Burton static void boston_register_types(void) 272df1d8a1fSPaul Burton { 273df1d8a1fSPaul Burton type_register_static(&boston_device); 274df1d8a1fSPaul Burton } 275df1d8a1fSPaul Burton type_init(boston_register_types) 276df1d8a1fSPaul Burton 277*283eae17SJiaxun Yang static void gen_firmware(uint32_t *p, hwaddr kernel_entry, hwaddr fdt_addr) 278df1d8a1fSPaul Burton { 279df1d8a1fSPaul Burton const uint32_t cm_base = 0x16100000; 280df1d8a1fSPaul Burton const uint32_t gic_base = 0x16120000; 281df1d8a1fSPaul Burton const uint32_t cpc_base = 0x16200000; 282df1d8a1fSPaul Burton 283df1d8a1fSPaul Burton /* Move CM GCRs */ 284*283eae17SJiaxun Yang bl_gen_write_ulong(&p, 285*283eae17SJiaxun Yang cpu_mips_phys_to_kseg1(NULL, GCR_BASE_ADDR + GCR_BASE_OFS), 286*283eae17SJiaxun Yang cm_base); 287df1d8a1fSPaul Burton 288df1d8a1fSPaul Burton /* Move & enable GIC GCRs */ 289*283eae17SJiaxun Yang bl_gen_write_ulong(&p, 290*283eae17SJiaxun Yang cpu_mips_phys_to_kseg1(NULL, cm_base + GCR_GIC_BASE_OFS), 291*283eae17SJiaxun Yang gic_base | GCR_GIC_BASE_GICEN_MSK); 292df1d8a1fSPaul Burton 293df1d8a1fSPaul Burton /* Move & enable CPC GCRs */ 294*283eae17SJiaxun Yang bl_gen_write_ulong(&p, 295*283eae17SJiaxun Yang cpu_mips_phys_to_kseg1(NULL, cm_base + GCR_CPC_BASE_OFS), 296*283eae17SJiaxun Yang cpc_base | GCR_CPC_BASE_CPCEN_MSK); 297df1d8a1fSPaul Burton 298df1d8a1fSPaul Burton /* 299df1d8a1fSPaul Burton * Setup argument registers to follow the UHI boot protocol: 300df1d8a1fSPaul Burton * 301df1d8a1fSPaul Burton * a0/$4 = -2 302df1d8a1fSPaul Burton * a1/$5 = virtual address of FDT 303df1d8a1fSPaul Burton * a2/$6 = 0 304df1d8a1fSPaul Burton * a3/$7 = 0 305df1d8a1fSPaul Burton */ 306112658ebSJiaxun Yang bl_gen_jump_kernel(&p, 0, (int32_t)-2, fdt_addr, 0, 0, kernel_entry); 307df1d8a1fSPaul Burton } 308df1d8a1fSPaul Burton 309df1d8a1fSPaul Burton static const void *boston_fdt_filter(void *opaque, const void *fdt_orig, 310df1d8a1fSPaul Burton const void *match_data, hwaddr *load_addr) 311df1d8a1fSPaul Burton { 312df1d8a1fSPaul Burton BostonState *s = BOSTON(opaque); 313df1d8a1fSPaul Burton MachineState *machine = s->mach; 314df1d8a1fSPaul Burton const char *cmdline; 315df1d8a1fSPaul Burton int err; 316bf4ee88aSPeter Maydell size_t ram_low_sz, ram_high_sz; 317bf4ee88aSPeter Maydell size_t fdt_sz = fdt_totalsize(fdt_orig) * 2; 318bf4ee88aSPeter Maydell g_autofree void *fdt = g_malloc0(fdt_sz); 319df1d8a1fSPaul Burton 320df1d8a1fSPaul Burton err = fdt_open_into(fdt_orig, fdt, fdt_sz); 321df1d8a1fSPaul Burton if (err) { 322df1d8a1fSPaul Burton fprintf(stderr, "unable to open FDT\n"); 323df1d8a1fSPaul Burton return NULL; 324df1d8a1fSPaul Burton } 325df1d8a1fSPaul Burton 326df1d8a1fSPaul Burton cmdline = (machine->kernel_cmdline && machine->kernel_cmdline[0]) 327df1d8a1fSPaul Burton ? machine->kernel_cmdline : " "; 328df1d8a1fSPaul Burton err = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 329df1d8a1fSPaul Burton if (err < 0) { 330df1d8a1fSPaul Burton fprintf(stderr, "couldn't set /chosen/bootargs\n"); 331df1d8a1fSPaul Burton return NULL; 332df1d8a1fSPaul Burton } 333df1d8a1fSPaul Burton 334d23b6caaSPhilippe Mathieu-Daudé ram_low_sz = MIN(256 * MiB, machine->ram_size); 335df1d8a1fSPaul Burton ram_high_sz = machine->ram_size - ram_low_sz; 336df1d8a1fSPaul Burton qemu_fdt_setprop_sized_cells(fdt, "/memory@0", "reg", 337df1d8a1fSPaul Burton 1, 0x00000000, 1, ram_low_sz, 338df1d8a1fSPaul Burton 1, 0x90000000, 1, ram_high_sz); 339df1d8a1fSPaul Burton 340df1d8a1fSPaul Burton fdt = g_realloc(fdt, fdt_totalsize(fdt)); 341df1d8a1fSPaul Burton qemu_fdt_dumpdtb(fdt, fdt_sz); 342df1d8a1fSPaul Burton 343df1d8a1fSPaul Burton s->fdt_base = *load_addr; 344df1d8a1fSPaul Burton 345bf4ee88aSPeter Maydell return g_steal_pointer(&fdt); 346df1d8a1fSPaul Burton } 347df1d8a1fSPaul Burton 348df1d8a1fSPaul Burton static const void *boston_kernel_filter(void *opaque, const void *kernel, 349df1d8a1fSPaul Burton hwaddr *load_addr, hwaddr *entry_addr) 350df1d8a1fSPaul Burton { 351df1d8a1fSPaul Burton BostonState *s = BOSTON(opaque); 352df1d8a1fSPaul Burton 353df1d8a1fSPaul Burton s->kernel_entry = *entry_addr; 354df1d8a1fSPaul Burton 355df1d8a1fSPaul Burton return kernel; 356df1d8a1fSPaul Burton } 357df1d8a1fSPaul Burton 358df1d8a1fSPaul Burton static const struct fit_loader_match boston_matches[] = { 359df1d8a1fSPaul Burton { "img,boston" }, 360df1d8a1fSPaul Burton { NULL }, 361df1d8a1fSPaul Burton }; 362df1d8a1fSPaul Burton 363df1d8a1fSPaul Burton static const struct fit_loader boston_fit_loader = { 364df1d8a1fSPaul Burton .matches = boston_matches, 365df1d8a1fSPaul Burton .addr_to_phys = cpu_mips_kseg0_to_phys, 366df1d8a1fSPaul Burton .fdt_filter = boston_fdt_filter, 367df1d8a1fSPaul Burton .kernel_filter = boston_kernel_filter, 368df1d8a1fSPaul Burton }; 369df1d8a1fSPaul Burton 370df1d8a1fSPaul Burton static inline XilinxPCIEHost * 371df1d8a1fSPaul Burton xilinx_pcie_init(MemoryRegion *sys_mem, uint32_t bus_nr, 372df1d8a1fSPaul Burton hwaddr cfg_base, uint64_t cfg_size, 373df1d8a1fSPaul Burton hwaddr mmio_base, uint64_t mmio_size, 374df1d8a1fSPaul Burton qemu_irq irq, bool link_up) 375df1d8a1fSPaul Burton { 376df1d8a1fSPaul Burton DeviceState *dev; 377df1d8a1fSPaul Burton MemoryRegion *cfg, *mmio; 378df1d8a1fSPaul Burton 3793e80f690SMarkus Armbruster dev = qdev_new(TYPE_XILINX_PCIE_HOST); 380df1d8a1fSPaul Burton 381df1d8a1fSPaul Burton qdev_prop_set_uint32(dev, "bus_nr", bus_nr); 382df1d8a1fSPaul Burton qdev_prop_set_uint64(dev, "cfg_base", cfg_base); 383df1d8a1fSPaul Burton qdev_prop_set_uint64(dev, "cfg_size", cfg_size); 384df1d8a1fSPaul Burton qdev_prop_set_uint64(dev, "mmio_base", mmio_base); 385df1d8a1fSPaul Burton qdev_prop_set_uint64(dev, "mmio_size", mmio_size); 386df1d8a1fSPaul Burton qdev_prop_set_bit(dev, "link_up", link_up); 387df1d8a1fSPaul Burton 3883c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 389df1d8a1fSPaul Burton 390df1d8a1fSPaul Burton cfg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 391df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, cfg_base, cfg, 0); 392df1d8a1fSPaul Burton 393df1d8a1fSPaul Burton mmio = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 394df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0, mmio, 0); 395df1d8a1fSPaul Burton 396df1d8a1fSPaul Burton qdev_connect_gpio_out_named(dev, "interrupt_out", 0, irq); 397df1d8a1fSPaul Burton 398df1d8a1fSPaul Burton return XILINX_PCIE_HOST(dev); 399df1d8a1fSPaul Burton } 400df1d8a1fSPaul Burton 401df1d8a1fSPaul Burton static void boston_mach_init(MachineState *machine) 402df1d8a1fSPaul Burton { 403df1d8a1fSPaul Burton DeviceState *dev; 404df1d8a1fSPaul Burton BostonState *s; 4059389d6ceSIgor Mammedov MemoryRegion *flash, *ddr_low_alias, *lcd, *platreg; 406df1d8a1fSPaul Burton MemoryRegion *sys_mem = get_system_memory(); 407df1d8a1fSPaul Burton XilinxPCIEHost *pcie2; 408df1d8a1fSPaul Burton PCIDevice *ahci; 409df1d8a1fSPaul Burton DriveInfo *hd[6]; 410df1d8a1fSPaul Burton Chardev *chr; 411df1d8a1fSPaul Burton int fw_size, fit_err; 412df1d8a1fSPaul Burton 413d23b6caaSPhilippe Mathieu-Daudé if ((machine->ram_size % GiB) || 414d23b6caaSPhilippe Mathieu-Daudé (machine->ram_size > (2 * GiB))) { 415df1d8a1fSPaul Burton error_report("Memory size must be 1GB or 2GB"); 416df1d8a1fSPaul Burton exit(1); 417df1d8a1fSPaul Burton } 418df1d8a1fSPaul Burton 41927cf0896SEduardo Habkost dev = qdev_new(TYPE_BOSTON); 4203c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 421df1d8a1fSPaul Burton 422df1d8a1fSPaul Burton s = BOSTON(dev); 423df1d8a1fSPaul Burton s->mach = machine; 424df1d8a1fSPaul Burton 425ac70f976SPhilippe Mathieu-Daudé if (!cpu_type_supports_cps_smp(machine->cpu_type)) { 426df1d8a1fSPaul Burton error_report("Boston requires CPUs which support CPS"); 427df1d8a1fSPaul Burton exit(1); 428df1d8a1fSPaul Burton } 429df1d8a1fSPaul Burton 4300074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), "cps", &s->cps, TYPE_MIPS_CPS); 4315325cc34SMarkus Armbruster object_property_set_str(OBJECT(&s->cps), "cpu-type", machine->cpu_type, 432932d3a65SMarkus Armbruster &error_fatal); 4335325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cps), "num-vp", machine->smp.cpus, 434932d3a65SMarkus Armbruster &error_fatal); 4356b290b41SPhilippe Mathieu-Daudé qdev_connect_clock_in(DEVICE(&s->cps), "clk-in", 4366b290b41SPhilippe Mathieu-Daudé qdev_get_clock_out(dev, "cpu-refclk")); 4370074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->cps), &error_fatal); 438df1d8a1fSPaul Burton 4392d5fac80SPhilippe Mathieu-Daudé sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->cps), 0, 0, 1); 440df1d8a1fSPaul Burton 441df1d8a1fSPaul Burton flash = g_new(MemoryRegion, 1); 4423e1df4ccSMarkus Armbruster memory_region_init_rom(flash, NULL, "boston.flash", 128 * MiB, 4433e1df4ccSMarkus Armbruster &error_fatal); 444df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0x18000000, flash, 0); 445df1d8a1fSPaul Burton 4469389d6ceSIgor Mammedov memory_region_add_subregion_overlap(sys_mem, 0x80000000, machine->ram, 0); 447df1d8a1fSPaul Burton 448df1d8a1fSPaul Burton ddr_low_alias = g_new(MemoryRegion, 1); 449df1d8a1fSPaul Burton memory_region_init_alias(ddr_low_alias, NULL, "boston_low.ddr", 4509389d6ceSIgor Mammedov machine->ram, 0, 4519389d6ceSIgor Mammedov MIN(machine->ram_size, (256 * MiB))); 452df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0, ddr_low_alias, 0); 453df1d8a1fSPaul Burton 454df1d8a1fSPaul Burton xilinx_pcie_init(sys_mem, 0, 455d23b6caaSPhilippe Mathieu-Daudé 0x10000000, 32 * MiB, 456d23b6caaSPhilippe Mathieu-Daudé 0x40000000, 1 * GiB, 4572d5fac80SPhilippe Mathieu-Daudé get_cps_irq(&s->cps, 2), false); 458df1d8a1fSPaul Burton 459df1d8a1fSPaul Burton xilinx_pcie_init(sys_mem, 1, 460d23b6caaSPhilippe Mathieu-Daudé 0x12000000, 32 * MiB, 461d23b6caaSPhilippe Mathieu-Daudé 0x20000000, 512 * MiB, 4622d5fac80SPhilippe Mathieu-Daudé get_cps_irq(&s->cps, 1), false); 463df1d8a1fSPaul Burton 464df1d8a1fSPaul Burton pcie2 = xilinx_pcie_init(sys_mem, 2, 465d23b6caaSPhilippe Mathieu-Daudé 0x14000000, 32 * MiB, 466d23b6caaSPhilippe Mathieu-Daudé 0x16000000, 1 * MiB, 4672d5fac80SPhilippe Mathieu-Daudé get_cps_irq(&s->cps, 0), true); 468df1d8a1fSPaul Burton 469df1d8a1fSPaul Burton platreg = g_new(MemoryRegion, 1); 470df1d8a1fSPaul Burton memory_region_init_io(platreg, NULL, &boston_platreg_ops, s, 471df1d8a1fSPaul Burton "boston-platregs", 0x1000); 472df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0x17ffd000, platreg, 0); 473df1d8a1fSPaul Burton 474df1d8a1fSPaul Burton s->uart = serial_mm_init(sys_mem, 0x17ffe000, 2, 4752d5fac80SPhilippe Mathieu-Daudé get_cps_irq(&s->cps, 3), 10000000, 4769bca0edbSPeter Maydell serial_hd(0), DEVICE_NATIVE_ENDIAN); 477df1d8a1fSPaul Burton 478df1d8a1fSPaul Burton lcd = g_new(MemoryRegion, 1); 479df1d8a1fSPaul Burton memory_region_init_io(lcd, NULL, &boston_lcd_ops, s, "boston-lcd", 0x8); 480df1d8a1fSPaul Burton memory_region_add_subregion_overlap(sys_mem, 0x17fff000, lcd, 0); 481df1d8a1fSPaul Burton 4824ad6f6cbSPaolo Bonzini chr = qemu_chr_new("lcd", "vc:320x240", NULL); 483df1d8a1fSPaul Burton qemu_chr_fe_init(&s->lcd_display, chr, NULL); 484df1d8a1fSPaul Burton qemu_chr_fe_set_handlers(&s->lcd_display, NULL, NULL, 48581517ba3SAnton Nefedov boston_lcd_event, NULL, s, NULL, true); 486df1d8a1fSPaul Burton 487df1d8a1fSPaul Burton ahci = pci_create_simple_multifunction(&PCI_BRIDGE(&pcie2->root)->sec_bus, 488df1d8a1fSPaul Burton PCI_DEVFN(0, 0), 489df1d8a1fSPaul Burton true, TYPE_ICH9_AHCI); 490bbe3179aSJohn Snow g_assert(ARRAY_SIZE(hd) == ahci_get_num_ports(ahci)); 491bbe3179aSJohn Snow ide_drive_get(hd, ahci_get_num_ports(ahci)); 492df1d8a1fSPaul Burton ahci_ide_create_devs(ahci, hd); 493df1d8a1fSPaul Burton 494df1d8a1fSPaul Burton if (machine->firmware) { 495df1d8a1fSPaul Burton fw_size = load_image_targphys(machine->firmware, 496d23b6caaSPhilippe Mathieu-Daudé 0x1fc00000, 4 * MiB); 497df1d8a1fSPaul Burton if (fw_size == -1) { 498036a2604SMarkus Armbruster error_report("unable to load firmware image '%s'", 499df1d8a1fSPaul Burton machine->firmware); 500df1d8a1fSPaul Burton exit(1); 501df1d8a1fSPaul Burton } 502df1d8a1fSPaul Burton } else if (machine->kernel_filename) { 503df1d8a1fSPaul Burton fit_err = load_fit(&boston_fit_loader, machine->kernel_filename, s); 504df1d8a1fSPaul Burton if (fit_err) { 505036a2604SMarkus Armbruster error_report("unable to load FIT image"); 506df1d8a1fSPaul Burton exit(1); 507df1d8a1fSPaul Burton } 508df1d8a1fSPaul Burton 509df1d8a1fSPaul Burton gen_firmware(memory_region_get_ram_ptr(flash) + 0x7c00000, 510*283eae17SJiaxun Yang s->kernel_entry, s->fdt_base); 511df1d8a1fSPaul Burton } else if (!qtest_enabled()) { 512036a2604SMarkus Armbruster error_report("Please provide either a -kernel or -bios argument"); 513df1d8a1fSPaul Burton exit(1); 514df1d8a1fSPaul Burton } 515df1d8a1fSPaul Burton } 516df1d8a1fSPaul Burton 517df1d8a1fSPaul Burton static void boston_mach_class_init(MachineClass *mc) 518df1d8a1fSPaul Burton { 519df1d8a1fSPaul Burton mc->desc = "MIPS Boston"; 520df1d8a1fSPaul Burton mc->init = boston_mach_init; 521df1d8a1fSPaul Burton mc->block_default_type = IF_IDE; 522d23b6caaSPhilippe Mathieu-Daudé mc->default_ram_size = 1 * GiB; 5239389d6ceSIgor Mammedov mc->default_ram_id = "boston.ddr"; 524df1d8a1fSPaul Burton mc->max_cpus = 16; 525a7519f2bSIgor Mammedov mc->default_cpu_type = MIPS_CPU_TYPE_NAME("I6400"); 526df1d8a1fSPaul Burton } 527df1d8a1fSPaul Burton 528df1d8a1fSPaul Burton DEFINE_MACHINE("boston", boston_mach_class_init) 529