1 /* 2 * Model of Petalogix linux reference design targeting Xilinx Spartan ml605 3 * board. 4 * 5 * Copyright (c) 2011 Michal Simek <monstr@monstr.eu> 6 * Copyright (c) 2011 PetaLogix 7 * Copyright (c) 2009 Edgar E. Iglesias. 8 * 9 * Permission is hereby granted, free of charge, to any person obtaining a copy 10 * of this software and associated documentation files (the "Software"), to deal 11 * in the Software without restriction, including without limitation the rights 12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 13 * copies of the Software, and to permit persons to whom the Software is 14 * furnished to do so, subject to the following conditions: 15 * 16 * The above copyright notice and this permission notice shall be included in 17 * all copies or substantial portions of the Software. 18 * 19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 25 * THE SOFTWARE. 26 */ 27 28 #include "hw/sysbus.h" 29 #include "hw/hw.h" 30 #include "net/net.h" 31 #include "hw/block/flash.h" 32 #include "sysemu/sysemu.h" 33 #include "hw/devices.h" 34 #include "hw/boards.h" 35 #include "hw/xilinx.h" 36 #include "sysemu/blockdev.h" 37 #include "hw/char/serial.h" 38 #include "exec/address-spaces.h" 39 #include "hw/ssi.h" 40 41 #include "boot.h" 42 43 #include "hw/stream.h" 44 45 #define LMB_BRAM_SIZE (128 * 1024) 46 #define FLASH_SIZE (32 * 1024 * 1024) 47 48 #define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb" 49 50 #define NUM_SPI_FLASHES 4 51 52 #define SPI_BASEADDR 0x40a00000 53 #define MEMORY_BASEADDR 0x50000000 54 #define FLASH_BASEADDR 0x86000000 55 #define INTC_BASEADDR 0x81800000 56 #define TIMER_BASEADDR 0x83c00000 57 #define UART16550_BASEADDR 0x83e00000 58 #define AXIENET_BASEADDR 0x82780000 59 #define AXIDMA_BASEADDR 0x84600000 60 61 #define AXIDMA_IRQ1 0 62 #define AXIDMA_IRQ0 1 63 #define TIMER_IRQ 2 64 #define AXIENET_IRQ 3 65 #define SPI_IRQ 4 66 #define UART16550_IRQ 5 67 68 static void machine_cpu_reset(MicroBlazeCPU *cpu) 69 { 70 CPUMBState *env = &cpu->env; 71 72 env->pvr.regs[10] = 0x0e000000; /* virtex 6 */ 73 /* setup pvr to match kernel setting */ 74 env->pvr.regs[5] |= PVR5_DCACHE_WRITEBACK_MASK; 75 env->pvr.regs[0] |= PVR0_USE_FPU_MASK | PVR0_ENDI; 76 env->pvr.regs[0] = (env->pvr.regs[0] & ~PVR0_VERSION_MASK) | (0x14 << 8); 77 env->pvr.regs[2] ^= PVR2_USE_FPU2_MASK; 78 env->pvr.regs[4] = 0xc56b8000; 79 env->pvr.regs[5] = 0xc56be000; 80 } 81 82 static void 83 petalogix_ml605_init(QEMUMachineInitArgs *args) 84 { 85 ram_addr_t ram_size = args->ram_size; 86 MemoryRegion *address_space_mem = get_system_memory(); 87 DeviceState *dev, *dma, *eth0; 88 Object *ds, *cs; 89 MicroBlazeCPU *cpu; 90 SysBusDevice *busdev; 91 DriveInfo *dinfo; 92 int i; 93 hwaddr ddr_base = MEMORY_BASEADDR; 94 MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1); 95 MemoryRegion *phys_ram = g_new(MemoryRegion, 1); 96 qemu_irq irq[32]; 97 98 /* init CPUs */ 99 cpu = MICROBLAZE_CPU(object_new(TYPE_MICROBLAZE_CPU)); 100 object_property_set_bool(OBJECT(cpu), true, "realized", &error_abort); 101 102 /* Attach emulated BRAM through the LMB. */ 103 memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram", 104 LMB_BRAM_SIZE); 105 vmstate_register_ram_global(phys_lmb_bram); 106 memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram); 107 108 memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size); 109 vmstate_register_ram_global(phys_ram); 110 memory_region_add_subregion(address_space_mem, ddr_base, phys_ram); 111 112 dinfo = drive_get(IF_PFLASH, 0, 0); 113 /* 5th parameter 2 means bank-width 114 * 10th paremeter 0 means little-endian */ 115 pflash_cfi01_register(FLASH_BASEADDR, 116 NULL, "petalogix_ml605.flash", FLASH_SIZE, 117 dinfo ? dinfo->bdrv : NULL, (64 * 1024), 118 FLASH_SIZE >> 16, 119 2, 0x89, 0x18, 0x0000, 0x0, 0); 120 121 122 dev = qdev_create(NULL, "xlnx.xps-intc"); 123 qdev_prop_set_uint32(dev, "kind-of-intr", 1 << TIMER_IRQ); 124 qdev_init_nofail(dev); 125 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR); 126 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 127 qdev_get_gpio_in(DEVICE(cpu), MB_CPU_IRQ)); 128 for (i = 0; i < 32; i++) { 129 irq[i] = qdev_get_gpio_in(dev, i); 130 } 131 132 serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2, 133 irq[UART16550_IRQ], 115200, serial_hds[0], 134 DEVICE_LITTLE_ENDIAN); 135 136 /* 2 timers at irq 2 @ 100 Mhz. */ 137 xilinx_timer_create(TIMER_BASEADDR, irq[2], 0, 100 * 1000000); 138 139 /* axi ethernet and dma initialization. */ 140 qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet"); 141 eth0 = qdev_create(NULL, "xlnx.axi-ethernet"); 142 dma = qdev_create(NULL, "xlnx.axi-dma"); 143 144 /* FIXME: attach to the sysbus instead */ 145 object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0), 146 NULL); 147 object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma), 148 NULL); 149 150 ds = object_property_get_link(OBJECT(dma), 151 "axistream-connected-target", NULL); 152 cs = object_property_get_link(OBJECT(dma), 153 "axistream-control-connected-target", NULL); 154 xilinx_axiethernet_init(eth0, &nd_table[0], STREAM_SLAVE(ds), 155 STREAM_SLAVE(cs), 0x82780000, irq[3], 0x1000, 156 0x1000); 157 158 ds = object_property_get_link(OBJECT(eth0), 159 "axistream-connected-target", NULL); 160 cs = object_property_get_link(OBJECT(eth0), 161 "axistream-control-connected-target", NULL); 162 xilinx_axidma_init(dma, STREAM_SLAVE(ds), STREAM_SLAVE(cs), 0x84600000, 163 irq[1], irq[0], 100 * 1000000); 164 165 { 166 SSIBus *spi; 167 168 dev = qdev_create(NULL, "xlnx.xps-spi"); 169 qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES); 170 qdev_init_nofail(dev); 171 busdev = SYS_BUS_DEVICE(dev); 172 sysbus_mmio_map(busdev, 0, SPI_BASEADDR); 173 sysbus_connect_irq(busdev, 0, irq[SPI_IRQ]); 174 175 spi = (SSIBus *)qdev_get_child_bus(dev, "spi"); 176 177 for (i = 0; i < NUM_SPI_FLASHES; i++) { 178 qemu_irq cs_line; 179 180 dev = ssi_create_slave(spi, "n25q128"); 181 cs_line = qdev_get_gpio_in(dev, 0); 182 sysbus_connect_irq(busdev, i+1, cs_line); 183 } 184 } 185 186 microblaze_load_kernel(cpu, ddr_base, ram_size, 187 args->initrd_filename, 188 BINARY_DEVICE_TREE_FILE, 189 machine_cpu_reset); 190 191 } 192 193 static QEMUMachine petalogix_ml605_machine = { 194 .name = "petalogix-ml605", 195 .desc = "PetaLogix linux refdesign for xilinx ml605 little endian", 196 .init = petalogix_ml605_init, 197 .is_default = 0, 198 }; 199 200 static void petalogix_ml605_machine_init(void) 201 { 202 qemu_register_machine(&petalogix_ml605_machine); 203 } 204 205 machine_init(petalogix_ml605_machine_init); 206