100914b7dSMichal Simek /* 200914b7dSMichal Simek * Model of Petalogix linux reference design targeting Xilinx Spartan ml605 300914b7dSMichal Simek * board. 400914b7dSMichal Simek * 500914b7dSMichal Simek * Copyright (c) 2011 Michal Simek <monstr@monstr.eu> 600914b7dSMichal Simek * Copyright (c) 2011 PetaLogix 700914b7dSMichal Simek * Copyright (c) 2009 Edgar E. Iglesias. 800914b7dSMichal Simek * 900914b7dSMichal Simek * Permission is hereby granted, free of charge, to any person obtaining a copy 1000914b7dSMichal Simek * of this software and associated documentation files (the "Software"), to deal 1100914b7dSMichal Simek * in the Software without restriction, including without limitation the rights 1200914b7dSMichal Simek * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1300914b7dSMichal Simek * copies of the Software, and to permit persons to whom the Software is 1400914b7dSMichal Simek * furnished to do so, subject to the following conditions: 1500914b7dSMichal Simek * 1600914b7dSMichal Simek * The above copyright notice and this permission notice shall be included in 1700914b7dSMichal Simek * all copies or substantial portions of the Software. 1800914b7dSMichal Simek * 1900914b7dSMichal Simek * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 2000914b7dSMichal Simek * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 2100914b7dSMichal Simek * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 2200914b7dSMichal Simek * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2300914b7dSMichal Simek * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2400914b7dSMichal Simek * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2500914b7dSMichal Simek * THE SOFTWARE. 2600914b7dSMichal Simek */ 2700914b7dSMichal Simek 2883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2983c9f4caSPaolo Bonzini #include "hw/hw.h" 301422e32dSPaolo Bonzini #include "net/net.h" 310d09e41aSPaolo Bonzini #include "hw/block/flash.h" 329c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 33bd2be150SPeter Maydell #include "hw/devices.h" 3483c9f4caSPaolo Bonzini #include "hw/boards.h" 3583c9f4caSPaolo Bonzini #include "hw/xilinx.h" 369c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 370d09e41aSPaolo Bonzini #include "hw/char/serial.h" 38022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 3983c9f4caSPaolo Bonzini #include "hw/ssi.h" 4000914b7dSMichal Simek 4147b43a1fSPaolo Bonzini #include "boot.h" 42669b4983SPeter A. G. Crosthwaite 4383c9f4caSPaolo Bonzini #include "hw/stream.h" 4400914b7dSMichal Simek 4500914b7dSMichal Simek #define LMB_BRAM_SIZE (128 * 1024) 4600914b7dSMichal Simek #define FLASH_SIZE (32 * 1024 * 1024) 4700914b7dSMichal Simek 48d94e7434SPeter A. G. Crosthwaite #define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb" 4900914b7dSMichal Simek 50acd3b6beSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4 51acd3b6beSPeter A. G. Crosthwaite 528174196bSPeter Crosthwaite #define SPI_BASEADDR 0x40a00000 53d94e7434SPeter A. G. Crosthwaite #define MEMORY_BASEADDR 0x50000000 54d94e7434SPeter A. G. Crosthwaite #define FLASH_BASEADDR 0x86000000 55d94e7434SPeter A. G. Crosthwaite #define INTC_BASEADDR 0x81800000 56d94e7434SPeter A. G. Crosthwaite #define TIMER_BASEADDR 0x83c00000 57d94e7434SPeter A. G. Crosthwaite #define UART16550_BASEADDR 0x83e00000 58d94e7434SPeter A. G. Crosthwaite #define AXIENET_BASEADDR 0x82780000 59d94e7434SPeter A. G. Crosthwaite #define AXIDMA_BASEADDR 0x84600000 6000914b7dSMichal Simek 618174196bSPeter Crosthwaite #define AXIDMA_IRQ1 0 628174196bSPeter Crosthwaite #define AXIDMA_IRQ0 1 638174196bSPeter Crosthwaite #define TIMER_IRQ 2 648174196bSPeter Crosthwaite #define AXIENET_IRQ 3 658174196bSPeter Crosthwaite #define SPI_IRQ 4 668174196bSPeter Crosthwaite #define UART16550_IRQ 5 678174196bSPeter Crosthwaite 68bf494367SAndreas Färber static void machine_cpu_reset(MicroBlazeCPU *cpu) 69d94e7434SPeter A. G. Crosthwaite { 70bf494367SAndreas Färber CPUMBState *env = &cpu->env; 71bf494367SAndreas Färber 7200914b7dSMichal Simek env->pvr.regs[10] = 0x0e000000; /* virtex 6 */ 7300914b7dSMichal Simek /* setup pvr to match kernel setting */ 7400914b7dSMichal Simek env->pvr.regs[5] |= PVR5_DCACHE_WRITEBACK_MASK; 7500914b7dSMichal Simek env->pvr.regs[0] |= PVR0_USE_FPU_MASK | PVR0_ENDI; 7600914b7dSMichal Simek env->pvr.regs[0] = (env->pvr.regs[0] & ~PVR0_VERSION_MASK) | (0x14 << 8); 7700914b7dSMichal Simek env->pvr.regs[2] ^= PVR2_USE_FPU2_MASK; 7800914b7dSMichal Simek env->pvr.regs[4] = 0xc56b8000; 7900914b7dSMichal Simek env->pvr.regs[5] = 0xc56be000; 8000914b7dSMichal Simek } 8100914b7dSMichal Simek 8200914b7dSMichal Simek static void 835f072e1fSEduardo Habkost petalogix_ml605_init(QEMUMachineInitArgs *args) 8400914b7dSMichal Simek { 855f072e1fSEduardo Habkost ram_addr_t ram_size = args->ram_size; 8639186d8aSRichard Henderson MemoryRegion *address_space_mem = get_system_memory(); 87669b4983SPeter A. G. Crosthwaite DeviceState *dev, *dma, *eth0; 8842bb9c91SPeter Crosthwaite Object *ds, *cs; 89a9480e5dSAndreas Färber MicroBlazeCPU *cpu; 90acd3b6beSPeter A. G. Crosthwaite SysBusDevice *busdev; 9100914b7dSMichal Simek DriveInfo *dinfo; 9200914b7dSMichal Simek int i; 93a8170e5eSAvi Kivity hwaddr ddr_base = MEMORY_BASEADDR; 94d7973c77SAvi Kivity MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1); 95d7973c77SAvi Kivity MemoryRegion *phys_ram = g_new(MemoryRegion, 1); 9673c69456SAlistair Francis qemu_irq irq[32]; 9700914b7dSMichal Simek 9800914b7dSMichal Simek /* init CPUs */ 99a4550442SEdgar E. Iglesias cpu = MICROBLAZE_CPU(object_new(TYPE_MICROBLAZE_CPU)); 100a4550442SEdgar E. Iglesias object_property_set_bool(OBJECT(cpu), true, "realized", &error_abort); 10100914b7dSMichal Simek 10200914b7dSMichal Simek /* Attach emulated BRAM through the LMB. */ 1032c9b15caSPaolo Bonzini memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram", 10400914b7dSMichal Simek LMB_BRAM_SIZE); 105c5705a77SAvi Kivity vmstate_register_ram_global(phys_lmb_bram); 106d7973c77SAvi Kivity memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram); 10700914b7dSMichal Simek 1082c9b15caSPaolo Bonzini memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size); 109c5705a77SAvi Kivity vmstate_register_ram_global(phys_ram); 110d7973c77SAvi Kivity memory_region_add_subregion(address_space_mem, ddr_base, phys_ram); 11100914b7dSMichal Simek 11200914b7dSMichal Simek dinfo = drive_get(IF_PFLASH, 0, 0); 11300914b7dSMichal Simek /* 5th parameter 2 means bank-width 11400914b7dSMichal Simek * 10th paremeter 0 means little-endian */ 115cfe5f011SAvi Kivity pflash_cfi01_register(FLASH_BASEADDR, 116cfe5f011SAvi Kivity NULL, "petalogix_ml605.flash", FLASH_SIZE, 11700914b7dSMichal Simek dinfo ? dinfo->bdrv : NULL, (64 * 1024), 11800914b7dSMichal Simek FLASH_SIZE >> 16, 11901e0451aSAnthony Liguori 2, 0x89, 0x18, 0x0000, 0x0, 0); 12000914b7dSMichal Simek 12100914b7dSMichal Simek 12213c9bfbfSPeter Crosthwaite dev = qdev_create(NULL, "xlnx.xps-intc"); 12313c9bfbfSPeter Crosthwaite qdev_prop_set_uint32(dev, "kind-of-intr", 1 << TIMER_IRQ); 12413c9bfbfSPeter Crosthwaite qdev_init_nofail(dev); 12513c9bfbfSPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR); 12613c9bfbfSPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 12713c9bfbfSPeter Crosthwaite qdev_get_gpio_in(DEVICE(cpu), MB_CPU_IRQ)); 12800914b7dSMichal Simek for (i = 0; i < 32; i++) { 12900914b7dSMichal Simek irq[i] = qdev_get_gpio_in(dev, i); 13000914b7dSMichal Simek } 13100914b7dSMichal Simek 13239186d8aSRichard Henderson serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2, 1338174196bSPeter Crosthwaite irq[UART16550_IRQ], 115200, serial_hds[0], 1348174196bSPeter Crosthwaite DEVICE_LITTLE_ENDIAN); 13500914b7dSMichal Simek 13600914b7dSMichal Simek /* 2 timers at irq 2 @ 100 Mhz. */ 13729873712SPeter Crosthwaite dev = qdev_create(NULL, "xlnx.xps-timer"); 13829873712SPeter Crosthwaite qdev_prop_set_uint32(dev, "one-timer-only", 0); 13929873712SPeter Crosthwaite qdev_prop_set_uint32(dev, "clock-frequency", 100 * 1000000); 14029873712SPeter Crosthwaite qdev_init_nofail(dev); 14129873712SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR); 14229873712SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ]); 14300914b7dSMichal Simek 144669b4983SPeter A. G. Crosthwaite /* axi ethernet and dma initialization. */ 145dada5c7eSPeter Crosthwaite qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet"); 146dada5c7eSPeter Crosthwaite eth0 = qdev_create(NULL, "xlnx.axi-ethernet"); 147669b4983SPeter A. G. Crosthwaite dma = qdev_create(NULL, "xlnx.axi-dma"); 14800914b7dSMichal Simek 149669b4983SPeter A. G. Crosthwaite /* FIXME: attach to the sysbus instead */ 150b19ceaadSPeter Crosthwaite object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0), 151b19ceaadSPeter Crosthwaite NULL); 15254ff2a39SPeter Crosthwaite object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma), 15354ff2a39SPeter Crosthwaite NULL); 154669b4983SPeter A. G. Crosthwaite 15542bb9c91SPeter Crosthwaite ds = object_property_get_link(OBJECT(dma), 156e1500e35SPeter Crosthwaite "axistream-connected-target", NULL); 15742bb9c91SPeter Crosthwaite cs = object_property_get_link(OBJECT(dma), 15842bb9c91SPeter Crosthwaite "axistream-control-connected-target", NULL); 159*d91a68a7SPeter Crosthwaite qdev_set_nic_properties(eth0, &nd_table[0]); 160*d91a68a7SPeter Crosthwaite qdev_prop_set_uint32(eth0, "rxmem", 0x1000); 161*d91a68a7SPeter Crosthwaite qdev_prop_set_uint32(eth0, "txmem", 0x1000); 162*d91a68a7SPeter Crosthwaite object_property_set_link(OBJECT(eth0), OBJECT(ds), 163*d91a68a7SPeter Crosthwaite "axistream-connected", &error_abort); 164*d91a68a7SPeter Crosthwaite object_property_set_link(OBJECT(eth0), OBJECT(cs), 165*d91a68a7SPeter Crosthwaite "axistream-control-connected", &error_abort); 166*d91a68a7SPeter Crosthwaite qdev_init_nofail(eth0); 167*d91a68a7SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(eth0), 0, AXIENET_BASEADDR); 168*d91a68a7SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(eth0), 0, irq[AXIENET_IRQ]); 169669b4983SPeter A. G. Crosthwaite 17042bb9c91SPeter Crosthwaite ds = object_property_get_link(OBJECT(eth0), 17155b3e0c2SPeter Crosthwaite "axistream-connected-target", NULL); 17242bb9c91SPeter Crosthwaite cs = object_property_get_link(OBJECT(eth0), 17342bb9c91SPeter Crosthwaite "axistream-control-connected-target", NULL); 174*d91a68a7SPeter Crosthwaite qdev_prop_set_uint32(dma, "freqhz", 100 * 1000000); 175*d91a68a7SPeter Crosthwaite object_property_set_link(OBJECT(dma), OBJECT(ds), 176*d91a68a7SPeter Crosthwaite "axistream-connected", &error_abort); 177*d91a68a7SPeter Crosthwaite object_property_set_link(OBJECT(dma), OBJECT(cs), 178*d91a68a7SPeter Crosthwaite "axistream-control-connected", &error_abort); 179*d91a68a7SPeter Crosthwaite qdev_init_nofail(dma); 180*d91a68a7SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, AXIDMA_BASEADDR); 181*d91a68a7SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(dma), 0, irq[AXIDMA_IRQ0]); 182*d91a68a7SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(dma), 1, irq[AXIDMA_IRQ1]); 18300914b7dSMichal Simek 184acd3b6beSPeter A. G. Crosthwaite { 185acd3b6beSPeter A. G. Crosthwaite SSIBus *spi; 186acd3b6beSPeter A. G. Crosthwaite 187acd3b6beSPeter A. G. Crosthwaite dev = qdev_create(NULL, "xlnx.xps-spi"); 188acd3b6beSPeter A. G. Crosthwaite qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES); 189acd3b6beSPeter A. G. Crosthwaite qdev_init_nofail(dev); 1901356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 1918174196bSPeter Crosthwaite sysbus_mmio_map(busdev, 0, SPI_BASEADDR); 1928174196bSPeter Crosthwaite sysbus_connect_irq(busdev, 0, irq[SPI_IRQ]); 193acd3b6beSPeter A. G. Crosthwaite 194acd3b6beSPeter A. G. Crosthwaite spi = (SSIBus *)qdev_get_child_bus(dev, "spi"); 195acd3b6beSPeter A. G. Crosthwaite 196acd3b6beSPeter A. G. Crosthwaite for (i = 0; i < NUM_SPI_FLASHES; i++) { 197acd3b6beSPeter A. G. Crosthwaite qemu_irq cs_line; 198acd3b6beSPeter A. G. Crosthwaite 199e641080fSPeter Crosthwaite dev = ssi_create_slave(spi, "n25q128"); 200acd3b6beSPeter A. G. Crosthwaite cs_line = qdev_get_gpio_in(dev, 0); 201acd3b6beSPeter A. G. Crosthwaite sysbus_connect_irq(busdev, i+1, cs_line); 202acd3b6beSPeter A. G. Crosthwaite } 203acd3b6beSPeter A. G. Crosthwaite } 204acd3b6beSPeter A. G. Crosthwaite 205d0b022a0SEdgar E. Iglesias microblaze_load_kernel(cpu, ddr_base, ram_size, 206ec426ff8SEdgar E. Iglesias args->initrd_filename, 207d0b022a0SEdgar E. Iglesias BINARY_DEVICE_TREE_FILE, 208d94e7434SPeter A. G. Crosthwaite machine_cpu_reset); 20900914b7dSMichal Simek 21000914b7dSMichal Simek } 21100914b7dSMichal Simek 21200914b7dSMichal Simek static QEMUMachine petalogix_ml605_machine = { 21300914b7dSMichal Simek .name = "petalogix-ml605", 21400914b7dSMichal Simek .desc = "PetaLogix linux refdesign for xilinx ml605 little endian", 21500914b7dSMichal Simek .init = petalogix_ml605_init, 216e4ada29eSAvik Sil .is_default = 0, 21700914b7dSMichal Simek }; 21800914b7dSMichal Simek 21900914b7dSMichal Simek static void petalogix_ml605_machine_init(void) 22000914b7dSMichal Simek { 22100914b7dSMichal Simek qemu_register_machine(&petalogix_ml605_machine); 22200914b7dSMichal Simek } 22300914b7dSMichal Simek 22400914b7dSMichal Simek machine_init(petalogix_ml605_machine_init); 225