xref: /qemu/hw/microblaze/petalogix_ml605_mmu.c (revision a4fb331dab20e3da6f0189f0cbb02208673f7cfd)
100914b7dSMichal Simek /*
200914b7dSMichal Simek  * Model of Petalogix linux reference design targeting Xilinx Spartan ml605
300914b7dSMichal Simek  * board.
400914b7dSMichal Simek  *
500914b7dSMichal Simek  * Copyright (c) 2011 Michal Simek <monstr@monstr.eu>
600914b7dSMichal Simek  * Copyright (c) 2011 PetaLogix
700914b7dSMichal Simek  * Copyright (c) 2009 Edgar E. Iglesias.
800914b7dSMichal Simek  *
900914b7dSMichal Simek  * Permission is hereby granted, free of charge, to any person obtaining a copy
1000914b7dSMichal Simek  * of this software and associated documentation files (the "Software"), to deal
1100914b7dSMichal Simek  * in the Software without restriction, including without limitation the rights
1200914b7dSMichal Simek  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1300914b7dSMichal Simek  * copies of the Software, and to permit persons to whom the Software is
1400914b7dSMichal Simek  * furnished to do so, subject to the following conditions:
1500914b7dSMichal Simek  *
1600914b7dSMichal Simek  * The above copyright notice and this permission notice shall be included in
1700914b7dSMichal Simek  * all copies or substantial portions of the Software.
1800914b7dSMichal Simek  *
1900914b7dSMichal Simek  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
2000914b7dSMichal Simek  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2100914b7dSMichal Simek  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2200914b7dSMichal Simek  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2300914b7dSMichal Simek  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2400914b7dSMichal Simek  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2500914b7dSMichal Simek  * THE SOFTWARE.
2600914b7dSMichal Simek  */
2700914b7dSMichal Simek 
288fd9deceSPeter Maydell #include "qemu/osdep.h"
29*a4fb331dSPhilippe Mathieu-Daudé #include "qemu/units.h"
30da34e65cSMarkus Armbruster #include "qapi/error.h"
314771d756SPaolo Bonzini #include "qemu-common.h"
324771d756SPaolo Bonzini #include "cpu.h"
3383c9f4caSPaolo Bonzini #include "hw/sysbus.h"
3483c9f4caSPaolo Bonzini #include "hw/hw.h"
351422e32dSPaolo Bonzini #include "net/net.h"
360d09e41aSPaolo Bonzini #include "hw/block/flash.h"
379c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
38bd2be150SPeter Maydell #include "hw/devices.h"
3983c9f4caSPaolo Bonzini #include "hw/boards.h"
400d09e41aSPaolo Bonzini #include "hw/char/serial.h"
41022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
428fd06719SAlistair Francis #include "hw/ssi/ssi.h"
4300914b7dSMichal Simek 
4447b43a1fSPaolo Bonzini #include "boot.h"
45669b4983SPeter A. G. Crosthwaite 
4683c9f4caSPaolo Bonzini #include "hw/stream.h"
4700914b7dSMichal Simek 
48*a4fb331dSPhilippe Mathieu-Daudé #define LMB_BRAM_SIZE  (128 * KiB)
49*a4fb331dSPhilippe Mathieu-Daudé #define FLASH_SIZE     (32 * MiB)
5000914b7dSMichal Simek 
51d94e7434SPeter A. G. Crosthwaite #define BINARY_DEVICE_TREE_FILE "petalogix-ml605.dtb"
5200914b7dSMichal Simek 
53acd3b6beSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4
54acd3b6beSPeter A. G. Crosthwaite 
558174196bSPeter Crosthwaite #define SPI_BASEADDR 0x40a00000
56d94e7434SPeter A. G. Crosthwaite #define MEMORY_BASEADDR 0x50000000
57d94e7434SPeter A. G. Crosthwaite #define FLASH_BASEADDR 0x86000000
58d94e7434SPeter A. G. Crosthwaite #define INTC_BASEADDR 0x81800000
59d94e7434SPeter A. G. Crosthwaite #define TIMER_BASEADDR 0x83c00000
60d94e7434SPeter A. G. Crosthwaite #define UART16550_BASEADDR 0x83e00000
61d94e7434SPeter A. G. Crosthwaite #define AXIENET_BASEADDR 0x82780000
62d94e7434SPeter A. G. Crosthwaite #define AXIDMA_BASEADDR 0x84600000
6300914b7dSMichal Simek 
648174196bSPeter Crosthwaite #define AXIDMA_IRQ1         0
658174196bSPeter Crosthwaite #define AXIDMA_IRQ0         1
668174196bSPeter Crosthwaite #define TIMER_IRQ           2
678174196bSPeter Crosthwaite #define AXIENET_IRQ         3
688174196bSPeter Crosthwaite #define SPI_IRQ             4
698174196bSPeter Crosthwaite #define UART16550_IRQ       5
708174196bSPeter Crosthwaite 
7100914b7dSMichal Simek static void
723ef96221SMarcel Apfelbaum petalogix_ml605_init(MachineState *machine)
7300914b7dSMichal Simek {
743ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
7539186d8aSRichard Henderson     MemoryRegion *address_space_mem = get_system_memory();
76669b4983SPeter A. G. Crosthwaite     DeviceState *dev, *dma, *eth0;
7742bb9c91SPeter Crosthwaite     Object *ds, *cs;
78a9480e5dSAndreas Färber     MicroBlazeCPU *cpu;
79acd3b6beSPeter A. G. Crosthwaite     SysBusDevice *busdev;
8000914b7dSMichal Simek     DriveInfo *dinfo;
8100914b7dSMichal Simek     int i;
82d7973c77SAvi Kivity     MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1);
83d7973c77SAvi Kivity     MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
8473c69456SAlistair Francis     qemu_irq irq[32];
8500914b7dSMichal Simek 
8600914b7dSMichal Simek     /* init CPUs */
87a4550442SEdgar E. Iglesias     cpu = MICROBLAZE_CPU(object_new(TYPE_MICROBLAZE_CPU));
88a7e00e25SEdgar E. Iglesias     object_property_set_str(OBJECT(cpu), "8.10.a", "version", &error_abort);
894e5d45aeSAlistair Francis     /* Use FPU but don't use floating point conversion and square
904e5d45aeSAlistair Francis      * root instructions
914e5d45aeSAlistair Francis      */
924e5d45aeSAlistair Francis     object_property_set_int(OBJECT(cpu), 1, "use-fpu", &error_abort);
93a6c3ed24SAlistair Francis     object_property_set_bool(OBJECT(cpu), true, "dcache-writeback",
94a6c3ed24SAlistair Francis                              &error_abort);
95a88bbb00SAlistair Francis     object_property_set_bool(OBJECT(cpu), true, "endianness", &error_abort);
96a4550442SEdgar E. Iglesias     object_property_set_bool(OBJECT(cpu), true, "realized", &error_abort);
9700914b7dSMichal Simek 
9800914b7dSMichal Simek     /* Attach emulated BRAM through the LMB.  */
9998a99ce0SPeter Maydell     memory_region_init_ram(phys_lmb_bram, NULL, "petalogix_ml605.lmb_bram",
100f8ed85acSMarkus Armbruster                            LMB_BRAM_SIZE, &error_fatal);
101d7973c77SAvi Kivity     memory_region_add_subregion(address_space_mem, 0x00000000, phys_lmb_bram);
10200914b7dSMichal Simek 
10398a99ce0SPeter Maydell     memory_region_init_ram(phys_ram, NULL, "petalogix_ml605.ram", ram_size,
104f8ed85acSMarkus Armbruster                            &error_fatal);
105f55f8852SPeter Crosthwaite     memory_region_add_subregion(address_space_mem, MEMORY_BASEADDR, phys_ram);
10600914b7dSMichal Simek 
10700914b7dSMichal Simek     dinfo = drive_get(IF_PFLASH, 0, 0);
10800914b7dSMichal Simek     /* 5th parameter 2 means bank-width
10900914b7dSMichal Simek      * 10th paremeter 0 means little-endian */
110cfe5f011SAvi Kivity     pflash_cfi01_register(FLASH_BASEADDR,
111cfe5f011SAvi Kivity                           NULL, "petalogix_ml605.flash", FLASH_SIZE,
1124be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
113*a4fb331dSPhilippe Mathieu-Daudé                           64 * KiB, FLASH_SIZE >> 16,
11401e0451aSAnthony Liguori                           2, 0x89, 0x18, 0x0000, 0x0, 0);
11500914b7dSMichal Simek 
11600914b7dSMichal Simek 
11713c9bfbfSPeter Crosthwaite     dev = qdev_create(NULL, "xlnx.xps-intc");
11813c9bfbfSPeter Crosthwaite     qdev_prop_set_uint32(dev, "kind-of-intr", 1 << TIMER_IRQ);
11913c9bfbfSPeter Crosthwaite     qdev_init_nofail(dev);
12013c9bfbfSPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR);
12113c9bfbfSPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
12213c9bfbfSPeter Crosthwaite                        qdev_get_gpio_in(DEVICE(cpu), MB_CPU_IRQ));
12300914b7dSMichal Simek     for (i = 0; i < 32; i++) {
12400914b7dSMichal Simek         irq[i] = qdev_get_gpio_in(dev, i);
12500914b7dSMichal Simek     }
12600914b7dSMichal Simek 
12739186d8aSRichard Henderson     serial_mm_init(address_space_mem, UART16550_BASEADDR + 0x1000, 2,
1289bca0edbSPeter Maydell                    irq[UART16550_IRQ], 115200, serial_hd(0),
1298174196bSPeter Crosthwaite                    DEVICE_LITTLE_ENDIAN);
13000914b7dSMichal Simek 
13100914b7dSMichal Simek     /* 2 timers at irq 2 @ 100 Mhz.  */
13229873712SPeter Crosthwaite     dev = qdev_create(NULL, "xlnx.xps-timer");
13329873712SPeter Crosthwaite     qdev_prop_set_uint32(dev, "one-timer-only", 0);
13429873712SPeter Crosthwaite     qdev_prop_set_uint32(dev, "clock-frequency", 100 * 1000000);
13529873712SPeter Crosthwaite     qdev_init_nofail(dev);
13629873712SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR);
13729873712SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ]);
13800914b7dSMichal Simek 
139669b4983SPeter A. G. Crosthwaite     /* axi ethernet and dma initialization. */
140dada5c7eSPeter Crosthwaite     qemu_check_nic_model(&nd_table[0], "xlnx.axi-ethernet");
141dada5c7eSPeter Crosthwaite     eth0 = qdev_create(NULL, "xlnx.axi-ethernet");
142669b4983SPeter A. G. Crosthwaite     dma = qdev_create(NULL, "xlnx.axi-dma");
14300914b7dSMichal Simek 
144669b4983SPeter A. G. Crosthwaite     /* FIXME: attach to the sysbus instead */
145b19ceaadSPeter Crosthwaite     object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0),
146b19ceaadSPeter Crosthwaite                               NULL);
14754ff2a39SPeter Crosthwaite     object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma),
14854ff2a39SPeter Crosthwaite                               NULL);
149669b4983SPeter A. G. Crosthwaite 
15042bb9c91SPeter Crosthwaite     ds = object_property_get_link(OBJECT(dma),
151e1500e35SPeter Crosthwaite                                   "axistream-connected-target", NULL);
15242bb9c91SPeter Crosthwaite     cs = object_property_get_link(OBJECT(dma),
15342bb9c91SPeter Crosthwaite                                   "axistream-control-connected-target", NULL);
154d91a68a7SPeter Crosthwaite     qdev_set_nic_properties(eth0, &nd_table[0]);
155d91a68a7SPeter Crosthwaite     qdev_prop_set_uint32(eth0, "rxmem", 0x1000);
156d91a68a7SPeter Crosthwaite     qdev_prop_set_uint32(eth0, "txmem", 0x1000);
157d91a68a7SPeter Crosthwaite     object_property_set_link(OBJECT(eth0), OBJECT(ds),
158d91a68a7SPeter Crosthwaite                              "axistream-connected", &error_abort);
159d91a68a7SPeter Crosthwaite     object_property_set_link(OBJECT(eth0), OBJECT(cs),
160d91a68a7SPeter Crosthwaite                              "axistream-control-connected", &error_abort);
161d91a68a7SPeter Crosthwaite     qdev_init_nofail(eth0);
162d91a68a7SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(eth0), 0, AXIENET_BASEADDR);
163d91a68a7SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(eth0), 0, irq[AXIENET_IRQ]);
164669b4983SPeter A. G. Crosthwaite 
16542bb9c91SPeter Crosthwaite     ds = object_property_get_link(OBJECT(eth0),
16655b3e0c2SPeter Crosthwaite                                   "axistream-connected-target", NULL);
16742bb9c91SPeter Crosthwaite     cs = object_property_get_link(OBJECT(eth0),
16842bb9c91SPeter Crosthwaite                                   "axistream-control-connected-target", NULL);
169d91a68a7SPeter Crosthwaite     qdev_prop_set_uint32(dma, "freqhz", 100 * 1000000);
170d91a68a7SPeter Crosthwaite     object_property_set_link(OBJECT(dma), OBJECT(ds),
171d91a68a7SPeter Crosthwaite                              "axistream-connected", &error_abort);
172d91a68a7SPeter Crosthwaite     object_property_set_link(OBJECT(dma), OBJECT(cs),
173d91a68a7SPeter Crosthwaite                              "axistream-control-connected", &error_abort);
174d91a68a7SPeter Crosthwaite     qdev_init_nofail(dma);
175d91a68a7SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, AXIDMA_BASEADDR);
176d91a68a7SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dma), 0, irq[AXIDMA_IRQ0]);
177d91a68a7SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dma), 1, irq[AXIDMA_IRQ1]);
17800914b7dSMichal Simek 
179acd3b6beSPeter A. G. Crosthwaite     {
180acd3b6beSPeter A. G. Crosthwaite         SSIBus *spi;
181acd3b6beSPeter A. G. Crosthwaite 
182acd3b6beSPeter A. G. Crosthwaite         dev = qdev_create(NULL, "xlnx.xps-spi");
183acd3b6beSPeter A. G. Crosthwaite         qdev_prop_set_uint8(dev, "num-ss-bits", NUM_SPI_FLASHES);
184acd3b6beSPeter A. G. Crosthwaite         qdev_init_nofail(dev);
1851356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
1868174196bSPeter Crosthwaite         sysbus_mmio_map(busdev, 0, SPI_BASEADDR);
1878174196bSPeter Crosthwaite         sysbus_connect_irq(busdev, 0, irq[SPI_IRQ]);
188acd3b6beSPeter A. G. Crosthwaite 
189acd3b6beSPeter A. G. Crosthwaite         spi = (SSIBus *)qdev_get_child_bus(dev, "spi");
190acd3b6beSPeter A. G. Crosthwaite 
191acd3b6beSPeter A. G. Crosthwaite         for (i = 0; i < NUM_SPI_FLASHES; i++) {
19273bce518SPaolo Bonzini             DriveInfo *dinfo = drive_get_next(IF_MTD);
193acd3b6beSPeter A. G. Crosthwaite             qemu_irq cs_line;
194acd3b6beSPeter A. G. Crosthwaite 
19573bce518SPaolo Bonzini             dev = ssi_create_slave_no_init(spi, "n25q128");
19673bce518SPaolo Bonzini             if (dinfo) {
19773bce518SPaolo Bonzini                 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
19873bce518SPaolo Bonzini                                     &error_fatal);
19973bce518SPaolo Bonzini             }
20073bce518SPaolo Bonzini             qdev_init_nofail(dev);
20173bce518SPaolo Bonzini 
202de77914eSPeter Crosthwaite             cs_line = qdev_get_gpio_in_named(dev, SSI_GPIO_CS, 0);
203acd3b6beSPeter A. G. Crosthwaite             sysbus_connect_irq(busdev, i+1, cs_line);
204acd3b6beSPeter A. G. Crosthwaite         }
205acd3b6beSPeter A. G. Crosthwaite     }
206acd3b6beSPeter A. G. Crosthwaite 
207a87310a6SAlistair Francis     /* setup PVR to match kernel settings */
208a87310a6SAlistair Francis     cpu->env.pvr.regs[4] = 0xc56b8000;
209a87310a6SAlistair Francis     cpu->env.pvr.regs[5] = 0xc56be000;
210a87310a6SAlistair Francis     cpu->env.pvr.regs[10] = 0x0e000000; /* virtex 6 */
211a87310a6SAlistair Francis 
212f55f8852SPeter Crosthwaite     microblaze_load_kernel(cpu, MEMORY_BASEADDR, ram_size,
2133ef96221SMarcel Apfelbaum                            machine->initrd_filename,
214d0b022a0SEdgar E. Iglesias                            BINARY_DEVICE_TREE_FILE,
215a87310a6SAlistair Francis                            NULL);
21600914b7dSMichal Simek 
21700914b7dSMichal Simek }
21800914b7dSMichal Simek 
219e264d29dSEduardo Habkost static void petalogix_ml605_machine_init(MachineClass *mc)
22000914b7dSMichal Simek {
221e264d29dSEduardo Habkost     mc->desc = "PetaLogix linux refdesign for xilinx ml605 little endian";
222e264d29dSEduardo Habkost     mc->init = petalogix_ml605_init;
223e264d29dSEduardo Habkost     mc->is_default = 0;
22400914b7dSMichal Simek }
22500914b7dSMichal Simek 
226e264d29dSEduardo Habkost DEFINE_MACHINE("petalogix-ml605", petalogix_ml605_machine_init)
227