xref: /qemu/hw/loongarch/virt.c (revision f5cce57f6aca89c83b7f99b11b93ad9212b1573e)
1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2a8a506c3SXiaojuan Yang /*
3a8a506c3SXiaojuan Yang  * QEMU loongson 3a5000 develop board emulation
4a8a506c3SXiaojuan Yang  *
5a8a506c3SXiaojuan Yang  * Copyright (c) 2021 Loongson Technology Corporation Limited
6a8a506c3SXiaojuan Yang  */
7a8a506c3SXiaojuan Yang #include "qemu/osdep.h"
8a8a506c3SXiaojuan Yang #include "qemu/units.h"
9a8a506c3SXiaojuan Yang #include "qemu/datadir.h"
10a8a506c3SXiaojuan Yang #include "qapi/error.h"
11a8a506c3SXiaojuan Yang #include "hw/boards.h"
12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h"
13a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h"
14a8a506c3SXiaojuan Yang #include "sysemu/qtest.h"
15a8a506c3SXiaojuan Yang #include "sysemu/runstate.h"
16a8a506c3SXiaojuan Yang #include "sysemu/reset.h"
17a8a506c3SXiaojuan Yang #include "sysemu/rtc.h"
18a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h"
19a8a506c3SXiaojuan Yang #include "exec/address-spaces.h"
20dc93b8dfSXiaojuan Yang #include "hw/irq.h"
21dc93b8dfSXiaojuan Yang #include "net/net.h"
226a6f26f4SXiaojuan Yang #include "hw/loader.h"
236a6f26f4SXiaojuan Yang #include "elf.h"
2469d9c74fSXiaojuan Yang #include "hw/intc/loongarch_ipi.h"
2569d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h"
2669d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h"
2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h"
2869d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h"
29dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h"
30dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h"
3127ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h"
32a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h"
333efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h"
34735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h"
35735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h"
36735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h"
37735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h"
38fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h"
39fda3f15bSXiaojuan Yang #include <libfdt.h>
40a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h"
41a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h"
42f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h"
43c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h"
443dfbb6deSXiaojuan Yang #include "sysemu/tpm.h"
45288431a1SXiaojuan Yang #include "sysemu/block-backend.h"
46288431a1SXiaojuan Yang #include "hw/block/flash.h"
47cc37d98bSRichard Henderson #include "qemu/error-report.h"
48cc37d98bSRichard Henderson 
49c6e9847fSXianglai Li static PFlashCFI01 *virt_flash_create1(LoongArchMachineState *lams,
50c6e9847fSXianglai Li                                        const char *name,
51c6e9847fSXianglai Li                                        const char *alias_prop_name)
52288431a1SXiaojuan Yang {
53288431a1SXiaojuan Yang     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
54288431a1SXiaojuan Yang 
55288431a1SXiaojuan Yang     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
56288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "width", 4);
57288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "device-width", 2);
58288431a1SXiaojuan Yang     qdev_prop_set_bit(dev, "big-endian", false);
59288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id0", 0x89);
60288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id1", 0x18);
61288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id2", 0x00);
62288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id3", 0x00);
63c6e9847fSXianglai Li     qdev_prop_set_string(dev, "name", name);
64c6e9847fSXianglai Li     object_property_add_child(OBJECT(lams), name, OBJECT(dev));
65c6e9847fSXianglai Li     object_property_add_alias(OBJECT(lams), alias_prop_name,
66288431a1SXiaojuan Yang                               OBJECT(dev), "drive");
67c6e9847fSXianglai Li     return PFLASH_CFI01(dev);
68c6e9847fSXianglai Li }
69288431a1SXiaojuan Yang 
70c6e9847fSXianglai Li static void virt_flash_create(LoongArchMachineState *lams)
71c6e9847fSXianglai Li {
72c6e9847fSXianglai Li     lams->flash[0] = virt_flash_create1(lams, "virt.flash0", "pflash0");
73c6e9847fSXianglai Li     lams->flash[1] = virt_flash_create1(lams, "virt.flash1", "pflash1");
74c6e9847fSXianglai Li }
75c6e9847fSXianglai Li 
76c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash,
77c6e9847fSXianglai Li                             hwaddr base, hwaddr size,
78c6e9847fSXianglai Li                             MemoryRegion *sysmem)
79c6e9847fSXianglai Li {
80c6e9847fSXianglai Li     DeviceState *dev = DEVICE(flash);
81c6e9847fSXianglai Li     BlockBackend *blk;
82c6e9847fSXianglai Li     hwaddr real_size = size;
83c6e9847fSXianglai Li 
84c6e9847fSXianglai Li     blk = pflash_cfi01_get_blk(flash);
85c6e9847fSXianglai Li     if (blk) {
86c6e9847fSXianglai Li         real_size = blk_getlength(blk);
87c6e9847fSXianglai Li         assert(real_size && real_size <= size);
88c6e9847fSXianglai Li     }
89c6e9847fSXianglai Li 
90c6e9847fSXianglai Li     assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE));
91c6e9847fSXianglai Li     assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
92c6e9847fSXianglai Li 
93c6e9847fSXianglai Li     qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE);
94c6e9847fSXianglai Li     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
95c6e9847fSXianglai Li     memory_region_add_subregion(sysmem, base,
96c6e9847fSXianglai Li                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
97288431a1SXiaojuan Yang }
98288431a1SXiaojuan Yang 
99288431a1SXiaojuan Yang static void virt_flash_map(LoongArchMachineState *lams,
100288431a1SXiaojuan Yang                            MemoryRegion *sysmem)
101288431a1SXiaojuan Yang {
102c6e9847fSXianglai Li     PFlashCFI01 *flash0 = lams->flash[0];
103c6e9847fSXianglai Li     PFlashCFI01 *flash1 = lams->flash[1];
104288431a1SXiaojuan Yang 
105c6e9847fSXianglai Li     virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem);
106c6e9847fSXianglai Li     virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem);
107288431a1SXiaojuan Yang }
108288431a1SXiaojuan Yang 
109a0663efdSSong Gao static void fdt_add_cpuic_node(LoongArchMachineState *lams,
110a0663efdSSong Gao                                uint32_t *cpuintc_phandle)
111a0663efdSSong Gao {
112a0663efdSSong Gao     MachineState *ms = MACHINE(lams);
113a0663efdSSong Gao     char *nodename;
114a0663efdSSong Gao 
115a0663efdSSong Gao     *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
116a0663efdSSong Gao     nodename = g_strdup_printf("/cpuic");
117a0663efdSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
118a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle);
119a0663efdSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
120a0663efdSSong Gao                             "loongson,cpu-interrupt-controller");
121a0663efdSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
122a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
123a0663efdSSong Gao     g_free(nodename);
124a0663efdSSong Gao }
125a0663efdSSong Gao 
126975a5afeSSong Gao static void fdt_add_eiointc_node(LoongArchMachineState *lams,
127975a5afeSSong Gao                                   uint32_t *cpuintc_phandle,
128975a5afeSSong Gao                                   uint32_t *eiointc_phandle)
129975a5afeSSong Gao {
130975a5afeSSong Gao     MachineState *ms = MACHINE(lams);
131975a5afeSSong Gao     char *nodename;
132975a5afeSSong Gao     hwaddr extioi_base = APIC_BASE;
133975a5afeSSong Gao     hwaddr extioi_size = EXTIOI_SIZE;
134975a5afeSSong Gao 
135975a5afeSSong Gao     *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
136975a5afeSSong Gao     nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base);
137975a5afeSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
138975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle);
139975a5afeSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
140975a5afeSSong Gao                             "loongson,ls2k2000-eiointc");
141975a5afeSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
142975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
143975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
144975a5afeSSong Gao                           *cpuintc_phandle);
145975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3);
146975a5afeSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0,
147975a5afeSSong Gao                            extioi_base, 0x0, extioi_size);
148975a5afeSSong Gao     g_free(nodename);
149975a5afeSSong Gao }
150975a5afeSSong Gao 
1512904f50aSSong Gao static void fdt_add_pch_pic_node(LoongArchMachineState *lams,
1522904f50aSSong Gao                                  uint32_t *eiointc_phandle,
1532904f50aSSong Gao                                  uint32_t *pch_pic_phandle)
1542904f50aSSong Gao {
1552904f50aSSong Gao     MachineState *ms = MACHINE(lams);
1562904f50aSSong Gao     char *nodename;
1572904f50aSSong Gao     hwaddr pch_pic_base = VIRT_PCH_REG_BASE;
1582904f50aSSong Gao     hwaddr pch_pic_size = VIRT_PCH_REG_SIZE;
1592904f50aSSong Gao 
1602904f50aSSong Gao     *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt);
1612904f50aSSong Gao     nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base);
1622904f50aSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
1632904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt,  nodename, "phandle", *pch_pic_phandle);
1642904f50aSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
1652904f50aSSong Gao                             "loongson,pch-pic-1.0");
1662904f50aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0,
1672904f50aSSong Gao                            pch_pic_base, 0, pch_pic_size);
1682904f50aSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
1692904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2);
1702904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
1712904f50aSSong Gao                           *eiointc_phandle);
1722904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0);
1732904f50aSSong Gao     g_free(nodename);
1742904f50aSSong Gao }
1752904f50aSSong Gao 
176572d45e5SSong Gao static void fdt_add_pch_msi_node(LoongArchMachineState *lams,
177572d45e5SSong Gao                                  uint32_t *eiointc_phandle,
178572d45e5SSong Gao                                  uint32_t *pch_msi_phandle)
179572d45e5SSong Gao {
180572d45e5SSong Gao     MachineState *ms = MACHINE(lams);
181572d45e5SSong Gao     char *nodename;
182572d45e5SSong Gao     hwaddr pch_msi_base = VIRT_PCH_MSI_ADDR_LOW;
183572d45e5SSong Gao     hwaddr pch_msi_size = VIRT_PCH_MSI_SIZE;
184572d45e5SSong Gao 
185572d45e5SSong Gao     *pch_msi_phandle = qemu_fdt_alloc_phandle(ms->fdt);
186572d45e5SSong Gao     nodename = g_strdup_printf("/msi@%" PRIx64, pch_msi_base);
187572d45e5SSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
188572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_msi_phandle);
189572d45e5SSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
190572d45e5SSong Gao                             "loongson,pch-msi-1.0");
191572d45e5SSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg",
192572d45e5SSong Gao                            0, pch_msi_base,
193572d45e5SSong Gao                            0, pch_msi_size);
194572d45e5SSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
195572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
196572d45e5SSong Gao                           *eiointc_phandle);
197572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-base-vec",
198572d45e5SSong Gao                           VIRT_PCH_PIC_IRQ_NUM);
199572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-num-vecs",
200572d45e5SSong Gao                           EXTIOI_IRQS - VIRT_PCH_PIC_IRQ_NUM);
201572d45e5SSong Gao     g_free(nodename);
202572d45e5SSong Gao }
203572d45e5SSong Gao 
204288431a1SXiaojuan Yang static void fdt_add_flash_node(LoongArchMachineState *lams)
205288431a1SXiaojuan Yang {
206288431a1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
207288431a1SXiaojuan Yang     char *nodename;
208c6e9847fSXianglai Li     MemoryRegion *flash_mem;
209288431a1SXiaojuan Yang 
210c6e9847fSXianglai Li     hwaddr flash0_base;
211c6e9847fSXianglai Li     hwaddr flash0_size;
212288431a1SXiaojuan Yang 
213c6e9847fSXianglai Li     hwaddr flash1_base;
214c6e9847fSXianglai Li     hwaddr flash1_size;
215c6e9847fSXianglai Li 
216c6e9847fSXianglai Li     flash_mem = pflash_cfi01_get_memory(lams->flash[0]);
217c6e9847fSXianglai Li     flash0_base = flash_mem->addr;
218c6e9847fSXianglai Li     flash0_size = memory_region_size(flash_mem);
219c6e9847fSXianglai Li 
220c6e9847fSXianglai Li     flash_mem = pflash_cfi01_get_memory(lams->flash[1]);
221c6e9847fSXianglai Li     flash1_base = flash_mem->addr;
222c6e9847fSXianglai Li     flash1_size = memory_region_size(flash_mem);
223c6e9847fSXianglai Li 
224c6e9847fSXianglai Li     nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base);
225288431a1SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
226288431a1SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash");
227288431a1SXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
228c6e9847fSXianglai Li                                  2, flash0_base, 2, flash0_size,
229c6e9847fSXianglai Li                                  2, flash1_base, 2, flash1_size);
230288431a1SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4);
231288431a1SXiaojuan Yang     g_free(nodename);
232288431a1SXiaojuan Yang }
233fda3f15bSXiaojuan Yang 
234ca5bf7adSXiaojuan Yang static void fdt_add_rtc_node(LoongArchMachineState *lams)
235ca5bf7adSXiaojuan Yang {
236ca5bf7adSXiaojuan Yang     char *nodename;
237ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_RTC_REG_BASE;
238ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_RTC_LEN;
239ca5bf7adSXiaojuan Yang     MachineState *ms = MACHINE(lams);
240ca5bf7adSXiaojuan Yang 
241ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/rtc@%" PRIx64, base);
242ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
243ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "loongson,ls7a-rtc");
244e8c8203eSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size);
245ca5bf7adSXiaojuan Yang     g_free(nodename);
246ca5bf7adSXiaojuan Yang }
247ca5bf7adSXiaojuan Yang 
248*f5cce57fSSong Gao static void fdt_add_uart_node(LoongArchMachineState *lams,
249*f5cce57fSSong Gao                               uint32_t *pch_pic_phandle)
250ca5bf7adSXiaojuan Yang {
251ca5bf7adSXiaojuan Yang     char *nodename;
252ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_UART_BASE;
253ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_UART_SIZE;
254ca5bf7adSXiaojuan Yang     MachineState *ms = MACHINE(lams);
255ca5bf7adSXiaojuan Yang 
256ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/serial@%" PRIx64, base);
257ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
258ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a");
259ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size);
260ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000);
2610208ba74SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename);
262*f5cce57fSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts",
263*f5cce57fSSong Gao                            VIRT_UART_IRQ - VIRT_GSI_BASE, 0x4);
264*f5cce57fSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
265*f5cce57fSSong Gao                           *pch_pic_phandle);
266ca5bf7adSXiaojuan Yang     g_free(nodename);
267ca5bf7adSXiaojuan Yang }
268ca5bf7adSXiaojuan Yang 
269fda3f15bSXiaojuan Yang static void create_fdt(LoongArchMachineState *lams)
270fda3f15bSXiaojuan Yang {
271fda3f15bSXiaojuan Yang     MachineState *ms = MACHINE(lams);
272fda3f15bSXiaojuan Yang 
273fda3f15bSXiaojuan Yang     ms->fdt = create_device_tree(&lams->fdt_size);
274fda3f15bSXiaojuan Yang     if (!ms->fdt) {
275fda3f15bSXiaojuan Yang         error_report("create_device_tree() failed");
276fda3f15bSXiaojuan Yang         exit(1);
277fda3f15bSXiaojuan Yang     }
278fda3f15bSXiaojuan Yang 
279fda3f15bSXiaojuan Yang     /* Header */
280fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/", "compatible",
281fda3f15bSXiaojuan Yang                             "linux,dummy-loongson3");
282fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
283fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
2840208ba74SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/chosen");
285fda3f15bSXiaojuan Yang }
286fda3f15bSXiaojuan Yang 
287fda3f15bSXiaojuan Yang static void fdt_add_cpu_nodes(const LoongArchMachineState *lams)
288fda3f15bSXiaojuan Yang {
289fda3f15bSXiaojuan Yang     int num;
290fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
291fda3f15bSXiaojuan Yang     int smp_cpus = ms->smp.cpus;
292fda3f15bSXiaojuan Yang 
293fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus");
294fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
295fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
296fda3f15bSXiaojuan Yang 
297fda3f15bSXiaojuan Yang     /* cpu nodes */
298fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
299fda3f15bSXiaojuan Yang         char *nodename = g_strdup_printf("/cpus/cpu@%d", num);
300fda3f15bSXiaojuan Yang         LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num));
3010cf1478dSTianrui Zhao         CPUState *cs = CPU(cpu);
302fda3f15bSXiaojuan Yang 
303fda3f15bSXiaojuan Yang         qemu_fdt_add_subnode(ms->fdt, nodename);
304fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu");
305fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
306fda3f15bSXiaojuan Yang                                 cpu->dtb_compatible);
3070cf1478dSTianrui Zhao         if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) {
3080cf1478dSTianrui Zhao             qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id",
3090cf1478dSTianrui Zhao                 ms->possible_cpus->cpus[cs->cpu_index].props.node_id);
3100cf1478dSTianrui Zhao         }
311fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num);
312fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle",
313fda3f15bSXiaojuan Yang                               qemu_fdt_alloc_phandle(ms->fdt));
314fda3f15bSXiaojuan Yang         g_free(nodename);
315fda3f15bSXiaojuan Yang     }
316fda3f15bSXiaojuan Yang 
317fda3f15bSXiaojuan Yang     /*cpu map */
318fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
319fda3f15bSXiaojuan Yang 
320fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
321fda3f15bSXiaojuan Yang         char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num);
322fda3f15bSXiaojuan Yang         char *map_path;
323fda3f15bSXiaojuan Yang 
324fda3f15bSXiaojuan Yang         if (ms->smp.threads > 1) {
325fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
326fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d/thread%d",
327fda3f15bSXiaojuan Yang                 num / (ms->smp.cores * ms->smp.threads),
328fda3f15bSXiaojuan Yang                 (num / ms->smp.threads) % ms->smp.cores,
329fda3f15bSXiaojuan Yang                 num % ms->smp.threads);
330fda3f15bSXiaojuan Yang         } else {
331fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
332fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d",
333fda3f15bSXiaojuan Yang                 num / ms->smp.cores,
334fda3f15bSXiaojuan Yang                 num % ms->smp.cores);
335fda3f15bSXiaojuan Yang         }
336fda3f15bSXiaojuan Yang         qemu_fdt_add_path(ms->fdt, map_path);
337fda3f15bSXiaojuan Yang         qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path);
338fda3f15bSXiaojuan Yang 
339fda3f15bSXiaojuan Yang         g_free(map_path);
340fda3f15bSXiaojuan Yang         g_free(cpu_path);
341fda3f15bSXiaojuan Yang     }
342fda3f15bSXiaojuan Yang }
343fda3f15bSXiaojuan Yang 
344fda3f15bSXiaojuan Yang static void fdt_add_fw_cfg_node(const LoongArchMachineState *lams)
345fda3f15bSXiaojuan Yang {
346fda3f15bSXiaojuan Yang     char *nodename;
347fda3f15bSXiaojuan Yang     hwaddr base = VIRT_FWCFG_BASE;
348fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
349fda3f15bSXiaojuan Yang 
350fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base);
351fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
352fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
353fda3f15bSXiaojuan Yang                             "compatible", "qemu,fw-cfg-mmio");
354fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
355feae45dcSXiaojuan Yang                                  2, base, 2, 0x18);
356fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
357fda3f15bSXiaojuan Yang     g_free(nodename);
358fda3f15bSXiaojuan Yang }
359fda3f15bSXiaojuan Yang 
36007bf0b6aSSong Gao static void fdt_add_pcie_irq_map_node(const LoongArchMachineState *lams,
36107bf0b6aSSong Gao                                       char *nodename,
36207bf0b6aSSong Gao                                       uint32_t *pch_pic_phandle)
36307bf0b6aSSong Gao {
36407bf0b6aSSong Gao     int pin, dev;
36507bf0b6aSSong Gao     uint32_t irq_map_stride = 0;
36607bf0b6aSSong Gao     uint32_t full_irq_map[GPEX_NUM_IRQS *GPEX_NUM_IRQS * 10] = {};
36707bf0b6aSSong Gao     uint32_t *irq_map = full_irq_map;
36807bf0b6aSSong Gao     const MachineState *ms = MACHINE(lams);
36907bf0b6aSSong Gao 
37007bf0b6aSSong Gao     /* This code creates a standard swizzle of interrupts such that
37107bf0b6aSSong Gao      * each device's first interrupt is based on it's PCI_SLOT number.
37207bf0b6aSSong Gao      * (See pci_swizzle_map_irq_fn())
37307bf0b6aSSong Gao      *
37407bf0b6aSSong Gao      * We only need one entry per interrupt in the table (not one per
37507bf0b6aSSong Gao      * possible slot) seeing the interrupt-map-mask will allow the table
37607bf0b6aSSong Gao      * to wrap to any number of devices.
37707bf0b6aSSong Gao      */
37807bf0b6aSSong Gao 
37907bf0b6aSSong Gao     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
38007bf0b6aSSong Gao         int devfn = dev * 0x8;
38107bf0b6aSSong Gao 
38207bf0b6aSSong Gao         for (pin = 0; pin  < GPEX_NUM_IRQS; pin++) {
38307bf0b6aSSong Gao             int irq_nr = 16 + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
38407bf0b6aSSong Gao             int i = 0;
38507bf0b6aSSong Gao 
38607bf0b6aSSong Gao             /* Fill PCI address cells */
38707bf0b6aSSong Gao             irq_map[i] = cpu_to_be32(devfn << 8);
38807bf0b6aSSong Gao             i += 3;
38907bf0b6aSSong Gao 
39007bf0b6aSSong Gao             /* Fill PCI Interrupt cells */
39107bf0b6aSSong Gao             irq_map[i] = cpu_to_be32(pin + 1);
39207bf0b6aSSong Gao             i += 1;
39307bf0b6aSSong Gao 
39407bf0b6aSSong Gao             /* Fill interrupt controller phandle and cells */
39507bf0b6aSSong Gao             irq_map[i++] = cpu_to_be32(*pch_pic_phandle);
39607bf0b6aSSong Gao             irq_map[i++] = cpu_to_be32(irq_nr);
39707bf0b6aSSong Gao 
39807bf0b6aSSong Gao             if (!irq_map_stride) {
39907bf0b6aSSong Gao                 irq_map_stride = i;
40007bf0b6aSSong Gao             }
40107bf0b6aSSong Gao             irq_map += irq_map_stride;
40207bf0b6aSSong Gao         }
40307bf0b6aSSong Gao     }
40407bf0b6aSSong Gao 
40507bf0b6aSSong Gao 
40607bf0b6aSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-map", full_irq_map,
40707bf0b6aSSong Gao                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
40807bf0b6aSSong Gao                      irq_map_stride * sizeof(uint32_t));
40907bf0b6aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupt-map-mask",
41007bf0b6aSSong Gao                      0x1800, 0, 0, 0x7);
41107bf0b6aSSong Gao }
41207bf0b6aSSong Gao 
41307bf0b6aSSong Gao static void fdt_add_pcie_node(const LoongArchMachineState *lams,
41407bf0b6aSSong Gao                               uint32_t *pch_pic_phandle,
41507bf0b6aSSong Gao                               uint32_t *pch_msi_phandle)
416fda3f15bSXiaojuan Yang {
417fda3f15bSXiaojuan Yang     char *nodename;
41874725231SXiaojuan Yang     hwaddr base_mmio = VIRT_PCI_MEM_BASE;
41974725231SXiaojuan Yang     hwaddr size_mmio = VIRT_PCI_MEM_SIZE;
42074725231SXiaojuan Yang     hwaddr base_pio = VIRT_PCI_IO_BASE;
42174725231SXiaojuan Yang     hwaddr size_pio = VIRT_PCI_IO_SIZE;
42274725231SXiaojuan Yang     hwaddr base_pcie = VIRT_PCI_CFG_BASE;
42374725231SXiaojuan Yang     hwaddr size_pcie = VIRT_PCI_CFG_SIZE;
424fda3f15bSXiaojuan Yang     hwaddr base = base_pcie;
425fda3f15bSXiaojuan Yang 
426fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
427fda3f15bSXiaojuan Yang 
428fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/pcie@%" PRIx64, base);
429fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
430fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
431fda3f15bSXiaojuan Yang                             "compatible", "pci-host-ecam-generic");
432fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci");
433fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3);
434fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2);
435fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0);
436fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0,
43774725231SXiaojuan Yang                            PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1));
438fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
439fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
440fda3f15bSXiaojuan Yang                                  2, base_pcie, 2, size_pcie);
441fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges",
44274725231SXiaojuan Yang                                  1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET,
443fda3f15bSXiaojuan Yang                                  2, base_pio, 2, size_pio,
444fda3f15bSXiaojuan Yang                                  1, FDT_PCI_RANGE_MMIO, 2, base_mmio,
445fda3f15bSXiaojuan Yang                                  2, base_mmio, 2, size_mmio);
44607bf0b6aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "msi-map",
44707bf0b6aSSong Gao                            0, *pch_msi_phandle, 0, 0x10000);
44807bf0b6aSSong Gao 
44907bf0b6aSSong Gao     fdt_add_pcie_irq_map_node(lams, nodename, pch_pic_phandle);
45007bf0b6aSSong Gao 
451fda3f15bSXiaojuan Yang     g_free(nodename);
452fda3f15bSXiaojuan Yang }
453fda3f15bSXiaojuan Yang 
4540cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms,
4550cf1478dSTianrui Zhao                                 uint64_t base, uint64_t size, int node_id)
4560cf1478dSTianrui Zhao {
4570cf1478dSTianrui Zhao     char *nodename = g_strdup_printf("/memory@%" PRIx64, base);
4580cf1478dSTianrui Zhao 
4590cf1478dSTianrui Zhao     qemu_fdt_add_subnode(ms->fdt, nodename);
460b11f9814SSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, base, 0, size);
4610cf1478dSTianrui Zhao     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory");
4620cf1478dSTianrui Zhao 
4630cf1478dSTianrui Zhao     if (ms->numa_state && ms->numa_state->num_nodes) {
4640cf1478dSTianrui Zhao         qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id);
4650cf1478dSTianrui Zhao     }
4660cf1478dSTianrui Zhao 
4670cf1478dSTianrui Zhao     g_free(nodename);
4680cf1478dSTianrui Zhao }
4690cf1478dSTianrui Zhao 
4703efa6fa1SXiaojuan Yang static void virt_build_smbios(LoongArchMachineState *lams)
4713efa6fa1SXiaojuan Yang {
4723efa6fa1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
4733efa6fa1SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(lams);
4743efa6fa1SXiaojuan Yang     uint8_t *smbios_tables, *smbios_anchor;
4753efa6fa1SXiaojuan Yang     size_t smbios_tables_len, smbios_anchor_len;
4763efa6fa1SXiaojuan Yang     const char *product = "QEMU Virtual Machine";
4773efa6fa1SXiaojuan Yang 
4783efa6fa1SXiaojuan Yang     if (!lams->fw_cfg) {
4793efa6fa1SXiaojuan Yang         return;
4803efa6fa1SXiaojuan Yang     }
4813efa6fa1SXiaojuan Yang 
48269ea07a5SIgor Mammedov     smbios_set_defaults("QEMU", product, mc->name, true);
4833efa6fa1SXiaojuan Yang 
48469ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
48569ea07a5SIgor Mammedov                       NULL, 0,
48669ea07a5SIgor Mammedov                       &smbios_tables, &smbios_tables_len,
4873efa6fa1SXiaojuan Yang                       &smbios_anchor, &smbios_anchor_len, &error_fatal);
4883efa6fa1SXiaojuan Yang 
4893efa6fa1SXiaojuan Yang     if (smbios_anchor) {
4903efa6fa1SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/smbios/smbios-tables",
4913efa6fa1SXiaojuan Yang                         smbios_tables, smbios_tables_len);
4923efa6fa1SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/smbios/smbios-anchor",
4933efa6fa1SXiaojuan Yang                         smbios_anchor, smbios_anchor_len);
4943efa6fa1SXiaojuan Yang     }
4953efa6fa1SXiaojuan Yang }
4963efa6fa1SXiaojuan Yang 
4973efa6fa1SXiaojuan Yang static void virt_machine_done(Notifier *notifier, void *data)
4983efa6fa1SXiaojuan Yang {
4993efa6fa1SXiaojuan Yang     LoongArchMachineState *lams = container_of(notifier,
5003efa6fa1SXiaojuan Yang                                         LoongArchMachineState, machine_done);
5013efa6fa1SXiaojuan Yang     virt_build_smbios(lams);
502735143f1SXiaojuan Yang     loongarch_acpi_setup(lams);
5033efa6fa1SXiaojuan Yang }
5043efa6fa1SXiaojuan Yang 
5050d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque)
5060d588c4fSSong Gao {
5070d588c4fSSong Gao     LoongArchMachineState *s = container_of(notifier,
5080d588c4fSSong Gao                                    LoongArchMachineState, powerdown_notifier);
5090d588c4fSSong Gao 
5100d588c4fSSong Gao     acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS);
5110d588c4fSSong Gao }
5120d588c4fSSong Gao 
513252b8e68SSong Gao struct memmap_entry *memmap_table;
514252b8e68SSong Gao unsigned memmap_entries;
51527ad7564SXiaojuan Yang 
51627ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type)
51727ad7564SXiaojuan Yang {
51827ad7564SXiaojuan Yang     /* Ensure there are no duplicate entries. */
51927ad7564SXiaojuan Yang     for (unsigned i = 0; i < memmap_entries; i++) {
52027ad7564SXiaojuan Yang         assert(memmap_table[i].address != address);
52127ad7564SXiaojuan Yang     }
52227ad7564SXiaojuan Yang 
52327ad7564SXiaojuan Yang     memmap_table = g_renew(struct memmap_entry, memmap_table,
52427ad7564SXiaojuan Yang                            memmap_entries + 1);
52527ad7564SXiaojuan Yang     memmap_table[memmap_entries].address = cpu_to_le64(address);
52627ad7564SXiaojuan Yang     memmap_table[memmap_entries].length = cpu_to_le64(length);
52727ad7564SXiaojuan Yang     memmap_table[memmap_entries].type = cpu_to_le32(type);
52827ad7564SXiaojuan Yang     memmap_table[memmap_entries].reserved = 0;
52927ad7564SXiaojuan Yang     memmap_entries++;
53027ad7564SXiaojuan Yang }
53127ad7564SXiaojuan Yang 
532735143f1SXiaojuan Yang static DeviceState *create_acpi_ged(DeviceState *pch_pic, LoongArchMachineState *lams)
533735143f1SXiaojuan Yang {
534735143f1SXiaojuan Yang     DeviceState *dev;
535735143f1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
536735143f1SXiaojuan Yang     uint32_t event = ACPI_GED_PWR_DOWN_EVT;
537735143f1SXiaojuan Yang 
538735143f1SXiaojuan Yang     if (ms->ram_slots) {
539735143f1SXiaojuan Yang         event |= ACPI_GED_MEM_HOTPLUG_EVT;
540735143f1SXiaojuan Yang     }
541735143f1SXiaojuan Yang     dev = qdev_new(TYPE_ACPI_GED);
542735143f1SXiaojuan Yang     qdev_prop_set_uint32(dev, "ged-event", event);
543bec4be77SPhilippe Mathieu-Daudé     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
544735143f1SXiaojuan Yang 
545735143f1SXiaojuan Yang     /* ged event */
546735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR);
547735143f1SXiaojuan Yang     /* memory hotplug */
548735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR);
549735143f1SXiaojuan Yang     /* ged regs used for reset and power down */
550735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR);
551735143f1SXiaojuan Yang 
552735143f1SXiaojuan Yang     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
553456eb81fSBibo Mao                        qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE));
554735143f1SXiaojuan Yang     return dev;
555735143f1SXiaojuan Yang }
556735143f1SXiaojuan Yang 
557a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic)
558a1f7d78eSXiaojuan Yang {
559a1f7d78eSXiaojuan Yang     DeviceState *dev;
560a1f7d78eSXiaojuan Yang     SysBusDevice *sysbus;
561a1f7d78eSXiaojuan Yang     int i, irq;
562a1f7d78eSXiaojuan Yang     MemoryRegion *sysmem = get_system_memory();
563a1f7d78eSXiaojuan Yang 
564a1f7d78eSXiaojuan Yang     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
565a1f7d78eSXiaojuan Yang     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
566a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
567a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE);
568a1f7d78eSXiaojuan Yang     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
569a1f7d78eSXiaojuan Yang 
570a1f7d78eSXiaojuan Yang     sysbus = SYS_BUS_DEVICE(dev);
571a1f7d78eSXiaojuan Yang     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
572456eb81fSBibo Mao         irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i;
573a1f7d78eSXiaojuan Yang         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq));
574a1f7d78eSXiaojuan Yang     }
575a1f7d78eSXiaojuan Yang 
576a1f7d78eSXiaojuan Yang     memory_region_add_subregion(sysmem,
577a1f7d78eSXiaojuan Yang                                 VIRT_PLATFORM_BUS_BASEADDRESS,
578a1f7d78eSXiaojuan Yang                                 sysbus_mmio_get_region(sysbus, 0));
579a1f7d78eSXiaojuan Yang     return dev;
580a1f7d78eSXiaojuan Yang }
581a1f7d78eSXiaojuan Yang 
58207bf0b6aSSong Gao static void loongarch_devices_init(DeviceState *pch_pic,
58307bf0b6aSSong Gao                                    LoongArchMachineState *lams,
58407bf0b6aSSong Gao                                    uint32_t *pch_pic_phandle,
58507bf0b6aSSong Gao                                    uint32_t *pch_msi_phandle)
586dc93b8dfSXiaojuan Yang {
587240294caSThomas Huth     MachineClass *mc = MACHINE_GET_CLASS(lams);
588dc93b8dfSXiaojuan Yang     DeviceState *gpex_dev;
589dc93b8dfSXiaojuan Yang     SysBusDevice *d;
590dc93b8dfSXiaojuan Yang     PCIBus *pci_bus;
591dc93b8dfSXiaojuan Yang     MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg;
59289daabe3SSong Gao     MemoryRegion *mmio_alias, *mmio_reg;
593dc93b8dfSXiaojuan Yang     int i;
594dc93b8dfSXiaojuan Yang 
595dc93b8dfSXiaojuan Yang     gpex_dev = qdev_new(TYPE_GPEX_HOST);
596dc93b8dfSXiaojuan Yang     d = SYS_BUS_DEVICE(gpex_dev);
597dc93b8dfSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
598dc93b8dfSXiaojuan Yang     pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus;
5991895b967SXiaojuan Yang     lams->pci_bus = pci_bus;
600dc93b8dfSXiaojuan Yang 
601dc93b8dfSXiaojuan Yang     /* Map only part size_ecam bytes of ECAM space */
602dc93b8dfSXiaojuan Yang     ecam_alias = g_new0(MemoryRegion, 1);
603dc93b8dfSXiaojuan Yang     ecam_reg = sysbus_mmio_get_region(d, 0);
604dc93b8dfSXiaojuan Yang     memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam",
60574725231SXiaojuan Yang                              ecam_reg, 0, VIRT_PCI_CFG_SIZE);
60674725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE,
607dc93b8dfSXiaojuan Yang                                 ecam_alias);
608dc93b8dfSXiaojuan Yang 
609dc93b8dfSXiaojuan Yang     /* Map PCI mem space */
610dc93b8dfSXiaojuan Yang     mmio_alias = g_new0(MemoryRegion, 1);
611dc93b8dfSXiaojuan Yang     mmio_reg = sysbus_mmio_get_region(d, 1);
612dc93b8dfSXiaojuan Yang     memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio",
61374725231SXiaojuan Yang                              mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE);
61474725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE,
615dc93b8dfSXiaojuan Yang                                 mmio_alias);
616dc93b8dfSXiaojuan Yang 
617dc93b8dfSXiaojuan Yang     /* Map PCI IO port space. */
618dc93b8dfSXiaojuan Yang     pio_alias = g_new0(MemoryRegion, 1);
619dc93b8dfSXiaojuan Yang     pio_reg = sysbus_mmio_get_region(d, 2);
620dc93b8dfSXiaojuan Yang     memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg,
62174725231SXiaojuan Yang                              VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE);
62274725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE,
623dc93b8dfSXiaojuan Yang                                 pio_alias);
624dc93b8dfSXiaojuan Yang 
625dc93b8dfSXiaojuan Yang     for (i = 0; i < GPEX_NUM_IRQS; i++) {
626dc93b8dfSXiaojuan Yang         sysbus_connect_irq(d, i,
627dc93b8dfSXiaojuan Yang                            qdev_get_gpio_in(pch_pic, 16 + i));
628dc93b8dfSXiaojuan Yang         gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i);
629dc93b8dfSXiaojuan Yang     }
630dc93b8dfSXiaojuan Yang 
63107bf0b6aSSong Gao     /* Add pcie node */
63207bf0b6aSSong Gao     fdt_add_pcie_node(lams, pch_pic_phandle, pch_msi_phandle);
63307bf0b6aSSong Gao 
63474725231SXiaojuan Yang     serial_mm_init(get_system_memory(), VIRT_UART_BASE, 0,
635dc93b8dfSXiaojuan Yang                    qdev_get_gpio_in(pch_pic,
636456eb81fSBibo Mao                                     VIRT_UART_IRQ - VIRT_GSI_BASE),
637dc93b8dfSXiaojuan Yang                    115200, serial_hd(0), DEVICE_LITTLE_ENDIAN);
638*f5cce57fSSong Gao     fdt_add_uart_node(lams, pch_pic_phandle);
639dc93b8dfSXiaojuan Yang 
640dc93b8dfSXiaojuan Yang     /* Network init */
64113af77eeSDavid Woodhouse     pci_init_nic_devices(pci_bus, mc->default_nic);
642dc93b8dfSXiaojuan Yang 
643dc93b8dfSXiaojuan Yang     /*
644dc93b8dfSXiaojuan Yang      * There are some invalid guest memory access.
645dc93b8dfSXiaojuan Yang      * Create some unimplemented devices to emulate this.
646dc93b8dfSXiaojuan Yang      */
647dc93b8dfSXiaojuan Yang     create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4);
64874725231SXiaojuan Yang     sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE,
649c117f68aSXiaojuan Yang                          qdev_get_gpio_in(pch_pic,
650456eb81fSBibo Mao                          VIRT_RTC_IRQ - VIRT_GSI_BASE));
651ca5bf7adSXiaojuan Yang     fdt_add_rtc_node(lams);
6529e6602d6SXiaojuan Yang 
653735143f1SXiaojuan Yang     /* acpi ged */
654735143f1SXiaojuan Yang     lams->acpi_ged = create_acpi_ged(pch_pic, lams);
655a1f7d78eSXiaojuan Yang     /* platform bus */
656a1f7d78eSXiaojuan Yang     lams->platform_bus_dev = create_platform_bus(pch_pic);
657dc93b8dfSXiaojuan Yang }
658dc93b8dfSXiaojuan Yang 
65969d9c74fSXiaojuan Yang static void loongarch_irq_init(LoongArchMachineState *lams)
66069d9c74fSXiaojuan Yang {
66169d9c74fSXiaojuan Yang     MachineState *ms = MACHINE(lams);
66269d9c74fSXiaojuan Yang     DeviceState *pch_pic, *pch_msi, *cpudev;
66369d9c74fSXiaojuan Yang     DeviceState *ipi, *extioi;
66469d9c74fSXiaojuan Yang     SysBusDevice *d;
66569d9c74fSXiaojuan Yang     LoongArchCPU *lacpu;
66669d9c74fSXiaojuan Yang     CPULoongArchState *env;
66769d9c74fSXiaojuan Yang     CPUState *cpu_state;
6686027d274STianrui Zhao     int cpu, pin, i, start, num;
669572d45e5SSong Gao     uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle, pch_msi_phandle;
67069d9c74fSXiaojuan Yang 
67169d9c74fSXiaojuan Yang     /*
67269d9c74fSXiaojuan Yang      * The connection of interrupts:
67369d9c74fSXiaojuan Yang      *   +-----+    +---------+     +-------+
67469d9c74fSXiaojuan Yang      *   | IPI |--> | CPUINTC | <-- | Timer |
67569d9c74fSXiaojuan Yang      *   +-----+    +---------+     +-------+
67669d9c74fSXiaojuan Yang      *                  ^
67769d9c74fSXiaojuan Yang      *                  |
67869d9c74fSXiaojuan Yang      *            +---------+
67969d9c74fSXiaojuan Yang      *            | EIOINTC |
68069d9c74fSXiaojuan Yang      *            +---------+
68169d9c74fSXiaojuan Yang      *             ^       ^
68269d9c74fSXiaojuan Yang      *             |       |
68369d9c74fSXiaojuan Yang      *      +---------+ +---------+
68469d9c74fSXiaojuan Yang      *      | PCH-PIC | | PCH-MSI |
68569d9c74fSXiaojuan Yang      *      +---------+ +---------+
68669d9c74fSXiaojuan Yang      *        ^      ^          ^
68769d9c74fSXiaojuan Yang      *        |      |          |
68869d9c74fSXiaojuan Yang      * +--------+ +---------+ +---------+
68969d9c74fSXiaojuan Yang      * | UARTs  | | Devices | | Devices |
69069d9c74fSXiaojuan Yang      * +--------+ +---------+ +---------+
69169d9c74fSXiaojuan Yang      */
6925e90b8dbSBibo Mao 
6935e90b8dbSBibo Mao     /* Create IPI device */
6945e90b8dbSBibo Mao     ipi = qdev_new(TYPE_LOONGARCH_IPI);
6955e90b8dbSBibo Mao     qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus);
6965e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal);
6975e90b8dbSBibo Mao 
6985e90b8dbSBibo Mao     /* IPI iocsr memory region */
6995e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, SMP_IPI_MAILBOX,
7005e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0));
7015e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, MAIL_SEND_ADDR,
7025e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1));
7035e90b8dbSBibo Mao 
704a0663efdSSong Gao     /* Add cpu interrupt-controller */
705a0663efdSSong Gao     fdt_add_cpuic_node(lams, &cpuintc_phandle);
706a0663efdSSong Gao 
70769d9c74fSXiaojuan Yang     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
70869d9c74fSXiaojuan Yang         cpu_state = qemu_get_cpu(cpu);
70969d9c74fSXiaojuan Yang         cpudev = DEVICE(cpu_state);
71069d9c74fSXiaojuan Yang         lacpu = LOONGARCH_CPU(cpu_state);
71169d9c74fSXiaojuan Yang         env = &(lacpu->env);
7125e90b8dbSBibo Mao         env->address_space_iocsr = &lams->as_iocsr;
71378464f02SSong Gao 
71469d9c74fSXiaojuan Yang         /* connect ipi irq to cpu irq */
7155e90b8dbSBibo Mao         qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI));
716758a7475STianrui Zhao         env->ipistate = ipi;
71769d9c74fSXiaojuan Yang     }
71869d9c74fSXiaojuan Yang 
7195e90b8dbSBibo Mao     /* Create EXTIOI device */
7205e90b8dbSBibo Mao     extioi = qdev_new(TYPE_LOONGARCH_EXTIOI);
72110a8f7d2SBibo Mao     qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus);
7225e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal);
7235e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, APIC_BASE,
7245e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0));
7255e90b8dbSBibo Mao 
72669d9c74fSXiaojuan Yang     /*
72769d9c74fSXiaojuan Yang      * connect ext irq to the cpu irq
72869d9c74fSXiaojuan Yang      * cpu_pin[9:2] <= intc_pin[7:0]
72969d9c74fSXiaojuan Yang      */
73010a8f7d2SBibo Mao     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
73169d9c74fSXiaojuan Yang         cpudev = DEVICE(qemu_get_cpu(cpu));
73269d9c74fSXiaojuan Yang         for (pin = 0; pin < LS3A_INTC_IP; pin++) {
73369d9c74fSXiaojuan Yang             qdev_connect_gpio_out(extioi, (cpu * 8 + pin),
73469d9c74fSXiaojuan Yang                                   qdev_get_gpio_in(cpudev, pin + 2));
73569d9c74fSXiaojuan Yang         }
73669d9c74fSXiaojuan Yang     }
73769d9c74fSXiaojuan Yang 
738975a5afeSSong Gao     /* Add Extend I/O Interrupt Controller node */
739975a5afeSSong Gao     fdt_add_eiointc_node(lams, &cpuintc_phandle, &eiointc_phandle);
740975a5afeSSong Gao 
74169d9c74fSXiaojuan Yang     pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC);
742f4d10ce8STianrui Zhao     num = VIRT_PCH_PIC_IRQ_NUM;
743270950b4STianrui Zhao     qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num);
74469d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_pic);
74569d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
74674725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE,
74769d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 0));
74869d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
74974725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET,
75069d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 1));
75169d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
75274725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO,
75369d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 2));
75469d9c74fSXiaojuan Yang 
755270950b4STianrui Zhao     /* Connect pch_pic irqs to extioi */
75678bcc3ccSSong Gao     for (i = 0; i < num; i++) {
75769d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i));
75869d9c74fSXiaojuan Yang     }
75969d9c74fSXiaojuan Yang 
7602904f50aSSong Gao     /* Add PCH PIC node */
7612904f50aSSong Gao     fdt_add_pch_pic_node(lams, &eiointc_phandle, &pch_pic_phandle);
7622904f50aSSong Gao 
76369d9c74fSXiaojuan Yang     pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI);
764270950b4STianrui Zhao     start   =  num;
7656027d274STianrui Zhao     num = EXTIOI_IRQS - start;
7666027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_base", start);
7676027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_num", num);
76869d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_msi);
76969d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
77074725231SXiaojuan Yang     sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW);
7716027d274STianrui Zhao     for (i = 0; i < num; i++) {
7726027d274STianrui Zhao         /* Connect pch_msi irqs to extioi */
77369d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i,
7746027d274STianrui Zhao                               qdev_get_gpio_in(extioi, i + start));
77569d9c74fSXiaojuan Yang     }
776dc93b8dfSXiaojuan Yang 
777572d45e5SSong Gao     /* Add PCH MSI node */
778572d45e5SSong Gao     fdt_add_pch_msi_node(lams, &eiointc_phandle, &pch_msi_phandle);
779572d45e5SSong Gao 
78007bf0b6aSSong Gao     loongarch_devices_init(pch_pic, lams, &pch_pic_phandle, &pch_msi_phandle);
78169d9c74fSXiaojuan Yang }
78269d9c74fSXiaojuan Yang 
78398afb0d4SXiaojuan Yang static void loongarch_firmware_init(LoongArchMachineState *lams)
78498afb0d4SXiaojuan Yang {
78598afb0d4SXiaojuan Yang     char *filename = MACHINE(lams)->firmware;
78698afb0d4SXiaojuan Yang     char *bios_name = NULL;
787c6e9847fSXianglai Li     int bios_size, i;
788c6e9847fSXianglai Li     BlockBackend *pflash_blk0;
789c6e9847fSXianglai Li     MemoryRegion *mr;
79098afb0d4SXiaojuan Yang 
79198afb0d4SXiaojuan Yang     lams->bios_loaded = false;
792288431a1SXiaojuan Yang 
793c6e9847fSXianglai Li     /* Map legacy -drive if=pflash to machine properties */
794c6e9847fSXianglai Li     for (i = 0; i < ARRAY_SIZE(lams->flash); i++) {
795c6e9847fSXianglai Li         pflash_cfi01_legacy_drive(lams->flash[i],
796c6e9847fSXianglai Li                                   drive_get(IF_PFLASH, 0, i));
797c6e9847fSXianglai Li     }
798c6e9847fSXianglai Li 
799288431a1SXiaojuan Yang     virt_flash_map(lams, get_system_memory());
800288431a1SXiaojuan Yang 
801c6e9847fSXianglai Li     pflash_blk0 = pflash_cfi01_get_blk(lams->flash[0]);
802c6e9847fSXianglai Li 
803c6e9847fSXianglai Li     if (pflash_blk0) {
804c6e9847fSXianglai Li         if (filename) {
805c6e9847fSXianglai Li             error_report("cannot use both '-bios' and '-drive if=pflash'"
806c6e9847fSXianglai Li                          "options at once");
807c6e9847fSXianglai Li             exit(1);
808c6e9847fSXianglai Li         }
809c6e9847fSXianglai Li         lams->bios_loaded = true;
810c6e9847fSXianglai Li         return;
811c6e9847fSXianglai Li     }
812c6e9847fSXianglai Li 
81398afb0d4SXiaojuan Yang     if (filename) {
81498afb0d4SXiaojuan Yang         bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename);
81598afb0d4SXiaojuan Yang         if (!bios_name) {
81698afb0d4SXiaojuan Yang             error_report("Could not find ROM image '%s'", filename);
81798afb0d4SXiaojuan Yang             exit(1);
81898afb0d4SXiaojuan Yang         }
81998afb0d4SXiaojuan Yang 
820c6e9847fSXianglai Li         mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lams->flash[0]), 0);
821c6e9847fSXianglai Li         bios_size = load_image_mr(bios_name, mr);
82298afb0d4SXiaojuan Yang         if (bios_size < 0) {
82398afb0d4SXiaojuan Yang             error_report("Could not load ROM image '%s'", bios_name);
82498afb0d4SXiaojuan Yang             exit(1);
82598afb0d4SXiaojuan Yang         }
82698afb0d4SXiaojuan Yang         g_free(bios_name);
82798afb0d4SXiaojuan Yang         lams->bios_loaded = true;
82898afb0d4SXiaojuan Yang     }
82998afb0d4SXiaojuan Yang }
83098afb0d4SXiaojuan Yang 
831fb1cd3a2SXiaojuan Yang 
8325e90b8dbSBibo Mao static void loongarch_qemu_write(void *opaque, hwaddr addr,
8335e90b8dbSBibo Mao                                  uint64_t val, unsigned size)
8345e90b8dbSBibo Mao {
8355e90b8dbSBibo Mao }
8365e90b8dbSBibo Mao 
8375e90b8dbSBibo Mao static uint64_t loongarch_qemu_read(void *opaque, hwaddr addr, unsigned size)
8385e90b8dbSBibo Mao {
8395e90b8dbSBibo Mao     switch (addr) {
8405e90b8dbSBibo Mao     case VERSION_REG:
8415e90b8dbSBibo Mao         return 0x11ULL;
8425e90b8dbSBibo Mao     case FEATURE_REG:
8435e90b8dbSBibo Mao         return 1ULL << IOCSRF_MSI | 1ULL << IOCSRF_EXTIOI |
8445e90b8dbSBibo Mao                1ULL << IOCSRF_CSRIPI;
8455e90b8dbSBibo Mao     case VENDOR_REG:
8465e90b8dbSBibo Mao         return 0x6e6f73676e6f6f4cULL; /* "Loongson" */
8475e90b8dbSBibo Mao     case CPUNAME_REG:
8485e90b8dbSBibo Mao         return 0x303030354133ULL;     /* "3A5000" */
8495e90b8dbSBibo Mao     case MISC_FUNC_REG:
8505e90b8dbSBibo Mao         return 1ULL << IOCSRM_EXTIOI_EN;
8515e90b8dbSBibo Mao     }
8525e90b8dbSBibo Mao     return 0ULL;
8535e90b8dbSBibo Mao }
8545e90b8dbSBibo Mao 
8555e90b8dbSBibo Mao static const MemoryRegionOps loongarch_qemu_ops = {
8565e90b8dbSBibo Mao     .read = loongarch_qemu_read,
8575e90b8dbSBibo Mao     .write = loongarch_qemu_write,
8585e90b8dbSBibo Mao     .endianness = DEVICE_LITTLE_ENDIAN,
8595e90b8dbSBibo Mao     .valid = {
8605e90b8dbSBibo Mao         .min_access_size = 4,
8615e90b8dbSBibo Mao         .max_access_size = 8,
8625e90b8dbSBibo Mao     },
8635e90b8dbSBibo Mao     .impl = {
8645e90b8dbSBibo Mao         .min_access_size = 8,
8655e90b8dbSBibo Mao         .max_access_size = 8,
8665e90b8dbSBibo Mao     },
8675e90b8dbSBibo Mao };
8685e90b8dbSBibo Mao 
869a8a506c3SXiaojuan Yang static void loongarch_init(MachineState *machine)
870a8a506c3SXiaojuan Yang {
871fb1cd3a2SXiaojuan Yang     LoongArchCPU *lacpu;
872a8a506c3SXiaojuan Yang     const char *cpu_model = machine->cpu_type;
873a8a506c3SXiaojuan Yang     ram_addr_t offset = 0;
874a8a506c3SXiaojuan Yang     ram_addr_t ram_size = machine->ram_size;
8750cf1478dSTianrui Zhao     uint64_t highram_size = 0, phyAddr = 0;
876a8a506c3SXiaojuan Yang     MemoryRegion *address_space_mem = get_system_memory();
877a8a506c3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(machine);
8780cf1478dSTianrui Zhao     int nb_numa_nodes = machine->numa_state->num_nodes;
8790cf1478dSTianrui Zhao     NodeInfo *numa_info = machine->numa_state->nodes;
880a8a506c3SXiaojuan Yang     int i;
8818f30771cSTianrui Zhao     const CPUArchIdList *possible_cpus;
8828f30771cSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(machine);
8838f30771cSTianrui Zhao     CPUState *cpu;
8840cf1478dSTianrui Zhao     char *ramName = NULL;
885a8a506c3SXiaojuan Yang 
886a8a506c3SXiaojuan Yang     if (!cpu_model) {
887a8a506c3SXiaojuan Yang         cpu_model = LOONGARCH_CPU_TYPE_NAME("la464");
888a8a506c3SXiaojuan Yang     }
889a8a506c3SXiaojuan Yang 
890a8a506c3SXiaojuan Yang     if (ram_size < 1 * GiB) {
891a8a506c3SXiaojuan Yang         error_report("ram_size must be greater than 1G.");
892a8a506c3SXiaojuan Yang         exit(1);
893a8a506c3SXiaojuan Yang     }
894fda3f15bSXiaojuan Yang     create_fdt(lams);
8958f30771cSTianrui Zhao 
8965e90b8dbSBibo Mao     /* Create IOCSR space */
8975e90b8dbSBibo Mao     memory_region_init_io(&lams->system_iocsr, OBJECT(machine), NULL,
8985e90b8dbSBibo Mao                           machine, "iocsr", UINT64_MAX);
8995e90b8dbSBibo Mao     address_space_init(&lams->as_iocsr, &lams->system_iocsr, "IOCSR");
9005e90b8dbSBibo Mao     memory_region_init_io(&lams->iocsr_mem, OBJECT(machine),
9015e90b8dbSBibo Mao                           &loongarch_qemu_ops,
9025e90b8dbSBibo Mao                           machine, "iocsr_misc", 0x428);
9035e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, 0, &lams->iocsr_mem);
9045e90b8dbSBibo Mao 
9055e90b8dbSBibo Mao     /* Init CPUs */
9068f30771cSTianrui Zhao     possible_cpus = mc->possible_cpu_arch_ids(machine);
9078f30771cSTianrui Zhao     for (i = 0; i < possible_cpus->len; i++) {
9088f30771cSTianrui Zhao         cpu = cpu_create(machine->cpu_type);
9098f30771cSTianrui Zhao         cpu->cpu_index = i;
91097e03106SPhilippe Mathieu-Daudé         machine->possible_cpus->cpus[i].cpu = cpu;
91114f21f67SBibo Mao         lacpu = LOONGARCH_CPU(cpu);
91214f21f67SBibo Mao         lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id;
913a8a506c3SXiaojuan Yang     }
914fda3f15bSXiaojuan Yang     fdt_add_cpu_nodes(lams);
9150cf1478dSTianrui Zhao 
9160cf1478dSTianrui Zhao     /* Node0 memory */
9170cf1478dSTianrui Zhao     memmap_add_entry(VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 1);
9180cf1478dSTianrui Zhao     fdt_add_memory_node(machine, VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 0);
9190cf1478dSTianrui Zhao     memory_region_init_alias(&lams->lowmem, NULL, "loongarch.node0.lowram",
9200cf1478dSTianrui Zhao                              machine->ram, offset, VIRT_LOWMEM_SIZE);
9210cf1478dSTianrui Zhao     memory_region_add_subregion(address_space_mem, phyAddr, &lams->lowmem);
9220cf1478dSTianrui Zhao 
9230cf1478dSTianrui Zhao     offset += VIRT_LOWMEM_SIZE;
9240cf1478dSTianrui Zhao     if (nb_numa_nodes > 0) {
9250cf1478dSTianrui Zhao         assert(numa_info[0].node_mem > VIRT_LOWMEM_SIZE);
9260cf1478dSTianrui Zhao         highram_size = numa_info[0].node_mem - VIRT_LOWMEM_SIZE;
9270cf1478dSTianrui Zhao     } else {
9280cf1478dSTianrui Zhao         highram_size = ram_size - VIRT_LOWMEM_SIZE;
9290cf1478dSTianrui Zhao     }
9300cf1478dSTianrui Zhao     phyAddr = VIRT_HIGHMEM_BASE;
9310cf1478dSTianrui Zhao     memmap_add_entry(phyAddr, highram_size, 1);
9320cf1478dSTianrui Zhao     fdt_add_memory_node(machine, phyAddr, highram_size, 0);
9330cf1478dSTianrui Zhao     memory_region_init_alias(&lams->highmem, NULL, "loongarch.node0.highram",
934a8a506c3SXiaojuan Yang                               machine->ram, offset, highram_size);
9350cf1478dSTianrui Zhao     memory_region_add_subregion(address_space_mem, phyAddr, &lams->highmem);
9360cf1478dSTianrui Zhao 
9370cf1478dSTianrui Zhao     /* Node1 - Nodemax memory */
9380cf1478dSTianrui Zhao     offset += highram_size;
9390cf1478dSTianrui Zhao     phyAddr += highram_size;
9400cf1478dSTianrui Zhao 
9410cf1478dSTianrui Zhao     for (i = 1; i < nb_numa_nodes; i++) {
9420cf1478dSTianrui Zhao         MemoryRegion *nodemem = g_new(MemoryRegion, 1);
9430cf1478dSTianrui Zhao         ramName = g_strdup_printf("loongarch.node%d.ram", i);
9440cf1478dSTianrui Zhao         memory_region_init_alias(nodemem, NULL, ramName, machine->ram,
9450cf1478dSTianrui Zhao                                  offset,  numa_info[i].node_mem);
9460cf1478dSTianrui Zhao         memory_region_add_subregion(address_space_mem, phyAddr, nodemem);
9470cf1478dSTianrui Zhao         memmap_add_entry(phyAddr, numa_info[i].node_mem, 1);
9480cf1478dSTianrui Zhao         fdt_add_memory_node(machine, phyAddr, numa_info[i].node_mem, i);
9490cf1478dSTianrui Zhao         offset += numa_info[i].node_mem;
9500cf1478dSTianrui Zhao         phyAddr += numa_info[i].node_mem;
9510cf1478dSTianrui Zhao     }
952c3da26f3SXiaojuan Yang 
953c3da26f3SXiaojuan Yang     /* initialize device memory address space */
954c3da26f3SXiaojuan Yang     if (machine->ram_size < machine->maxram_size) {
955c3da26f3SXiaojuan Yang         ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
956b13e115fSDavid Hildenbrand         hwaddr device_mem_base;
957c3da26f3SXiaojuan Yang 
958c3da26f3SXiaojuan Yang         if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
959c3da26f3SXiaojuan Yang             error_report("unsupported amount of memory slots: %"PRIu64,
960c3da26f3SXiaojuan Yang                          machine->ram_slots);
961c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
962c3da26f3SXiaojuan Yang         }
963c3da26f3SXiaojuan Yang 
964c3da26f3SXiaojuan Yang         if (QEMU_ALIGN_UP(machine->maxram_size,
965c3da26f3SXiaojuan Yang                           TARGET_PAGE_SIZE) != machine->maxram_size) {
966c3da26f3SXiaojuan Yang             error_report("maximum memory size must by aligned to multiple of "
967c3da26f3SXiaojuan Yang                          "%d bytes", TARGET_PAGE_SIZE);
968c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
969c3da26f3SXiaojuan Yang         }
970c3da26f3SXiaojuan Yang         /* device memory base is the top of high memory address. */
971b13e115fSDavid Hildenbrand         device_mem_base = ROUND_UP(VIRT_HIGHMEM_BASE + highram_size, 1 * GiB);
972b13e115fSDavid Hildenbrand         machine_memory_devices_init(machine, device_mem_base, device_mem_size);
973c3da26f3SXiaojuan Yang     }
974c3da26f3SXiaojuan Yang 
97598afb0d4SXiaojuan Yang     /* load the BIOS image. */
97698afb0d4SXiaojuan Yang     loongarch_firmware_init(lams);
97798afb0d4SXiaojuan Yang 
97827ad7564SXiaojuan Yang     /* fw_cfg init */
97927ad7564SXiaojuan Yang     lams->fw_cfg = loongarch_fw_cfg_init(ram_size, machine);
98027ad7564SXiaojuan Yang     rom_set_fw(lams->fw_cfg);
98127ad7564SXiaojuan Yang     if (lams->fw_cfg != NULL) {
98227ad7564SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/memmap",
98327ad7564SXiaojuan Yang                         memmap_table,
98427ad7564SXiaojuan Yang                         sizeof(struct memmap_entry) * (memmap_entries));
98527ad7564SXiaojuan Yang     }
986fda3f15bSXiaojuan Yang     fdt_add_fw_cfg_node(lams);
987288431a1SXiaojuan Yang     fdt_add_flash_node(lams);
988d771ca1cSSong Gao 
98969d9c74fSXiaojuan Yang     /* Initialize the IO interrupt subsystem */
99069d9c74fSXiaojuan Yang     loongarch_irq_init(lams);
99122126fdbSSong Gao     platform_bus_add_all_fdt_nodes(machine->fdt, "/platic",
992a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_BASEADDRESS,
993a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_SIZE,
994a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_IRQ);
9953efa6fa1SXiaojuan Yang     lams->machine_done.notify = virt_machine_done;
9963efa6fa1SXiaojuan Yang     qemu_add_machine_init_done_notifier(&lams->machine_done);
9970d588c4fSSong Gao      /* connect powerdown request */
9980d588c4fSSong Gao     lams->powerdown_notifier.notify = virt_powerdown_req;
9990d588c4fSSong Gao     qemu_register_powerdown_notifier(&lams->powerdown_notifier);
10000d588c4fSSong Gao 
100102183693SXiaojuan Yang     /*
100246b21de2SSong Gao      * Since lowmem region starts from 0 and Linux kernel legacy start address
100346b21de2SSong Gao      * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer
100446b21de2SSong Gao      * access. FDT size limit with 1 MiB.
100502183693SXiaojuan Yang      * Put the FDT into the memory map as a ROM image: this will ensure
100602183693SXiaojuan Yang      * the FDT is copied again upon reset, even if addr points into RAM.
100702183693SXiaojuan Yang      */
100802183693SXiaojuan Yang     qemu_fdt_dumpdtb(machine->fdt, lams->fdt_size);
100960423851SSong Gao     rom_add_blob_fixed_as("fdt", machine->fdt, lams->fdt_size, FDT_BASE,
1010d771ca1cSSong Gao                           &address_space_memory);
1011d771ca1cSSong Gao     qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds,
101260423851SSong Gao             rom_ptr_for_as(&address_space_memory, FDT_BASE, lams->fdt_size));
1013d771ca1cSSong Gao 
1014d771ca1cSSong Gao     lams->bootinfo.ram_size = ram_size;
1015d771ca1cSSong Gao     loongarch_load_kernel(machine, &lams->bootinfo);
1016a8a506c3SXiaojuan Yang }
1017a8a506c3SXiaojuan Yang 
1018735143f1SXiaojuan Yang bool loongarch_is_acpi_enabled(LoongArchMachineState *lams)
1019735143f1SXiaojuan Yang {
1020735143f1SXiaojuan Yang     if (lams->acpi == ON_OFF_AUTO_OFF) {
1021735143f1SXiaojuan Yang         return false;
1022735143f1SXiaojuan Yang     }
1023735143f1SXiaojuan Yang     return true;
1024735143f1SXiaojuan Yang }
1025735143f1SXiaojuan Yang 
1026735143f1SXiaojuan Yang static void loongarch_get_acpi(Object *obj, Visitor *v, const char *name,
1027735143f1SXiaojuan Yang                                void *opaque, Error **errp)
1028735143f1SXiaojuan Yang {
1029735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
1030735143f1SXiaojuan Yang     OnOffAuto acpi = lams->acpi;
1031735143f1SXiaojuan Yang 
1032735143f1SXiaojuan Yang     visit_type_OnOffAuto(v, name, &acpi, errp);
1033735143f1SXiaojuan Yang }
1034735143f1SXiaojuan Yang 
1035735143f1SXiaojuan Yang static void loongarch_set_acpi(Object *obj, Visitor *v, const char *name,
1036735143f1SXiaojuan Yang                                void *opaque, Error **errp)
1037735143f1SXiaojuan Yang {
1038735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
1039735143f1SXiaojuan Yang 
1040735143f1SXiaojuan Yang     visit_type_OnOffAuto(v, name, &lams->acpi, errp);
1041735143f1SXiaojuan Yang }
1042735143f1SXiaojuan Yang 
1043735143f1SXiaojuan Yang static void loongarch_machine_initfn(Object *obj)
1044735143f1SXiaojuan Yang {
1045735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
1046735143f1SXiaojuan Yang 
1047735143f1SXiaojuan Yang     lams->acpi = ON_OFF_AUTO_AUTO;
1048735143f1SXiaojuan Yang     lams->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
1049735143f1SXiaojuan Yang     lams->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1050288431a1SXiaojuan Yang     virt_flash_create(lams);
1051735143f1SXiaojuan Yang }
1052735143f1SXiaojuan Yang 
1053c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev)
1054c3da26f3SXiaojuan Yang {
1055c3da26f3SXiaojuan Yang     /* we only support pc dimm now */
1056c3da26f3SXiaojuan Yang     return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) &&
1057c3da26f3SXiaojuan Yang            !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
1058c3da26f3SXiaojuan Yang }
1059c3da26f3SXiaojuan Yang 
1060c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
1061c3da26f3SXiaojuan Yang                                  Error **errp)
1062c3da26f3SXiaojuan Yang {
1063c3da26f3SXiaojuan Yang     pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), NULL, errp);
1064c3da26f3SXiaojuan Yang }
1065c3da26f3SXiaojuan Yang 
1066c3da26f3SXiaojuan Yang static void virt_machine_device_pre_plug(HotplugHandler *hotplug_dev,
1067c3da26f3SXiaojuan Yang                                             DeviceState *dev, Error **errp)
1068c3da26f3SXiaojuan Yang {
1069c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1070c3da26f3SXiaojuan Yang         virt_mem_pre_plug(hotplug_dev, dev, errp);
1071c3da26f3SXiaojuan Yang     }
1072c3da26f3SXiaojuan Yang }
1073c3da26f3SXiaojuan Yang 
1074c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev,
1075c3da26f3SXiaojuan Yang                                      DeviceState *dev, Error **errp)
1076c3da26f3SXiaojuan Yang {
1077c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
1078c3da26f3SXiaojuan Yang 
1079c3da26f3SXiaojuan Yang     /* the acpi ged is always exist */
1080c3da26f3SXiaojuan Yang     hotplug_handler_unplug_request(HOTPLUG_HANDLER(lams->acpi_ged), dev,
1081c3da26f3SXiaojuan Yang                                    errp);
1082c3da26f3SXiaojuan Yang }
1083c3da26f3SXiaojuan Yang 
1084c3da26f3SXiaojuan Yang static void virt_machine_device_unplug_request(HotplugHandler *hotplug_dev,
1085c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
1086c3da26f3SXiaojuan Yang {
1087c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1088c3da26f3SXiaojuan Yang         virt_mem_unplug_request(hotplug_dev, dev, errp);
1089c3da26f3SXiaojuan Yang     }
1090c3da26f3SXiaojuan Yang }
1091c3da26f3SXiaojuan Yang 
1092c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev,
1093c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
1094c3da26f3SXiaojuan Yang {
1095c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
1096c3da26f3SXiaojuan Yang 
1097c3da26f3SXiaojuan Yang     hotplug_handler_unplug(HOTPLUG_HANDLER(lams->acpi_ged), dev, errp);
1098c3da26f3SXiaojuan Yang     pc_dimm_unplug(PC_DIMM(dev), MACHINE(lams));
1099c3da26f3SXiaojuan Yang     qdev_unrealize(dev);
1100c3da26f3SXiaojuan Yang }
1101c3da26f3SXiaojuan Yang 
1102c3da26f3SXiaojuan Yang static void virt_machine_device_unplug(HotplugHandler *hotplug_dev,
1103c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
1104c3da26f3SXiaojuan Yang {
1105c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1106c3da26f3SXiaojuan Yang         virt_mem_unplug(hotplug_dev, dev, errp);
1107c3da26f3SXiaojuan Yang     }
1108c3da26f3SXiaojuan Yang }
1109c3da26f3SXiaojuan Yang 
1110c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev,
1111c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
1112c3da26f3SXiaojuan Yang {
1113c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
1114c3da26f3SXiaojuan Yang 
1115c3da26f3SXiaojuan Yang     pc_dimm_plug(PC_DIMM(dev), MACHINE(lams));
1116c3da26f3SXiaojuan Yang     hotplug_handler_plug(HOTPLUG_HANDLER(lams->acpi_ged),
1117c3da26f3SXiaojuan Yang                          dev, &error_abort);
1118c3da26f3SXiaojuan Yang }
1119c3da26f3SXiaojuan Yang 
1120e27e5357SXiaojuan Yang static void loongarch_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1121e27e5357SXiaojuan Yang                                         DeviceState *dev, Error **errp)
1122e27e5357SXiaojuan Yang {
1123e27e5357SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
1124e27e5357SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(lams);
1125e27e5357SXiaojuan Yang 
1126e27e5357SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev)) {
1127e27e5357SXiaojuan Yang         if (lams->platform_bus_dev) {
1128e27e5357SXiaojuan Yang             platform_bus_link_device(PLATFORM_BUS_DEVICE(lams->platform_bus_dev),
1129e27e5357SXiaojuan Yang                                      SYS_BUS_DEVICE(dev));
1130e27e5357SXiaojuan Yang         }
1131c3da26f3SXiaojuan Yang     } else if (memhp_type_supported(dev)) {
1132c3da26f3SXiaojuan Yang         virt_mem_plug(hotplug_dev, dev, errp);
1133e27e5357SXiaojuan Yang     }
1134e27e5357SXiaojuan Yang }
1135e27e5357SXiaojuan Yang 
1136e27e5357SXiaojuan Yang static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
1137e27e5357SXiaojuan Yang                                                         DeviceState *dev)
1138e27e5357SXiaojuan Yang {
1139e27e5357SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(machine);
1140e27e5357SXiaojuan Yang 
1141c3da26f3SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev) ||
1142c3da26f3SXiaojuan Yang         memhp_type_supported(dev)) {
1143e27e5357SXiaojuan Yang         return HOTPLUG_HANDLER(machine);
1144e27e5357SXiaojuan Yang     }
1145e27e5357SXiaojuan Yang     return NULL;
1146e27e5357SXiaojuan Yang }
1147e27e5357SXiaojuan Yang 
11488f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms)
11498f30771cSTianrui Zhao {
11508f30771cSTianrui Zhao     int n;
11518f30771cSTianrui Zhao     unsigned int max_cpus = ms->smp.max_cpus;
11528f30771cSTianrui Zhao 
11538f30771cSTianrui Zhao     if (ms->possible_cpus) {
11548f30771cSTianrui Zhao         assert(ms->possible_cpus->len == max_cpus);
11558f30771cSTianrui Zhao         return ms->possible_cpus;
11568f30771cSTianrui Zhao     }
11578f30771cSTianrui Zhao 
11588f30771cSTianrui Zhao     ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
11598f30771cSTianrui Zhao                                   sizeof(CPUArchId) * max_cpus);
11608f30771cSTianrui Zhao     ms->possible_cpus->len = max_cpus;
11618f30771cSTianrui Zhao     for (n = 0; n < ms->possible_cpus->len; n++) {
11628f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].type = ms->cpu_type;
11638f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].arch_id = n;
1164f3323883STianrui Zhao 
1165f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_socket_id = true;
1166f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.socket_id  =
1167f3323883STianrui Zhao                                    n / (ms->smp.cores * ms->smp.threads);
11688f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].props.has_core_id = true;
1169f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.core_id =
1170f3323883STianrui Zhao                                    n / ms->smp.threads % ms->smp.cores;
1171f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_thread_id = true;
1172f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads;
11738f30771cSTianrui Zhao     }
11748f30771cSTianrui Zhao     return ms->possible_cpus;
11758f30771cSTianrui Zhao }
11768f30771cSTianrui Zhao 
11770cf1478dSTianrui Zhao static CpuInstanceProperties
11780cf1478dSTianrui Zhao virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
11790cf1478dSTianrui Zhao {
11800cf1478dSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(ms);
11810cf1478dSTianrui Zhao     const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
11820cf1478dSTianrui Zhao 
11830cf1478dSTianrui Zhao     assert(cpu_index < possible_cpus->len);
11840cf1478dSTianrui Zhao     return possible_cpus->cpus[cpu_index].props;
11850cf1478dSTianrui Zhao }
11860cf1478dSTianrui Zhao 
11870cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx)
11880cf1478dSTianrui Zhao {
11890cf1478dSTianrui Zhao     int64_t nidx = 0;
11900cf1478dSTianrui Zhao 
11910cf1478dSTianrui Zhao     if (ms->numa_state->num_nodes) {
11920cf1478dSTianrui Zhao         nidx = idx / (ms->smp.cpus / ms->numa_state->num_nodes);
11930cf1478dSTianrui Zhao         if (ms->numa_state->num_nodes <= nidx) {
11940cf1478dSTianrui Zhao             nidx = ms->numa_state->num_nodes - 1;
11950cf1478dSTianrui Zhao         }
11960cf1478dSTianrui Zhao     }
11970cf1478dSTianrui Zhao     return nidx;
11980cf1478dSTianrui Zhao }
11990cf1478dSTianrui Zhao 
1200a8a506c3SXiaojuan Yang static void loongarch_class_init(ObjectClass *oc, void *data)
1201a8a506c3SXiaojuan Yang {
1202a8a506c3SXiaojuan Yang     MachineClass *mc = MACHINE_CLASS(oc);
1203e27e5357SXiaojuan Yang     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1204a8a506c3SXiaojuan Yang 
1205a8a506c3SXiaojuan Yang     mc->desc = "Loongson-3A5000 LS7A1000 machine";
1206a8a506c3SXiaojuan Yang     mc->init = loongarch_init;
1207a8a506c3SXiaojuan Yang     mc->default_ram_size = 1 * GiB;
1208a8a506c3SXiaojuan Yang     mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464");
1209a8a506c3SXiaojuan Yang     mc->default_ram_id = "loongarch.ram";
1210646c39b2SSong Gao     mc->max_cpus = LOONGARCH_MAX_CPUS;
1211a8a506c3SXiaojuan Yang     mc->is_default = 1;
1212a8a506c3SXiaojuan Yang     mc->default_kernel_irqchip_split = false;
1213a8a506c3SXiaojuan Yang     mc->block_default_type = IF_VIRTIO;
1214a8a506c3SXiaojuan Yang     mc->default_boot_order = "c";
1215a8a506c3SXiaojuan Yang     mc->no_cdrom = 1;
12168f30771cSTianrui Zhao     mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids;
12170cf1478dSTianrui Zhao     mc->cpu_index_to_instance_props = virt_cpu_index_to_props;
12180cf1478dSTianrui Zhao     mc->get_default_cpu_node_id = virt_get_default_cpu_node_id;
12190cf1478dSTianrui Zhao     mc->numa_mem_supported = true;
12200cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memhp = true;
12210cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memdev = true;
1222e27e5357SXiaojuan Yang     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
1223240294caSThomas Huth     mc->default_nic = "virtio-net-pci";
1224e27e5357SXiaojuan Yang     hc->plug = loongarch_machine_device_plug_cb;
1225c3da26f3SXiaojuan Yang     hc->pre_plug = virt_machine_device_pre_plug;
1226c3da26f3SXiaojuan Yang     hc->unplug_request = virt_machine_device_unplug_request;
1227c3da26f3SXiaojuan Yang     hc->unplug = virt_machine_device_unplug;
1228735143f1SXiaojuan Yang 
1229735143f1SXiaojuan Yang     object_class_property_add(oc, "acpi", "OnOffAuto",
1230735143f1SXiaojuan Yang         loongarch_get_acpi, loongarch_set_acpi,
1231735143f1SXiaojuan Yang         NULL, NULL);
1232735143f1SXiaojuan Yang     object_class_property_set_description(oc, "acpi",
1233735143f1SXiaojuan Yang         "Enable ACPI");
1234f8ab9aa2SXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
12353dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM
12363dfbb6deSXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
12373dfbb6deSXiaojuan Yang #endif
1238a8a506c3SXiaojuan Yang }
1239a8a506c3SXiaojuan Yang 
1240a8a506c3SXiaojuan Yang static const TypeInfo loongarch_machine_types[] = {
1241a8a506c3SXiaojuan Yang     {
1242a8a506c3SXiaojuan Yang         .name           = TYPE_LOONGARCH_MACHINE,
1243a8a506c3SXiaojuan Yang         .parent         = TYPE_MACHINE,
1244a8a506c3SXiaojuan Yang         .instance_size  = sizeof(LoongArchMachineState),
1245a8a506c3SXiaojuan Yang         .class_init     = loongarch_class_init,
1246735143f1SXiaojuan Yang         .instance_init = loongarch_machine_initfn,
1247e27e5357SXiaojuan Yang         .interfaces = (InterfaceInfo[]) {
1248e27e5357SXiaojuan Yang          { TYPE_HOTPLUG_HANDLER },
1249e27e5357SXiaojuan Yang          { }
1250e27e5357SXiaojuan Yang         },
1251a8a506c3SXiaojuan Yang     }
1252a8a506c3SXiaojuan Yang };
1253a8a506c3SXiaojuan Yang 
1254a8a506c3SXiaojuan Yang DEFINE_TYPES(loongarch_machine_types)
1255