1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */ 2a8a506c3SXiaojuan Yang /* 3a8a506c3SXiaojuan Yang * QEMU loongson 3a5000 develop board emulation 4a8a506c3SXiaojuan Yang * 5a8a506c3SXiaojuan Yang * Copyright (c) 2021 Loongson Technology Corporation Limited 6a8a506c3SXiaojuan Yang */ 7a8a506c3SXiaojuan Yang #include "qemu/osdep.h" 8a8a506c3SXiaojuan Yang #include "qemu/units.h" 9a8a506c3SXiaojuan Yang #include "qemu/datadir.h" 10a8a506c3SXiaojuan Yang #include "qapi/error.h" 11a8a506c3SXiaojuan Yang #include "hw/boards.h" 12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h" 13a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h" 14a8a506c3SXiaojuan Yang #include "sysemu/qtest.h" 15a8a506c3SXiaojuan Yang #include "sysemu/runstate.h" 16a8a506c3SXiaojuan Yang #include "sysemu/reset.h" 17a8a506c3SXiaojuan Yang #include "sysemu/rtc.h" 18a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h" 19a8a506c3SXiaojuan Yang #include "exec/address-spaces.h" 20dc93b8dfSXiaojuan Yang #include "hw/irq.h" 21dc93b8dfSXiaojuan Yang #include "net/net.h" 226a6f26f4SXiaojuan Yang #include "hw/loader.h" 236a6f26f4SXiaojuan Yang #include "elf.h" 2469d9c74fSXiaojuan Yang #include "hw/intc/loongarch_ipi.h" 2569d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h" 2669d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h" 2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h" 2869d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h" 29dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h" 30dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h" 3127ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h" 32a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h" 333efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h" 34735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h" 35735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h" 36735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h" 37735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h" 38fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h" 39fda3f15bSXiaojuan Yang #include <libfdt.h> 40a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h" 41a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h" 42f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h" 43c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h" 443dfbb6deSXiaojuan Yang #include "sysemu/tpm.h" 45288431a1SXiaojuan Yang #include "sysemu/block-backend.h" 46288431a1SXiaojuan Yang #include "hw/block/flash.h" 47cc37d98bSRichard Henderson #include "qemu/error-report.h" 48cc37d98bSRichard Henderson 49c6e9847fSXianglai Li static PFlashCFI01 *virt_flash_create1(LoongArchMachineState *lams, 50c6e9847fSXianglai Li const char *name, 51c6e9847fSXianglai Li const char *alias_prop_name) 52288431a1SXiaojuan Yang { 53288431a1SXiaojuan Yang DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 54288431a1SXiaojuan Yang 55288431a1SXiaojuan Yang qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 56288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "width", 4); 57288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "device-width", 2); 58288431a1SXiaojuan Yang qdev_prop_set_bit(dev, "big-endian", false); 59288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id0", 0x89); 60288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id1", 0x18); 61288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id2", 0x00); 62288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id3", 0x00); 63c6e9847fSXianglai Li qdev_prop_set_string(dev, "name", name); 64c6e9847fSXianglai Li object_property_add_child(OBJECT(lams), name, OBJECT(dev)); 65c6e9847fSXianglai Li object_property_add_alias(OBJECT(lams), alias_prop_name, 66288431a1SXiaojuan Yang OBJECT(dev), "drive"); 67c6e9847fSXianglai Li return PFLASH_CFI01(dev); 68c6e9847fSXianglai Li } 69288431a1SXiaojuan Yang 70c6e9847fSXianglai Li static void virt_flash_create(LoongArchMachineState *lams) 71c6e9847fSXianglai Li { 72c6e9847fSXianglai Li lams->flash[0] = virt_flash_create1(lams, "virt.flash0", "pflash0"); 73c6e9847fSXianglai Li lams->flash[1] = virt_flash_create1(lams, "virt.flash1", "pflash1"); 74c6e9847fSXianglai Li } 75c6e9847fSXianglai Li 76c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash, 77c6e9847fSXianglai Li hwaddr base, hwaddr size, 78c6e9847fSXianglai Li MemoryRegion *sysmem) 79c6e9847fSXianglai Li { 80c6e9847fSXianglai Li DeviceState *dev = DEVICE(flash); 81c6e9847fSXianglai Li BlockBackend *blk; 82c6e9847fSXianglai Li hwaddr real_size = size; 83c6e9847fSXianglai Li 84c6e9847fSXianglai Li blk = pflash_cfi01_get_blk(flash); 85c6e9847fSXianglai Li if (blk) { 86c6e9847fSXianglai Li real_size = blk_getlength(blk); 87c6e9847fSXianglai Li assert(real_size && real_size <= size); 88c6e9847fSXianglai Li } 89c6e9847fSXianglai Li 90c6e9847fSXianglai Li assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE)); 91c6e9847fSXianglai Li assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 92c6e9847fSXianglai Li 93c6e9847fSXianglai Li qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE); 94c6e9847fSXianglai Li sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 95c6e9847fSXianglai Li memory_region_add_subregion(sysmem, base, 96c6e9847fSXianglai Li sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0)); 97288431a1SXiaojuan Yang } 98288431a1SXiaojuan Yang 99288431a1SXiaojuan Yang static void virt_flash_map(LoongArchMachineState *lams, 100288431a1SXiaojuan Yang MemoryRegion *sysmem) 101288431a1SXiaojuan Yang { 102c6e9847fSXianglai Li PFlashCFI01 *flash0 = lams->flash[0]; 103c6e9847fSXianglai Li PFlashCFI01 *flash1 = lams->flash[1]; 104288431a1SXiaojuan Yang 105c6e9847fSXianglai Li virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem); 106c6e9847fSXianglai Li virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem); 107288431a1SXiaojuan Yang } 108288431a1SXiaojuan Yang 109a0663efdSSong Gao static void fdt_add_cpuic_node(LoongArchMachineState *lams, 110a0663efdSSong Gao uint32_t *cpuintc_phandle) 111a0663efdSSong Gao { 112a0663efdSSong Gao MachineState *ms = MACHINE(lams); 113a0663efdSSong Gao char *nodename; 114a0663efdSSong Gao 115a0663efdSSong Gao *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 116a0663efdSSong Gao nodename = g_strdup_printf("/cpuic"); 117a0663efdSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 118a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle); 119a0663efdSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 120a0663efdSSong Gao "loongson,cpu-interrupt-controller"); 121a0663efdSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 122a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 123a0663efdSSong Gao g_free(nodename); 124a0663efdSSong Gao } 125a0663efdSSong Gao 126975a5afeSSong Gao static void fdt_add_eiointc_node(LoongArchMachineState *lams, 127975a5afeSSong Gao uint32_t *cpuintc_phandle, 128975a5afeSSong Gao uint32_t *eiointc_phandle) 129975a5afeSSong Gao { 130975a5afeSSong Gao MachineState *ms = MACHINE(lams); 131975a5afeSSong Gao char *nodename; 132975a5afeSSong Gao hwaddr extioi_base = APIC_BASE; 133975a5afeSSong Gao hwaddr extioi_size = EXTIOI_SIZE; 134975a5afeSSong Gao 135975a5afeSSong Gao *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 136975a5afeSSong Gao nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base); 137975a5afeSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 138975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle); 139975a5afeSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 140975a5afeSSong Gao "loongson,ls2k2000-eiointc"); 141975a5afeSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 142975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 143975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 144975a5afeSSong Gao *cpuintc_phandle); 145975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3); 146975a5afeSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, 147975a5afeSSong Gao extioi_base, 0x0, extioi_size); 148975a5afeSSong Gao g_free(nodename); 149975a5afeSSong Gao } 150975a5afeSSong Gao 1512904f50aSSong Gao static void fdt_add_pch_pic_node(LoongArchMachineState *lams, 1522904f50aSSong Gao uint32_t *eiointc_phandle, 1532904f50aSSong Gao uint32_t *pch_pic_phandle) 1542904f50aSSong Gao { 1552904f50aSSong Gao MachineState *ms = MACHINE(lams); 1562904f50aSSong Gao char *nodename; 1572904f50aSSong Gao hwaddr pch_pic_base = VIRT_PCH_REG_BASE; 1582904f50aSSong Gao hwaddr pch_pic_size = VIRT_PCH_REG_SIZE; 1592904f50aSSong Gao 1602904f50aSSong Gao *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt); 1612904f50aSSong Gao nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base); 1622904f50aSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 1632904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_pic_phandle); 1642904f50aSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 1652904f50aSSong Gao "loongson,pch-pic-1.0"); 1662904f50aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, 1672904f50aSSong Gao pch_pic_base, 0, pch_pic_size); 1682904f50aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 1692904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2); 1702904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 1712904f50aSSong Gao *eiointc_phandle); 1722904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0); 1732904f50aSSong Gao g_free(nodename); 1742904f50aSSong Gao } 1752904f50aSSong Gao 176572d45e5SSong Gao static void fdt_add_pch_msi_node(LoongArchMachineState *lams, 177572d45e5SSong Gao uint32_t *eiointc_phandle, 178572d45e5SSong Gao uint32_t *pch_msi_phandle) 179572d45e5SSong Gao { 180572d45e5SSong Gao MachineState *ms = MACHINE(lams); 181572d45e5SSong Gao char *nodename; 182572d45e5SSong Gao hwaddr pch_msi_base = VIRT_PCH_MSI_ADDR_LOW; 183572d45e5SSong Gao hwaddr pch_msi_size = VIRT_PCH_MSI_SIZE; 184572d45e5SSong Gao 185572d45e5SSong Gao *pch_msi_phandle = qemu_fdt_alloc_phandle(ms->fdt); 186572d45e5SSong Gao nodename = g_strdup_printf("/msi@%" PRIx64, pch_msi_base); 187572d45e5SSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 188572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_msi_phandle); 189572d45e5SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 190572d45e5SSong Gao "loongson,pch-msi-1.0"); 191572d45e5SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 192572d45e5SSong Gao 0, pch_msi_base, 193572d45e5SSong Gao 0, pch_msi_size); 194572d45e5SSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 195572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 196572d45e5SSong Gao *eiointc_phandle); 197572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-base-vec", 198572d45e5SSong Gao VIRT_PCH_PIC_IRQ_NUM); 199572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-num-vecs", 200572d45e5SSong Gao EXTIOI_IRQS - VIRT_PCH_PIC_IRQ_NUM); 201572d45e5SSong Gao g_free(nodename); 202572d45e5SSong Gao } 203572d45e5SSong Gao 204288431a1SXiaojuan Yang static void fdt_add_flash_node(LoongArchMachineState *lams) 205288431a1SXiaojuan Yang { 206288431a1SXiaojuan Yang MachineState *ms = MACHINE(lams); 207288431a1SXiaojuan Yang char *nodename; 208c6e9847fSXianglai Li MemoryRegion *flash_mem; 209288431a1SXiaojuan Yang 210c6e9847fSXianglai Li hwaddr flash0_base; 211c6e9847fSXianglai Li hwaddr flash0_size; 212288431a1SXiaojuan Yang 213c6e9847fSXianglai Li hwaddr flash1_base; 214c6e9847fSXianglai Li hwaddr flash1_size; 215c6e9847fSXianglai Li 216c6e9847fSXianglai Li flash_mem = pflash_cfi01_get_memory(lams->flash[0]); 217c6e9847fSXianglai Li flash0_base = flash_mem->addr; 218c6e9847fSXianglai Li flash0_size = memory_region_size(flash_mem); 219c6e9847fSXianglai Li 220c6e9847fSXianglai Li flash_mem = pflash_cfi01_get_memory(lams->flash[1]); 221c6e9847fSXianglai Li flash1_base = flash_mem->addr; 222c6e9847fSXianglai Li flash1_size = memory_region_size(flash_mem); 223c6e9847fSXianglai Li 224c6e9847fSXianglai Li nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base); 225288431a1SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 226288431a1SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash"); 227288431a1SXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 228c6e9847fSXianglai Li 2, flash0_base, 2, flash0_size, 229c6e9847fSXianglai Li 2, flash1_base, 2, flash1_size); 230288431a1SXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4); 231288431a1SXiaojuan Yang g_free(nodename); 232288431a1SXiaojuan Yang } 233fda3f15bSXiaojuan Yang 234841ef2c9SSong Gao static void fdt_add_rtc_node(LoongArchMachineState *lams, 235841ef2c9SSong Gao uint32_t *pch_pic_phandle) 236ca5bf7adSXiaojuan Yang { 237ca5bf7adSXiaojuan Yang char *nodename; 238ca5bf7adSXiaojuan Yang hwaddr base = VIRT_RTC_REG_BASE; 239ca5bf7adSXiaojuan Yang hwaddr size = VIRT_RTC_LEN; 240ca5bf7adSXiaojuan Yang MachineState *ms = MACHINE(lams); 241ca5bf7adSXiaojuan Yang 242ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/rtc@%" PRIx64, base); 243ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 244841ef2c9SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 245841ef2c9SSong Gao "loongson,ls7a-rtc"); 246e8c8203eSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size); 247841ef2c9SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 248841ef2c9SSong Gao VIRT_RTC_IRQ - VIRT_GSI_BASE , 0x4); 249841ef2c9SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 250841ef2c9SSong Gao *pch_pic_phandle); 251ca5bf7adSXiaojuan Yang g_free(nodename); 252ca5bf7adSXiaojuan Yang } 253ca5bf7adSXiaojuan Yang 254f5cce57fSSong Gao static void fdt_add_uart_node(LoongArchMachineState *lams, 255f5cce57fSSong Gao uint32_t *pch_pic_phandle) 256ca5bf7adSXiaojuan Yang { 257ca5bf7adSXiaojuan Yang char *nodename; 258ca5bf7adSXiaojuan Yang hwaddr base = VIRT_UART_BASE; 259ca5bf7adSXiaojuan Yang hwaddr size = VIRT_UART_SIZE; 260ca5bf7adSXiaojuan Yang MachineState *ms = MACHINE(lams); 261ca5bf7adSXiaojuan Yang 262ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/serial@%" PRIx64, base); 263ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 264ca5bf7adSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a"); 265ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size); 266ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000); 2670208ba74SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename); 268f5cce57fSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 269f5cce57fSSong Gao VIRT_UART_IRQ - VIRT_GSI_BASE, 0x4); 270f5cce57fSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 271f5cce57fSSong Gao *pch_pic_phandle); 272ca5bf7adSXiaojuan Yang g_free(nodename); 273ca5bf7adSXiaojuan Yang } 274ca5bf7adSXiaojuan Yang 275fda3f15bSXiaojuan Yang static void create_fdt(LoongArchMachineState *lams) 276fda3f15bSXiaojuan Yang { 277fda3f15bSXiaojuan Yang MachineState *ms = MACHINE(lams); 278fda3f15bSXiaojuan Yang 279fda3f15bSXiaojuan Yang ms->fdt = create_device_tree(&lams->fdt_size); 280fda3f15bSXiaojuan Yang if (!ms->fdt) { 281fda3f15bSXiaojuan Yang error_report("create_device_tree() failed"); 282fda3f15bSXiaojuan Yang exit(1); 283fda3f15bSXiaojuan Yang } 284fda3f15bSXiaojuan Yang 285fda3f15bSXiaojuan Yang /* Header */ 286fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/", "compatible", 287fda3f15bSXiaojuan Yang "linux,dummy-loongson3"); 288fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 289fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 2900208ba74SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/chosen"); 291fda3f15bSXiaojuan Yang } 292fda3f15bSXiaojuan Yang 293fda3f15bSXiaojuan Yang static void fdt_add_cpu_nodes(const LoongArchMachineState *lams) 294fda3f15bSXiaojuan Yang { 295fda3f15bSXiaojuan Yang int num; 296fda3f15bSXiaojuan Yang const MachineState *ms = MACHINE(lams); 297fda3f15bSXiaojuan Yang int smp_cpus = ms->smp.cpus; 298fda3f15bSXiaojuan Yang 299fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus"); 300fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 301fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 302fda3f15bSXiaojuan Yang 303fda3f15bSXiaojuan Yang /* cpu nodes */ 304fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 305fda3f15bSXiaojuan Yang char *nodename = g_strdup_printf("/cpus/cpu@%d", num); 306fda3f15bSXiaojuan Yang LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num)); 3070cf1478dSTianrui Zhao CPUState *cs = CPU(cpu); 308fda3f15bSXiaojuan Yang 309fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 310fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu"); 311fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 312fda3f15bSXiaojuan Yang cpu->dtb_compatible); 3130cf1478dSTianrui Zhao if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 3140cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", 3150cf1478dSTianrui Zhao ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 3160cf1478dSTianrui Zhao } 317fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num); 318fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", 319fda3f15bSXiaojuan Yang qemu_fdt_alloc_phandle(ms->fdt)); 320fda3f15bSXiaojuan Yang g_free(nodename); 321fda3f15bSXiaojuan Yang } 322fda3f15bSXiaojuan Yang 323fda3f15bSXiaojuan Yang /*cpu map */ 324fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 325fda3f15bSXiaojuan Yang 326fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 327fda3f15bSXiaojuan Yang char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num); 328fda3f15bSXiaojuan Yang char *map_path; 329fda3f15bSXiaojuan Yang 330fda3f15bSXiaojuan Yang if (ms->smp.threads > 1) { 331fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 332fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d/thread%d", 333fda3f15bSXiaojuan Yang num / (ms->smp.cores * ms->smp.threads), 334fda3f15bSXiaojuan Yang (num / ms->smp.threads) % ms->smp.cores, 335fda3f15bSXiaojuan Yang num % ms->smp.threads); 336fda3f15bSXiaojuan Yang } else { 337fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 338fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d", 339fda3f15bSXiaojuan Yang num / ms->smp.cores, 340fda3f15bSXiaojuan Yang num % ms->smp.cores); 341fda3f15bSXiaojuan Yang } 342fda3f15bSXiaojuan Yang qemu_fdt_add_path(ms->fdt, map_path); 343fda3f15bSXiaojuan Yang qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path); 344fda3f15bSXiaojuan Yang 345fda3f15bSXiaojuan Yang g_free(map_path); 346fda3f15bSXiaojuan Yang g_free(cpu_path); 347fda3f15bSXiaojuan Yang } 348fda3f15bSXiaojuan Yang } 349fda3f15bSXiaojuan Yang 350fda3f15bSXiaojuan Yang static void fdt_add_fw_cfg_node(const LoongArchMachineState *lams) 351fda3f15bSXiaojuan Yang { 352fda3f15bSXiaojuan Yang char *nodename; 353fda3f15bSXiaojuan Yang hwaddr base = VIRT_FWCFG_BASE; 354fda3f15bSXiaojuan Yang const MachineState *ms = MACHINE(lams); 355fda3f15bSXiaojuan Yang 356fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base); 357fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 358fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 359fda3f15bSXiaojuan Yang "compatible", "qemu,fw-cfg-mmio"); 360fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 361feae45dcSXiaojuan Yang 2, base, 2, 0x18); 362fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 363fda3f15bSXiaojuan Yang g_free(nodename); 364fda3f15bSXiaojuan Yang } 365fda3f15bSXiaojuan Yang 36607bf0b6aSSong Gao static void fdt_add_pcie_irq_map_node(const LoongArchMachineState *lams, 36707bf0b6aSSong Gao char *nodename, 36807bf0b6aSSong Gao uint32_t *pch_pic_phandle) 36907bf0b6aSSong Gao { 37007bf0b6aSSong Gao int pin, dev; 37107bf0b6aSSong Gao uint32_t irq_map_stride = 0; 37207bf0b6aSSong Gao uint32_t full_irq_map[GPEX_NUM_IRQS *GPEX_NUM_IRQS * 10] = {}; 37307bf0b6aSSong Gao uint32_t *irq_map = full_irq_map; 37407bf0b6aSSong Gao const MachineState *ms = MACHINE(lams); 37507bf0b6aSSong Gao 37607bf0b6aSSong Gao /* This code creates a standard swizzle of interrupts such that 37707bf0b6aSSong Gao * each device's first interrupt is based on it's PCI_SLOT number. 37807bf0b6aSSong Gao * (See pci_swizzle_map_irq_fn()) 37907bf0b6aSSong Gao * 38007bf0b6aSSong Gao * We only need one entry per interrupt in the table (not one per 38107bf0b6aSSong Gao * possible slot) seeing the interrupt-map-mask will allow the table 38207bf0b6aSSong Gao * to wrap to any number of devices. 38307bf0b6aSSong Gao */ 38407bf0b6aSSong Gao 38507bf0b6aSSong Gao for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 38607bf0b6aSSong Gao int devfn = dev * 0x8; 38707bf0b6aSSong Gao 38807bf0b6aSSong Gao for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 38907bf0b6aSSong Gao int irq_nr = 16 + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 39007bf0b6aSSong Gao int i = 0; 39107bf0b6aSSong Gao 39207bf0b6aSSong Gao /* Fill PCI address cells */ 39307bf0b6aSSong Gao irq_map[i] = cpu_to_be32(devfn << 8); 39407bf0b6aSSong Gao i += 3; 39507bf0b6aSSong Gao 39607bf0b6aSSong Gao /* Fill PCI Interrupt cells */ 39707bf0b6aSSong Gao irq_map[i] = cpu_to_be32(pin + 1); 39807bf0b6aSSong Gao i += 1; 39907bf0b6aSSong Gao 40007bf0b6aSSong Gao /* Fill interrupt controller phandle and cells */ 40107bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(*pch_pic_phandle); 40207bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(irq_nr); 40307bf0b6aSSong Gao 40407bf0b6aSSong Gao if (!irq_map_stride) { 40507bf0b6aSSong Gao irq_map_stride = i; 40607bf0b6aSSong Gao } 40707bf0b6aSSong Gao irq_map += irq_map_stride; 40807bf0b6aSSong Gao } 40907bf0b6aSSong Gao } 41007bf0b6aSSong Gao 41107bf0b6aSSong Gao 41207bf0b6aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-map", full_irq_map, 41307bf0b6aSSong Gao GPEX_NUM_IRQS * GPEX_NUM_IRQS * 41407bf0b6aSSong Gao irq_map_stride * sizeof(uint32_t)); 41507bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupt-map-mask", 41607bf0b6aSSong Gao 0x1800, 0, 0, 0x7); 41707bf0b6aSSong Gao } 41807bf0b6aSSong Gao 41907bf0b6aSSong Gao static void fdt_add_pcie_node(const LoongArchMachineState *lams, 42007bf0b6aSSong Gao uint32_t *pch_pic_phandle, 42107bf0b6aSSong Gao uint32_t *pch_msi_phandle) 422fda3f15bSXiaojuan Yang { 423fda3f15bSXiaojuan Yang char *nodename; 42474725231SXiaojuan Yang hwaddr base_mmio = VIRT_PCI_MEM_BASE; 42574725231SXiaojuan Yang hwaddr size_mmio = VIRT_PCI_MEM_SIZE; 42674725231SXiaojuan Yang hwaddr base_pio = VIRT_PCI_IO_BASE; 42774725231SXiaojuan Yang hwaddr size_pio = VIRT_PCI_IO_SIZE; 42874725231SXiaojuan Yang hwaddr base_pcie = VIRT_PCI_CFG_BASE; 42974725231SXiaojuan Yang hwaddr size_pcie = VIRT_PCI_CFG_SIZE; 430fda3f15bSXiaojuan Yang hwaddr base = base_pcie; 431fda3f15bSXiaojuan Yang 432fda3f15bSXiaojuan Yang const MachineState *ms = MACHINE(lams); 433fda3f15bSXiaojuan Yang 434fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/pcie@%" PRIx64, base); 435fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 436fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 437fda3f15bSXiaojuan Yang "compatible", "pci-host-ecam-generic"); 438fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci"); 439fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3); 440fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2); 441fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0); 442fda3f15bSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0, 44374725231SXiaojuan Yang PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1)); 444fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 445fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 446fda3f15bSXiaojuan Yang 2, base_pcie, 2, size_pcie); 447fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges", 44874725231SXiaojuan Yang 1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET, 449fda3f15bSXiaojuan Yang 2, base_pio, 2, size_pio, 450fda3f15bSXiaojuan Yang 1, FDT_PCI_RANGE_MMIO, 2, base_mmio, 451fda3f15bSXiaojuan Yang 2, base_mmio, 2, size_mmio); 45207bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "msi-map", 45307bf0b6aSSong Gao 0, *pch_msi_phandle, 0, 0x10000); 45407bf0b6aSSong Gao 45507bf0b6aSSong Gao fdt_add_pcie_irq_map_node(lams, nodename, pch_pic_phandle); 45607bf0b6aSSong Gao 457fda3f15bSXiaojuan Yang g_free(nodename); 458fda3f15bSXiaojuan Yang } 459fda3f15bSXiaojuan Yang 4600cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms, 4610cf1478dSTianrui Zhao uint64_t base, uint64_t size, int node_id) 4620cf1478dSTianrui Zhao { 4630cf1478dSTianrui Zhao char *nodename = g_strdup_printf("/memory@%" PRIx64, base); 4640cf1478dSTianrui Zhao 4650cf1478dSTianrui Zhao qemu_fdt_add_subnode(ms->fdt, nodename); 466b11f9814SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, base, 0, size); 4670cf1478dSTianrui Zhao qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory"); 4680cf1478dSTianrui Zhao 4690cf1478dSTianrui Zhao if (ms->numa_state && ms->numa_state->num_nodes) { 4700cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id); 4710cf1478dSTianrui Zhao } 4720cf1478dSTianrui Zhao 4730cf1478dSTianrui Zhao g_free(nodename); 4740cf1478dSTianrui Zhao } 4750cf1478dSTianrui Zhao 4763efa6fa1SXiaojuan Yang static void virt_build_smbios(LoongArchMachineState *lams) 4773efa6fa1SXiaojuan Yang { 4783efa6fa1SXiaojuan Yang MachineState *ms = MACHINE(lams); 4793efa6fa1SXiaojuan Yang MachineClass *mc = MACHINE_GET_CLASS(lams); 4803efa6fa1SXiaojuan Yang uint8_t *smbios_tables, *smbios_anchor; 4813efa6fa1SXiaojuan Yang size_t smbios_tables_len, smbios_anchor_len; 4823efa6fa1SXiaojuan Yang const char *product = "QEMU Virtual Machine"; 4833efa6fa1SXiaojuan Yang 4843efa6fa1SXiaojuan Yang if (!lams->fw_cfg) { 4853efa6fa1SXiaojuan Yang return; 4863efa6fa1SXiaojuan Yang } 4873efa6fa1SXiaojuan Yang 48869ea07a5SIgor Mammedov smbios_set_defaults("QEMU", product, mc->name, true); 4893efa6fa1SXiaojuan Yang 49069ea07a5SIgor Mammedov smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64, 49169ea07a5SIgor Mammedov NULL, 0, 49269ea07a5SIgor Mammedov &smbios_tables, &smbios_tables_len, 4933efa6fa1SXiaojuan Yang &smbios_anchor, &smbios_anchor_len, &error_fatal); 4943efa6fa1SXiaojuan Yang 4953efa6fa1SXiaojuan Yang if (smbios_anchor) { 4963efa6fa1SXiaojuan Yang fw_cfg_add_file(lams->fw_cfg, "etc/smbios/smbios-tables", 4973efa6fa1SXiaojuan Yang smbios_tables, smbios_tables_len); 4983efa6fa1SXiaojuan Yang fw_cfg_add_file(lams->fw_cfg, "etc/smbios/smbios-anchor", 4993efa6fa1SXiaojuan Yang smbios_anchor, smbios_anchor_len); 5003efa6fa1SXiaojuan Yang } 5013efa6fa1SXiaojuan Yang } 5023efa6fa1SXiaojuan Yang 5033efa6fa1SXiaojuan Yang static void virt_machine_done(Notifier *notifier, void *data) 5043efa6fa1SXiaojuan Yang { 5053efa6fa1SXiaojuan Yang LoongArchMachineState *lams = container_of(notifier, 5063efa6fa1SXiaojuan Yang LoongArchMachineState, machine_done); 5073efa6fa1SXiaojuan Yang virt_build_smbios(lams); 508735143f1SXiaojuan Yang loongarch_acpi_setup(lams); 5093efa6fa1SXiaojuan Yang } 5103efa6fa1SXiaojuan Yang 5110d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque) 5120d588c4fSSong Gao { 5130d588c4fSSong Gao LoongArchMachineState *s = container_of(notifier, 5140d588c4fSSong Gao LoongArchMachineState, powerdown_notifier); 5150d588c4fSSong Gao 5160d588c4fSSong Gao acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS); 5170d588c4fSSong Gao } 5180d588c4fSSong Gao 51927ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type) 52027ad7564SXiaojuan Yang { 52127ad7564SXiaojuan Yang /* Ensure there are no duplicate entries. */ 52227ad7564SXiaojuan Yang for (unsigned i = 0; i < memmap_entries; i++) { 52327ad7564SXiaojuan Yang assert(memmap_table[i].address != address); 52427ad7564SXiaojuan Yang } 52527ad7564SXiaojuan Yang 52627ad7564SXiaojuan Yang memmap_table = g_renew(struct memmap_entry, memmap_table, 52727ad7564SXiaojuan Yang memmap_entries + 1); 52827ad7564SXiaojuan Yang memmap_table[memmap_entries].address = cpu_to_le64(address); 52927ad7564SXiaojuan Yang memmap_table[memmap_entries].length = cpu_to_le64(length); 53027ad7564SXiaojuan Yang memmap_table[memmap_entries].type = cpu_to_le32(type); 53127ad7564SXiaojuan Yang memmap_table[memmap_entries].reserved = 0; 53227ad7564SXiaojuan Yang memmap_entries++; 53327ad7564SXiaojuan Yang } 53427ad7564SXiaojuan Yang 535735143f1SXiaojuan Yang static DeviceState *create_acpi_ged(DeviceState *pch_pic, LoongArchMachineState *lams) 536735143f1SXiaojuan Yang { 537735143f1SXiaojuan Yang DeviceState *dev; 538735143f1SXiaojuan Yang MachineState *ms = MACHINE(lams); 539735143f1SXiaojuan Yang uint32_t event = ACPI_GED_PWR_DOWN_EVT; 540735143f1SXiaojuan Yang 541735143f1SXiaojuan Yang if (ms->ram_slots) { 542735143f1SXiaojuan Yang event |= ACPI_GED_MEM_HOTPLUG_EVT; 543735143f1SXiaojuan Yang } 544735143f1SXiaojuan Yang dev = qdev_new(TYPE_ACPI_GED); 545735143f1SXiaojuan Yang qdev_prop_set_uint32(dev, "ged-event", event); 546bec4be77SPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 547735143f1SXiaojuan Yang 548735143f1SXiaojuan Yang /* ged event */ 549735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR); 550735143f1SXiaojuan Yang /* memory hotplug */ 551735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR); 552735143f1SXiaojuan Yang /* ged regs used for reset and power down */ 553735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR); 554735143f1SXiaojuan Yang 555735143f1SXiaojuan Yang sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 556456eb81fSBibo Mao qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE)); 557735143f1SXiaojuan Yang return dev; 558735143f1SXiaojuan Yang } 559735143f1SXiaojuan Yang 560a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic) 561a1f7d78eSXiaojuan Yang { 562a1f7d78eSXiaojuan Yang DeviceState *dev; 563a1f7d78eSXiaojuan Yang SysBusDevice *sysbus; 564a1f7d78eSXiaojuan Yang int i, irq; 565a1f7d78eSXiaojuan Yang MemoryRegion *sysmem = get_system_memory(); 566a1f7d78eSXiaojuan Yang 567a1f7d78eSXiaojuan Yang dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 568a1f7d78eSXiaojuan Yang dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 569a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 570a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE); 571a1f7d78eSXiaojuan Yang sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 572a1f7d78eSXiaojuan Yang 573a1f7d78eSXiaojuan Yang sysbus = SYS_BUS_DEVICE(dev); 574a1f7d78eSXiaojuan Yang for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 575456eb81fSBibo Mao irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i; 576a1f7d78eSXiaojuan Yang sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq)); 577a1f7d78eSXiaojuan Yang } 578a1f7d78eSXiaojuan Yang 579a1f7d78eSXiaojuan Yang memory_region_add_subregion(sysmem, 580a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 581a1f7d78eSXiaojuan Yang sysbus_mmio_get_region(sysbus, 0)); 582a1f7d78eSXiaojuan Yang return dev; 583a1f7d78eSXiaojuan Yang } 584a1f7d78eSXiaojuan Yang 58507bf0b6aSSong Gao static void loongarch_devices_init(DeviceState *pch_pic, 58607bf0b6aSSong Gao LoongArchMachineState *lams, 58707bf0b6aSSong Gao uint32_t *pch_pic_phandle, 58807bf0b6aSSong Gao uint32_t *pch_msi_phandle) 589dc93b8dfSXiaojuan Yang { 590240294caSThomas Huth MachineClass *mc = MACHINE_GET_CLASS(lams); 591dc93b8dfSXiaojuan Yang DeviceState *gpex_dev; 592dc93b8dfSXiaojuan Yang SysBusDevice *d; 593dc93b8dfSXiaojuan Yang PCIBus *pci_bus; 594dc93b8dfSXiaojuan Yang MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg; 59589daabe3SSong Gao MemoryRegion *mmio_alias, *mmio_reg; 596dc93b8dfSXiaojuan Yang int i; 597dc93b8dfSXiaojuan Yang 598dc93b8dfSXiaojuan Yang gpex_dev = qdev_new(TYPE_GPEX_HOST); 599dc93b8dfSXiaojuan Yang d = SYS_BUS_DEVICE(gpex_dev); 600dc93b8dfSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 601dc93b8dfSXiaojuan Yang pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus; 6021895b967SXiaojuan Yang lams->pci_bus = pci_bus; 603dc93b8dfSXiaojuan Yang 604dc93b8dfSXiaojuan Yang /* Map only part size_ecam bytes of ECAM space */ 605dc93b8dfSXiaojuan Yang ecam_alias = g_new0(MemoryRegion, 1); 606dc93b8dfSXiaojuan Yang ecam_reg = sysbus_mmio_get_region(d, 0); 607dc93b8dfSXiaojuan Yang memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam", 60874725231SXiaojuan Yang ecam_reg, 0, VIRT_PCI_CFG_SIZE); 60974725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE, 610dc93b8dfSXiaojuan Yang ecam_alias); 611dc93b8dfSXiaojuan Yang 612dc93b8dfSXiaojuan Yang /* Map PCI mem space */ 613dc93b8dfSXiaojuan Yang mmio_alias = g_new0(MemoryRegion, 1); 614dc93b8dfSXiaojuan Yang mmio_reg = sysbus_mmio_get_region(d, 1); 615dc93b8dfSXiaojuan Yang memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio", 61674725231SXiaojuan Yang mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE); 61774725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE, 618dc93b8dfSXiaojuan Yang mmio_alias); 619dc93b8dfSXiaojuan Yang 620dc93b8dfSXiaojuan Yang /* Map PCI IO port space. */ 621dc93b8dfSXiaojuan Yang pio_alias = g_new0(MemoryRegion, 1); 622dc93b8dfSXiaojuan Yang pio_reg = sysbus_mmio_get_region(d, 2); 623dc93b8dfSXiaojuan Yang memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg, 62474725231SXiaojuan Yang VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE); 62574725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE, 626dc93b8dfSXiaojuan Yang pio_alias); 627dc93b8dfSXiaojuan Yang 628dc93b8dfSXiaojuan Yang for (i = 0; i < GPEX_NUM_IRQS; i++) { 629dc93b8dfSXiaojuan Yang sysbus_connect_irq(d, i, 630dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 16 + i)); 631dc93b8dfSXiaojuan Yang gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i); 632dc93b8dfSXiaojuan Yang } 633dc93b8dfSXiaojuan Yang 63407bf0b6aSSong Gao /* Add pcie node */ 63507bf0b6aSSong Gao fdt_add_pcie_node(lams, pch_pic_phandle, pch_msi_phandle); 63607bf0b6aSSong Gao 63774725231SXiaojuan Yang serial_mm_init(get_system_memory(), VIRT_UART_BASE, 0, 638dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 639456eb81fSBibo Mao VIRT_UART_IRQ - VIRT_GSI_BASE), 640dc93b8dfSXiaojuan Yang 115200, serial_hd(0), DEVICE_LITTLE_ENDIAN); 641f5cce57fSSong Gao fdt_add_uart_node(lams, pch_pic_phandle); 642dc93b8dfSXiaojuan Yang 643dc93b8dfSXiaojuan Yang /* Network init */ 64413af77eeSDavid Woodhouse pci_init_nic_devices(pci_bus, mc->default_nic); 645dc93b8dfSXiaojuan Yang 646dc93b8dfSXiaojuan Yang /* 647dc93b8dfSXiaojuan Yang * There are some invalid guest memory access. 648dc93b8dfSXiaojuan Yang * Create some unimplemented devices to emulate this. 649dc93b8dfSXiaojuan Yang */ 650dc93b8dfSXiaojuan Yang create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4); 65174725231SXiaojuan Yang sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE, 652c117f68aSXiaojuan Yang qdev_get_gpio_in(pch_pic, 653456eb81fSBibo Mao VIRT_RTC_IRQ - VIRT_GSI_BASE)); 654841ef2c9SSong Gao fdt_add_rtc_node(lams, pch_pic_phandle); 6559e6602d6SXiaojuan Yang 656735143f1SXiaojuan Yang /* acpi ged */ 657735143f1SXiaojuan Yang lams->acpi_ged = create_acpi_ged(pch_pic, lams); 658a1f7d78eSXiaojuan Yang /* platform bus */ 659a1f7d78eSXiaojuan Yang lams->platform_bus_dev = create_platform_bus(pch_pic); 660dc93b8dfSXiaojuan Yang } 661dc93b8dfSXiaojuan Yang 66269d9c74fSXiaojuan Yang static void loongarch_irq_init(LoongArchMachineState *lams) 66369d9c74fSXiaojuan Yang { 66469d9c74fSXiaojuan Yang MachineState *ms = MACHINE(lams); 66569d9c74fSXiaojuan Yang DeviceState *pch_pic, *pch_msi, *cpudev; 66669d9c74fSXiaojuan Yang DeviceState *ipi, *extioi; 66769d9c74fSXiaojuan Yang SysBusDevice *d; 66869d9c74fSXiaojuan Yang LoongArchCPU *lacpu; 66969d9c74fSXiaojuan Yang CPULoongArchState *env; 67069d9c74fSXiaojuan Yang CPUState *cpu_state; 6716027d274STianrui Zhao int cpu, pin, i, start, num; 672572d45e5SSong Gao uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle, pch_msi_phandle; 67369d9c74fSXiaojuan Yang 67469d9c74fSXiaojuan Yang /* 67569d9c74fSXiaojuan Yang * The connection of interrupts: 67669d9c74fSXiaojuan Yang * +-----+ +---------+ +-------+ 67769d9c74fSXiaojuan Yang * | IPI |--> | CPUINTC | <-- | Timer | 67869d9c74fSXiaojuan Yang * +-----+ +---------+ +-------+ 67969d9c74fSXiaojuan Yang * ^ 68069d9c74fSXiaojuan Yang * | 68169d9c74fSXiaojuan Yang * +---------+ 68269d9c74fSXiaojuan Yang * | EIOINTC | 68369d9c74fSXiaojuan Yang * +---------+ 68469d9c74fSXiaojuan Yang * ^ ^ 68569d9c74fSXiaojuan Yang * | | 68669d9c74fSXiaojuan Yang * +---------+ +---------+ 68769d9c74fSXiaojuan Yang * | PCH-PIC | | PCH-MSI | 68869d9c74fSXiaojuan Yang * +---------+ +---------+ 68969d9c74fSXiaojuan Yang * ^ ^ ^ 69069d9c74fSXiaojuan Yang * | | | 69169d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 69269d9c74fSXiaojuan Yang * | UARTs | | Devices | | Devices | 69369d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 69469d9c74fSXiaojuan Yang */ 6955e90b8dbSBibo Mao 6965e90b8dbSBibo Mao /* Create IPI device */ 6975e90b8dbSBibo Mao ipi = qdev_new(TYPE_LOONGARCH_IPI); 6985e90b8dbSBibo Mao qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus); 6995e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal); 7005e90b8dbSBibo Mao 7015e90b8dbSBibo Mao /* IPI iocsr memory region */ 7025e90b8dbSBibo Mao memory_region_add_subregion(&lams->system_iocsr, SMP_IPI_MAILBOX, 7035e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0)); 7045e90b8dbSBibo Mao memory_region_add_subregion(&lams->system_iocsr, MAIL_SEND_ADDR, 7055e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1)); 7065e90b8dbSBibo Mao 707a0663efdSSong Gao /* Add cpu interrupt-controller */ 708a0663efdSSong Gao fdt_add_cpuic_node(lams, &cpuintc_phandle); 709a0663efdSSong Gao 71069d9c74fSXiaojuan Yang for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 71169d9c74fSXiaojuan Yang cpu_state = qemu_get_cpu(cpu); 71269d9c74fSXiaojuan Yang cpudev = DEVICE(cpu_state); 71369d9c74fSXiaojuan Yang lacpu = LOONGARCH_CPU(cpu_state); 71469d9c74fSXiaojuan Yang env = &(lacpu->env); 7155e90b8dbSBibo Mao env->address_space_iocsr = &lams->as_iocsr; 71678464f02SSong Gao 71769d9c74fSXiaojuan Yang /* connect ipi irq to cpu irq */ 7185e90b8dbSBibo Mao qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI)); 719758a7475STianrui Zhao env->ipistate = ipi; 72069d9c74fSXiaojuan Yang } 72169d9c74fSXiaojuan Yang 7225e90b8dbSBibo Mao /* Create EXTIOI device */ 7235e90b8dbSBibo Mao extioi = qdev_new(TYPE_LOONGARCH_EXTIOI); 72410a8f7d2SBibo Mao qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus); 7255e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal); 7265e90b8dbSBibo Mao memory_region_add_subregion(&lams->system_iocsr, APIC_BASE, 7275e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0)); 7285e90b8dbSBibo Mao 72969d9c74fSXiaojuan Yang /* 73069d9c74fSXiaojuan Yang * connect ext irq to the cpu irq 73169d9c74fSXiaojuan Yang * cpu_pin[9:2] <= intc_pin[7:0] 73269d9c74fSXiaojuan Yang */ 73310a8f7d2SBibo Mao for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 73469d9c74fSXiaojuan Yang cpudev = DEVICE(qemu_get_cpu(cpu)); 73569d9c74fSXiaojuan Yang for (pin = 0; pin < LS3A_INTC_IP; pin++) { 73669d9c74fSXiaojuan Yang qdev_connect_gpio_out(extioi, (cpu * 8 + pin), 73769d9c74fSXiaojuan Yang qdev_get_gpio_in(cpudev, pin + 2)); 73869d9c74fSXiaojuan Yang } 73969d9c74fSXiaojuan Yang } 74069d9c74fSXiaojuan Yang 741975a5afeSSong Gao /* Add Extend I/O Interrupt Controller node */ 742975a5afeSSong Gao fdt_add_eiointc_node(lams, &cpuintc_phandle, &eiointc_phandle); 743975a5afeSSong Gao 74469d9c74fSXiaojuan Yang pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC); 745f4d10ce8STianrui Zhao num = VIRT_PCH_PIC_IRQ_NUM; 746270950b4STianrui Zhao qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num); 74769d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_pic); 74869d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 74974725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE, 75069d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 0)); 75169d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 75274725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET, 75369d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 1)); 75469d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 75574725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO, 75669d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 2)); 75769d9c74fSXiaojuan Yang 758270950b4STianrui Zhao /* Connect pch_pic irqs to extioi */ 75978bcc3ccSSong Gao for (i = 0; i < num; i++) { 76069d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i)); 76169d9c74fSXiaojuan Yang } 76269d9c74fSXiaojuan Yang 7632904f50aSSong Gao /* Add PCH PIC node */ 7642904f50aSSong Gao fdt_add_pch_pic_node(lams, &eiointc_phandle, &pch_pic_phandle); 7652904f50aSSong Gao 76669d9c74fSXiaojuan Yang pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI); 767270950b4STianrui Zhao start = num; 7686027d274STianrui Zhao num = EXTIOI_IRQS - start; 7696027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_base", start); 7706027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_num", num); 77169d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_msi); 77269d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 77374725231SXiaojuan Yang sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW); 7746027d274STianrui Zhao for (i = 0; i < num; i++) { 7756027d274STianrui Zhao /* Connect pch_msi irqs to extioi */ 77669d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, 7776027d274STianrui Zhao qdev_get_gpio_in(extioi, i + start)); 77869d9c74fSXiaojuan Yang } 779dc93b8dfSXiaojuan Yang 780572d45e5SSong Gao /* Add PCH MSI node */ 781572d45e5SSong Gao fdt_add_pch_msi_node(lams, &eiointc_phandle, &pch_msi_phandle); 782572d45e5SSong Gao 78307bf0b6aSSong Gao loongarch_devices_init(pch_pic, lams, &pch_pic_phandle, &pch_msi_phandle); 78469d9c74fSXiaojuan Yang } 78569d9c74fSXiaojuan Yang 78698afb0d4SXiaojuan Yang static void loongarch_firmware_init(LoongArchMachineState *lams) 78798afb0d4SXiaojuan Yang { 78898afb0d4SXiaojuan Yang char *filename = MACHINE(lams)->firmware; 78998afb0d4SXiaojuan Yang char *bios_name = NULL; 790c6e9847fSXianglai Li int bios_size, i; 791c6e9847fSXianglai Li BlockBackend *pflash_blk0; 792c6e9847fSXianglai Li MemoryRegion *mr; 79398afb0d4SXiaojuan Yang 79498afb0d4SXiaojuan Yang lams->bios_loaded = false; 795288431a1SXiaojuan Yang 796c6e9847fSXianglai Li /* Map legacy -drive if=pflash to machine properties */ 797c6e9847fSXianglai Li for (i = 0; i < ARRAY_SIZE(lams->flash); i++) { 798c6e9847fSXianglai Li pflash_cfi01_legacy_drive(lams->flash[i], 799c6e9847fSXianglai Li drive_get(IF_PFLASH, 0, i)); 800c6e9847fSXianglai Li } 801c6e9847fSXianglai Li 802288431a1SXiaojuan Yang virt_flash_map(lams, get_system_memory()); 803288431a1SXiaojuan Yang 804c6e9847fSXianglai Li pflash_blk0 = pflash_cfi01_get_blk(lams->flash[0]); 805c6e9847fSXianglai Li 806c6e9847fSXianglai Li if (pflash_blk0) { 807c6e9847fSXianglai Li if (filename) { 808c6e9847fSXianglai Li error_report("cannot use both '-bios' and '-drive if=pflash'" 809c6e9847fSXianglai Li "options at once"); 810c6e9847fSXianglai Li exit(1); 811c6e9847fSXianglai Li } 812c6e9847fSXianglai Li lams->bios_loaded = true; 813c6e9847fSXianglai Li return; 814c6e9847fSXianglai Li } 815c6e9847fSXianglai Li 81698afb0d4SXiaojuan Yang if (filename) { 81798afb0d4SXiaojuan Yang bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename); 81898afb0d4SXiaojuan Yang if (!bios_name) { 81998afb0d4SXiaojuan Yang error_report("Could not find ROM image '%s'", filename); 82098afb0d4SXiaojuan Yang exit(1); 82198afb0d4SXiaojuan Yang } 82298afb0d4SXiaojuan Yang 823c6e9847fSXianglai Li mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lams->flash[0]), 0); 824c6e9847fSXianglai Li bios_size = load_image_mr(bios_name, mr); 82598afb0d4SXiaojuan Yang if (bios_size < 0) { 82698afb0d4SXiaojuan Yang error_report("Could not load ROM image '%s'", bios_name); 82798afb0d4SXiaojuan Yang exit(1); 82898afb0d4SXiaojuan Yang } 82998afb0d4SXiaojuan Yang g_free(bios_name); 83098afb0d4SXiaojuan Yang lams->bios_loaded = true; 83198afb0d4SXiaojuan Yang } 83298afb0d4SXiaojuan Yang } 83398afb0d4SXiaojuan Yang 834fb1cd3a2SXiaojuan Yang 8355e90b8dbSBibo Mao static void loongarch_qemu_write(void *opaque, hwaddr addr, 8365e90b8dbSBibo Mao uint64_t val, unsigned size) 8375e90b8dbSBibo Mao { 8385e90b8dbSBibo Mao } 8395e90b8dbSBibo Mao 8405e90b8dbSBibo Mao static uint64_t loongarch_qemu_read(void *opaque, hwaddr addr, unsigned size) 8415e90b8dbSBibo Mao { 8425e90b8dbSBibo Mao switch (addr) { 8435e90b8dbSBibo Mao case VERSION_REG: 8445e90b8dbSBibo Mao return 0x11ULL; 8455e90b8dbSBibo Mao case FEATURE_REG: 8465e90b8dbSBibo Mao return 1ULL << IOCSRF_MSI | 1ULL << IOCSRF_EXTIOI | 8475e90b8dbSBibo Mao 1ULL << IOCSRF_CSRIPI; 8485e90b8dbSBibo Mao case VENDOR_REG: 8495e90b8dbSBibo Mao return 0x6e6f73676e6f6f4cULL; /* "Loongson" */ 8505e90b8dbSBibo Mao case CPUNAME_REG: 8515e90b8dbSBibo Mao return 0x303030354133ULL; /* "3A5000" */ 8525e90b8dbSBibo Mao case MISC_FUNC_REG: 8535e90b8dbSBibo Mao return 1ULL << IOCSRM_EXTIOI_EN; 8545e90b8dbSBibo Mao } 8555e90b8dbSBibo Mao return 0ULL; 8565e90b8dbSBibo Mao } 8575e90b8dbSBibo Mao 8585e90b8dbSBibo Mao static const MemoryRegionOps loongarch_qemu_ops = { 8595e90b8dbSBibo Mao .read = loongarch_qemu_read, 8605e90b8dbSBibo Mao .write = loongarch_qemu_write, 8615e90b8dbSBibo Mao .endianness = DEVICE_LITTLE_ENDIAN, 8625e90b8dbSBibo Mao .valid = { 8635e90b8dbSBibo Mao .min_access_size = 4, 8645e90b8dbSBibo Mao .max_access_size = 8, 8655e90b8dbSBibo Mao }, 8665e90b8dbSBibo Mao .impl = { 8675e90b8dbSBibo Mao .min_access_size = 8, 8685e90b8dbSBibo Mao .max_access_size = 8, 8695e90b8dbSBibo Mao }, 8705e90b8dbSBibo Mao }; 8715e90b8dbSBibo Mao 872a8a506c3SXiaojuan Yang static void loongarch_init(MachineState *machine) 873a8a506c3SXiaojuan Yang { 874fb1cd3a2SXiaojuan Yang LoongArchCPU *lacpu; 875a8a506c3SXiaojuan Yang const char *cpu_model = machine->cpu_type; 876a8a506c3SXiaojuan Yang ram_addr_t offset = 0; 877a8a506c3SXiaojuan Yang ram_addr_t ram_size = machine->ram_size; 8780cf1478dSTianrui Zhao uint64_t highram_size = 0, phyAddr = 0; 879a8a506c3SXiaojuan Yang MemoryRegion *address_space_mem = get_system_memory(); 880*df0d93c1SBibo Mao LoongArchMachineState *lams = LOONGARCH_VIRT_MACHINE(machine); 8810cf1478dSTianrui Zhao int nb_numa_nodes = machine->numa_state->num_nodes; 8820cf1478dSTianrui Zhao NodeInfo *numa_info = machine->numa_state->nodes; 883a8a506c3SXiaojuan Yang int i; 8848f30771cSTianrui Zhao const CPUArchIdList *possible_cpus; 8858f30771cSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(machine); 8868f30771cSTianrui Zhao CPUState *cpu; 887a8a506c3SXiaojuan Yang 888a8a506c3SXiaojuan Yang if (!cpu_model) { 889a8a506c3SXiaojuan Yang cpu_model = LOONGARCH_CPU_TYPE_NAME("la464"); 890a8a506c3SXiaojuan Yang } 891a8a506c3SXiaojuan Yang 892a8a506c3SXiaojuan Yang if (ram_size < 1 * GiB) { 893a8a506c3SXiaojuan Yang error_report("ram_size must be greater than 1G."); 894a8a506c3SXiaojuan Yang exit(1); 895a8a506c3SXiaojuan Yang } 896fda3f15bSXiaojuan Yang create_fdt(lams); 8978f30771cSTianrui Zhao 8985e90b8dbSBibo Mao /* Create IOCSR space */ 8995e90b8dbSBibo Mao memory_region_init_io(&lams->system_iocsr, OBJECT(machine), NULL, 9005e90b8dbSBibo Mao machine, "iocsr", UINT64_MAX); 9015e90b8dbSBibo Mao address_space_init(&lams->as_iocsr, &lams->system_iocsr, "IOCSR"); 9025e90b8dbSBibo Mao memory_region_init_io(&lams->iocsr_mem, OBJECT(machine), 9035e90b8dbSBibo Mao &loongarch_qemu_ops, 9045e90b8dbSBibo Mao machine, "iocsr_misc", 0x428); 9055e90b8dbSBibo Mao memory_region_add_subregion(&lams->system_iocsr, 0, &lams->iocsr_mem); 9065e90b8dbSBibo Mao 9075e90b8dbSBibo Mao /* Init CPUs */ 9088f30771cSTianrui Zhao possible_cpus = mc->possible_cpu_arch_ids(machine); 9098f30771cSTianrui Zhao for (i = 0; i < possible_cpus->len; i++) { 9108f30771cSTianrui Zhao cpu = cpu_create(machine->cpu_type); 9118f30771cSTianrui Zhao cpu->cpu_index = i; 91297e03106SPhilippe Mathieu-Daudé machine->possible_cpus->cpus[i].cpu = cpu; 91314f21f67SBibo Mao lacpu = LOONGARCH_CPU(cpu); 91414f21f67SBibo Mao lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id; 915a8a506c3SXiaojuan Yang } 916fda3f15bSXiaojuan Yang fdt_add_cpu_nodes(lams); 9170cf1478dSTianrui Zhao 9180cf1478dSTianrui Zhao /* Node0 memory */ 9190cf1478dSTianrui Zhao memmap_add_entry(VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 1); 9200cf1478dSTianrui Zhao fdt_add_memory_node(machine, VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 0); 9210cf1478dSTianrui Zhao memory_region_init_alias(&lams->lowmem, NULL, "loongarch.node0.lowram", 9220cf1478dSTianrui Zhao machine->ram, offset, VIRT_LOWMEM_SIZE); 9230cf1478dSTianrui Zhao memory_region_add_subregion(address_space_mem, phyAddr, &lams->lowmem); 9240cf1478dSTianrui Zhao 9250cf1478dSTianrui Zhao offset += VIRT_LOWMEM_SIZE; 9260cf1478dSTianrui Zhao if (nb_numa_nodes > 0) { 9270cf1478dSTianrui Zhao assert(numa_info[0].node_mem > VIRT_LOWMEM_SIZE); 9280cf1478dSTianrui Zhao highram_size = numa_info[0].node_mem - VIRT_LOWMEM_SIZE; 9290cf1478dSTianrui Zhao } else { 9300cf1478dSTianrui Zhao highram_size = ram_size - VIRT_LOWMEM_SIZE; 9310cf1478dSTianrui Zhao } 9320cf1478dSTianrui Zhao phyAddr = VIRT_HIGHMEM_BASE; 9330cf1478dSTianrui Zhao memmap_add_entry(phyAddr, highram_size, 1); 9340cf1478dSTianrui Zhao fdt_add_memory_node(machine, phyAddr, highram_size, 0); 9350cf1478dSTianrui Zhao memory_region_init_alias(&lams->highmem, NULL, "loongarch.node0.highram", 936a8a506c3SXiaojuan Yang machine->ram, offset, highram_size); 9370cf1478dSTianrui Zhao memory_region_add_subregion(address_space_mem, phyAddr, &lams->highmem); 9380cf1478dSTianrui Zhao 9390cf1478dSTianrui Zhao /* Node1 - Nodemax memory */ 9400cf1478dSTianrui Zhao offset += highram_size; 9410cf1478dSTianrui Zhao phyAddr += highram_size; 9420cf1478dSTianrui Zhao 9430cf1478dSTianrui Zhao for (i = 1; i < nb_numa_nodes; i++) { 9440cf1478dSTianrui Zhao MemoryRegion *nodemem = g_new(MemoryRegion, 1); 94554c52ec7SSong Gao g_autofree char *ramName = g_strdup_printf("loongarch.node%d.ram", i); 9460cf1478dSTianrui Zhao memory_region_init_alias(nodemem, NULL, ramName, machine->ram, 9470cf1478dSTianrui Zhao offset, numa_info[i].node_mem); 9480cf1478dSTianrui Zhao memory_region_add_subregion(address_space_mem, phyAddr, nodemem); 9490cf1478dSTianrui Zhao memmap_add_entry(phyAddr, numa_info[i].node_mem, 1); 9500cf1478dSTianrui Zhao fdt_add_memory_node(machine, phyAddr, numa_info[i].node_mem, i); 9510cf1478dSTianrui Zhao offset += numa_info[i].node_mem; 9520cf1478dSTianrui Zhao phyAddr += numa_info[i].node_mem; 9530cf1478dSTianrui Zhao } 954c3da26f3SXiaojuan Yang 955c3da26f3SXiaojuan Yang /* initialize device memory address space */ 956c3da26f3SXiaojuan Yang if (machine->ram_size < machine->maxram_size) { 957c3da26f3SXiaojuan Yang ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size; 958b13e115fSDavid Hildenbrand hwaddr device_mem_base; 959c3da26f3SXiaojuan Yang 960c3da26f3SXiaojuan Yang if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) { 961c3da26f3SXiaojuan Yang error_report("unsupported amount of memory slots: %"PRIu64, 962c3da26f3SXiaojuan Yang machine->ram_slots); 963c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 964c3da26f3SXiaojuan Yang } 965c3da26f3SXiaojuan Yang 966c3da26f3SXiaojuan Yang if (QEMU_ALIGN_UP(machine->maxram_size, 967c3da26f3SXiaojuan Yang TARGET_PAGE_SIZE) != machine->maxram_size) { 968c3da26f3SXiaojuan Yang error_report("maximum memory size must by aligned to multiple of " 969c3da26f3SXiaojuan Yang "%d bytes", TARGET_PAGE_SIZE); 970c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 971c3da26f3SXiaojuan Yang } 972c3da26f3SXiaojuan Yang /* device memory base is the top of high memory address. */ 973b13e115fSDavid Hildenbrand device_mem_base = ROUND_UP(VIRT_HIGHMEM_BASE + highram_size, 1 * GiB); 974b13e115fSDavid Hildenbrand machine_memory_devices_init(machine, device_mem_base, device_mem_size); 975c3da26f3SXiaojuan Yang } 976c3da26f3SXiaojuan Yang 97798afb0d4SXiaojuan Yang /* load the BIOS image. */ 97898afb0d4SXiaojuan Yang loongarch_firmware_init(lams); 97998afb0d4SXiaojuan Yang 98027ad7564SXiaojuan Yang /* fw_cfg init */ 98127ad7564SXiaojuan Yang lams->fw_cfg = loongarch_fw_cfg_init(ram_size, machine); 98227ad7564SXiaojuan Yang rom_set_fw(lams->fw_cfg); 98327ad7564SXiaojuan Yang if (lams->fw_cfg != NULL) { 98427ad7564SXiaojuan Yang fw_cfg_add_file(lams->fw_cfg, "etc/memmap", 98527ad7564SXiaojuan Yang memmap_table, 98627ad7564SXiaojuan Yang sizeof(struct memmap_entry) * (memmap_entries)); 98727ad7564SXiaojuan Yang } 988fda3f15bSXiaojuan Yang fdt_add_fw_cfg_node(lams); 989288431a1SXiaojuan Yang fdt_add_flash_node(lams); 990d771ca1cSSong Gao 99169d9c74fSXiaojuan Yang /* Initialize the IO interrupt subsystem */ 99269d9c74fSXiaojuan Yang loongarch_irq_init(lams); 99322126fdbSSong Gao platform_bus_add_all_fdt_nodes(machine->fdt, "/platic", 994a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 995a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_SIZE, 996a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_IRQ); 9973efa6fa1SXiaojuan Yang lams->machine_done.notify = virt_machine_done; 9983efa6fa1SXiaojuan Yang qemu_add_machine_init_done_notifier(&lams->machine_done); 9990d588c4fSSong Gao /* connect powerdown request */ 10000d588c4fSSong Gao lams->powerdown_notifier.notify = virt_powerdown_req; 10010d588c4fSSong Gao qemu_register_powerdown_notifier(&lams->powerdown_notifier); 10020d588c4fSSong Gao 100302183693SXiaojuan Yang /* 100446b21de2SSong Gao * Since lowmem region starts from 0 and Linux kernel legacy start address 100546b21de2SSong Gao * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer 100646b21de2SSong Gao * access. FDT size limit with 1 MiB. 100702183693SXiaojuan Yang * Put the FDT into the memory map as a ROM image: this will ensure 100802183693SXiaojuan Yang * the FDT is copied again upon reset, even if addr points into RAM. 100902183693SXiaojuan Yang */ 101002183693SXiaojuan Yang qemu_fdt_dumpdtb(machine->fdt, lams->fdt_size); 101160423851SSong Gao rom_add_blob_fixed_as("fdt", machine->fdt, lams->fdt_size, FDT_BASE, 1012d771ca1cSSong Gao &address_space_memory); 1013d771ca1cSSong Gao qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds, 101460423851SSong Gao rom_ptr_for_as(&address_space_memory, FDT_BASE, lams->fdt_size)); 1015d771ca1cSSong Gao 1016d771ca1cSSong Gao lams->bootinfo.ram_size = ram_size; 1017d771ca1cSSong Gao loongarch_load_kernel(machine, &lams->bootinfo); 1018a8a506c3SXiaojuan Yang } 1019a8a506c3SXiaojuan Yang 1020735143f1SXiaojuan Yang bool loongarch_is_acpi_enabled(LoongArchMachineState *lams) 1021735143f1SXiaojuan Yang { 1022735143f1SXiaojuan Yang if (lams->acpi == ON_OFF_AUTO_OFF) { 1023735143f1SXiaojuan Yang return false; 1024735143f1SXiaojuan Yang } 1025735143f1SXiaojuan Yang return true; 1026735143f1SXiaojuan Yang } 1027735143f1SXiaojuan Yang 1028735143f1SXiaojuan Yang static void loongarch_get_acpi(Object *obj, Visitor *v, const char *name, 1029735143f1SXiaojuan Yang void *opaque, Error **errp) 1030735143f1SXiaojuan Yang { 1031*df0d93c1SBibo Mao LoongArchMachineState *lams = LOONGARCH_VIRT_MACHINE(obj); 1032735143f1SXiaojuan Yang OnOffAuto acpi = lams->acpi; 1033735143f1SXiaojuan Yang 1034735143f1SXiaojuan Yang visit_type_OnOffAuto(v, name, &acpi, errp); 1035735143f1SXiaojuan Yang } 1036735143f1SXiaojuan Yang 1037735143f1SXiaojuan Yang static void loongarch_set_acpi(Object *obj, Visitor *v, const char *name, 1038735143f1SXiaojuan Yang void *opaque, Error **errp) 1039735143f1SXiaojuan Yang { 1040*df0d93c1SBibo Mao LoongArchMachineState *lams = LOONGARCH_VIRT_MACHINE(obj); 1041735143f1SXiaojuan Yang 1042735143f1SXiaojuan Yang visit_type_OnOffAuto(v, name, &lams->acpi, errp); 1043735143f1SXiaojuan Yang } 1044735143f1SXiaojuan Yang 1045735143f1SXiaojuan Yang static void loongarch_machine_initfn(Object *obj) 1046735143f1SXiaojuan Yang { 1047*df0d93c1SBibo Mao LoongArchMachineState *lams = LOONGARCH_VIRT_MACHINE(obj); 1048735143f1SXiaojuan Yang 1049735143f1SXiaojuan Yang lams->acpi = ON_OFF_AUTO_AUTO; 1050735143f1SXiaojuan Yang lams->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 1051735143f1SXiaojuan Yang lams->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1052288431a1SXiaojuan Yang virt_flash_create(lams); 1053735143f1SXiaojuan Yang } 1054735143f1SXiaojuan Yang 1055c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev) 1056c3da26f3SXiaojuan Yang { 1057c3da26f3SXiaojuan Yang /* we only support pc dimm now */ 1058c3da26f3SXiaojuan Yang return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) && 1059c3da26f3SXiaojuan Yang !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM); 1060c3da26f3SXiaojuan Yang } 1061c3da26f3SXiaojuan Yang 1062c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, 1063c3da26f3SXiaojuan Yang Error **errp) 1064c3da26f3SXiaojuan Yang { 1065c3da26f3SXiaojuan Yang pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), NULL, errp); 1066c3da26f3SXiaojuan Yang } 1067c3da26f3SXiaojuan Yang 1068c3da26f3SXiaojuan Yang static void virt_machine_device_pre_plug(HotplugHandler *hotplug_dev, 1069c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1070c3da26f3SXiaojuan Yang { 1071c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1072c3da26f3SXiaojuan Yang virt_mem_pre_plug(hotplug_dev, dev, errp); 1073c3da26f3SXiaojuan Yang } 1074c3da26f3SXiaojuan Yang } 1075c3da26f3SXiaojuan Yang 1076c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev, 1077c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1078c3da26f3SXiaojuan Yang { 1079*df0d93c1SBibo Mao LoongArchMachineState *lams = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1080c3da26f3SXiaojuan Yang 1081c3da26f3SXiaojuan Yang /* the acpi ged is always exist */ 1082c3da26f3SXiaojuan Yang hotplug_handler_unplug_request(HOTPLUG_HANDLER(lams->acpi_ged), dev, 1083c3da26f3SXiaojuan Yang errp); 1084c3da26f3SXiaojuan Yang } 1085c3da26f3SXiaojuan Yang 1086c3da26f3SXiaojuan Yang static void virt_machine_device_unplug_request(HotplugHandler *hotplug_dev, 1087c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1088c3da26f3SXiaojuan Yang { 1089c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1090c3da26f3SXiaojuan Yang virt_mem_unplug_request(hotplug_dev, dev, errp); 1091c3da26f3SXiaojuan Yang } 1092c3da26f3SXiaojuan Yang } 1093c3da26f3SXiaojuan Yang 1094c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev, 1095c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1096c3da26f3SXiaojuan Yang { 1097*df0d93c1SBibo Mao LoongArchMachineState *lams = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1098c3da26f3SXiaojuan Yang 1099c3da26f3SXiaojuan Yang hotplug_handler_unplug(HOTPLUG_HANDLER(lams->acpi_ged), dev, errp); 1100c3da26f3SXiaojuan Yang pc_dimm_unplug(PC_DIMM(dev), MACHINE(lams)); 1101c3da26f3SXiaojuan Yang qdev_unrealize(dev); 1102c3da26f3SXiaojuan Yang } 1103c3da26f3SXiaojuan Yang 1104c3da26f3SXiaojuan Yang static void virt_machine_device_unplug(HotplugHandler *hotplug_dev, 1105c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1106c3da26f3SXiaojuan Yang { 1107c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1108c3da26f3SXiaojuan Yang virt_mem_unplug(hotplug_dev, dev, errp); 1109c3da26f3SXiaojuan Yang } 1110c3da26f3SXiaojuan Yang } 1111c3da26f3SXiaojuan Yang 1112c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev, 1113c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1114c3da26f3SXiaojuan Yang { 1115*df0d93c1SBibo Mao LoongArchMachineState *lams = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1116c3da26f3SXiaojuan Yang 1117c3da26f3SXiaojuan Yang pc_dimm_plug(PC_DIMM(dev), MACHINE(lams)); 1118c3da26f3SXiaojuan Yang hotplug_handler_plug(HOTPLUG_HANDLER(lams->acpi_ged), 1119c3da26f3SXiaojuan Yang dev, &error_abort); 1120c3da26f3SXiaojuan Yang } 1121c3da26f3SXiaojuan Yang 1122e27e5357SXiaojuan Yang static void loongarch_machine_device_plug_cb(HotplugHandler *hotplug_dev, 1123e27e5357SXiaojuan Yang DeviceState *dev, Error **errp) 1124e27e5357SXiaojuan Yang { 1125*df0d93c1SBibo Mao LoongArchMachineState *lams = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1126e27e5357SXiaojuan Yang MachineClass *mc = MACHINE_GET_CLASS(lams); 1127e27e5357SXiaojuan Yang 1128e27e5357SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev)) { 1129e27e5357SXiaojuan Yang if (lams->platform_bus_dev) { 1130e27e5357SXiaojuan Yang platform_bus_link_device(PLATFORM_BUS_DEVICE(lams->platform_bus_dev), 1131e27e5357SXiaojuan Yang SYS_BUS_DEVICE(dev)); 1132e27e5357SXiaojuan Yang } 1133c3da26f3SXiaojuan Yang } else if (memhp_type_supported(dev)) { 1134c3da26f3SXiaojuan Yang virt_mem_plug(hotplug_dev, dev, errp); 1135e27e5357SXiaojuan Yang } 1136e27e5357SXiaojuan Yang } 1137e27e5357SXiaojuan Yang 1138e27e5357SXiaojuan Yang static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, 1139e27e5357SXiaojuan Yang DeviceState *dev) 1140e27e5357SXiaojuan Yang { 1141e27e5357SXiaojuan Yang MachineClass *mc = MACHINE_GET_CLASS(machine); 1142e27e5357SXiaojuan Yang 1143c3da26f3SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev) || 1144c3da26f3SXiaojuan Yang memhp_type_supported(dev)) { 1145e27e5357SXiaojuan Yang return HOTPLUG_HANDLER(machine); 1146e27e5357SXiaojuan Yang } 1147e27e5357SXiaojuan Yang return NULL; 1148e27e5357SXiaojuan Yang } 1149e27e5357SXiaojuan Yang 11508f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) 11518f30771cSTianrui Zhao { 11528f30771cSTianrui Zhao int n; 11538f30771cSTianrui Zhao unsigned int max_cpus = ms->smp.max_cpus; 11548f30771cSTianrui Zhao 11558f30771cSTianrui Zhao if (ms->possible_cpus) { 11568f30771cSTianrui Zhao assert(ms->possible_cpus->len == max_cpus); 11578f30771cSTianrui Zhao return ms->possible_cpus; 11588f30771cSTianrui Zhao } 11598f30771cSTianrui Zhao 11608f30771cSTianrui Zhao ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 11618f30771cSTianrui Zhao sizeof(CPUArchId) * max_cpus); 11628f30771cSTianrui Zhao ms->possible_cpus->len = max_cpus; 11638f30771cSTianrui Zhao for (n = 0; n < ms->possible_cpus->len; n++) { 11648f30771cSTianrui Zhao ms->possible_cpus->cpus[n].type = ms->cpu_type; 11658f30771cSTianrui Zhao ms->possible_cpus->cpus[n].arch_id = n; 1166f3323883STianrui Zhao 1167f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_socket_id = true; 1168f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.socket_id = 1169f3323883STianrui Zhao n / (ms->smp.cores * ms->smp.threads); 11708f30771cSTianrui Zhao ms->possible_cpus->cpus[n].props.has_core_id = true; 1171f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.core_id = 1172f3323883STianrui Zhao n / ms->smp.threads % ms->smp.cores; 1173f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_thread_id = true; 1174f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads; 11758f30771cSTianrui Zhao } 11768f30771cSTianrui Zhao return ms->possible_cpus; 11778f30771cSTianrui Zhao } 11788f30771cSTianrui Zhao 11790cf1478dSTianrui Zhao static CpuInstanceProperties 11800cf1478dSTianrui Zhao virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index) 11810cf1478dSTianrui Zhao { 11820cf1478dSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(ms); 11830cf1478dSTianrui Zhao const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 11840cf1478dSTianrui Zhao 11850cf1478dSTianrui Zhao assert(cpu_index < possible_cpus->len); 11860cf1478dSTianrui Zhao return possible_cpus->cpus[cpu_index].props; 11870cf1478dSTianrui Zhao } 11880cf1478dSTianrui Zhao 11890cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) 11900cf1478dSTianrui Zhao { 11910cf1478dSTianrui Zhao int64_t nidx = 0; 11920cf1478dSTianrui Zhao 11930cf1478dSTianrui Zhao if (ms->numa_state->num_nodes) { 11940cf1478dSTianrui Zhao nidx = idx / (ms->smp.cpus / ms->numa_state->num_nodes); 11950cf1478dSTianrui Zhao if (ms->numa_state->num_nodes <= nidx) { 11960cf1478dSTianrui Zhao nidx = ms->numa_state->num_nodes - 1; 11970cf1478dSTianrui Zhao } 11980cf1478dSTianrui Zhao } 11990cf1478dSTianrui Zhao return nidx; 12000cf1478dSTianrui Zhao } 12010cf1478dSTianrui Zhao 1202a8a506c3SXiaojuan Yang static void loongarch_class_init(ObjectClass *oc, void *data) 1203a8a506c3SXiaojuan Yang { 1204a8a506c3SXiaojuan Yang MachineClass *mc = MACHINE_CLASS(oc); 1205e27e5357SXiaojuan Yang HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1206a8a506c3SXiaojuan Yang 1207a8a506c3SXiaojuan Yang mc->init = loongarch_init; 1208a8a506c3SXiaojuan Yang mc->default_ram_size = 1 * GiB; 1209a8a506c3SXiaojuan Yang mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464"); 1210a8a506c3SXiaojuan Yang mc->default_ram_id = "loongarch.ram"; 1211646c39b2SSong Gao mc->max_cpus = LOONGARCH_MAX_CPUS; 1212a8a506c3SXiaojuan Yang mc->is_default = 1; 1213a8a506c3SXiaojuan Yang mc->default_kernel_irqchip_split = false; 1214a8a506c3SXiaojuan Yang mc->block_default_type = IF_VIRTIO; 1215a8a506c3SXiaojuan Yang mc->default_boot_order = "c"; 1216a8a506c3SXiaojuan Yang mc->no_cdrom = 1; 12178f30771cSTianrui Zhao mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids; 12180cf1478dSTianrui Zhao mc->cpu_index_to_instance_props = virt_cpu_index_to_props; 12190cf1478dSTianrui Zhao mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; 12200cf1478dSTianrui Zhao mc->numa_mem_supported = true; 12210cf1478dSTianrui Zhao mc->auto_enable_numa_with_memhp = true; 12220cf1478dSTianrui Zhao mc->auto_enable_numa_with_memdev = true; 1223e27e5357SXiaojuan Yang mc->get_hotplug_handler = virt_machine_get_hotplug_handler; 1224240294caSThomas Huth mc->default_nic = "virtio-net-pci"; 1225e27e5357SXiaojuan Yang hc->plug = loongarch_machine_device_plug_cb; 1226c3da26f3SXiaojuan Yang hc->pre_plug = virt_machine_device_pre_plug; 1227c3da26f3SXiaojuan Yang hc->unplug_request = virt_machine_device_unplug_request; 1228c3da26f3SXiaojuan Yang hc->unplug = virt_machine_device_unplug; 1229735143f1SXiaojuan Yang 1230735143f1SXiaojuan Yang object_class_property_add(oc, "acpi", "OnOffAuto", 1231735143f1SXiaojuan Yang loongarch_get_acpi, loongarch_set_acpi, 1232735143f1SXiaojuan Yang NULL, NULL); 1233735143f1SXiaojuan Yang object_class_property_set_description(oc, "acpi", 1234735143f1SXiaojuan Yang "Enable ACPI"); 1235f8ab9aa2SXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 12363dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM 12373dfbb6deSXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 12383dfbb6deSXiaojuan Yang #endif 1239a8a506c3SXiaojuan Yang } 1240a8a506c3SXiaojuan Yang 1241a8a506c3SXiaojuan Yang static const TypeInfo loongarch_machine_types[] = { 1242a8a506c3SXiaojuan Yang { 1243*df0d93c1SBibo Mao .name = TYPE_LOONGARCH_VIRT_MACHINE, 1244a8a506c3SXiaojuan Yang .parent = TYPE_MACHINE, 1245a8a506c3SXiaojuan Yang .instance_size = sizeof(LoongArchMachineState), 1246a8a506c3SXiaojuan Yang .class_init = loongarch_class_init, 1247735143f1SXiaojuan Yang .instance_init = loongarch_machine_initfn, 1248e27e5357SXiaojuan Yang .interfaces = (InterfaceInfo[]) { 1249e27e5357SXiaojuan Yang { TYPE_HOTPLUG_HANDLER }, 1250e27e5357SXiaojuan Yang { } 1251e27e5357SXiaojuan Yang }, 1252a8a506c3SXiaojuan Yang } 1253a8a506c3SXiaojuan Yang }; 1254a8a506c3SXiaojuan Yang 1255a8a506c3SXiaojuan Yang DEFINE_TYPES(loongarch_machine_types) 1256