1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */ 2a8a506c3SXiaojuan Yang /* 3a8a506c3SXiaojuan Yang * QEMU loongson 3a5000 develop board emulation 4a8a506c3SXiaojuan Yang * 5a8a506c3SXiaojuan Yang * Copyright (c) 2021 Loongson Technology Corporation Limited 6a8a506c3SXiaojuan Yang */ 7a8a506c3SXiaojuan Yang #include "qemu/osdep.h" 8a8a506c3SXiaojuan Yang #include "qemu/units.h" 9a8a506c3SXiaojuan Yang #include "qemu/datadir.h" 10a8a506c3SXiaojuan Yang #include "qapi/error.h" 11a8a506c3SXiaojuan Yang #include "hw/boards.h" 12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h" 13a7701b61SBibo Mao #include "sysemu/kvm.h" 14a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h" 15a8a506c3SXiaojuan Yang #include "sysemu/qtest.h" 16a8a506c3SXiaojuan Yang #include "sysemu/runstate.h" 17a8a506c3SXiaojuan Yang #include "sysemu/reset.h" 18a8a506c3SXiaojuan Yang #include "sysemu/rtc.h" 19a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h" 20a8a506c3SXiaojuan Yang #include "exec/address-spaces.h" 21dc93b8dfSXiaojuan Yang #include "hw/irq.h" 22dc93b8dfSXiaojuan Yang #include "net/net.h" 236a6f26f4SXiaojuan Yang #include "hw/loader.h" 246a6f26f4SXiaojuan Yang #include "elf.h" 25b4a12dfcSJiaxun Yang #include "hw/intc/loongson_ipi.h" 2669d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h" 2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h" 2869d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h" 2969d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h" 30dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h" 31dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h" 3227ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h" 33a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h" 343efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h" 35735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h" 36735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h" 37735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h" 38735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h" 39fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h" 40fda3f15bSXiaojuan Yang #include <libfdt.h> 41a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h" 42a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h" 43f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h" 44c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h" 453dfbb6deSXiaojuan Yang #include "sysemu/tpm.h" 46288431a1SXiaojuan Yang #include "sysemu/block-backend.h" 47288431a1SXiaojuan Yang #include "hw/block/flash.h" 48fe43cc5bSBibo Mao #include "hw/virtio/virtio-iommu.h" 49cc37d98bSRichard Henderson #include "qemu/error-report.h" 50cc37d98bSRichard Henderson 51d804ad98SBibo Mao static PFlashCFI01 *virt_flash_create1(LoongArchVirtMachineState *lvms, 52c6e9847fSXianglai Li const char *name, 53c6e9847fSXianglai Li const char *alias_prop_name) 54288431a1SXiaojuan Yang { 55288431a1SXiaojuan Yang DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 56288431a1SXiaojuan Yang 57288431a1SXiaojuan Yang qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 58288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "width", 4); 59288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "device-width", 2); 60288431a1SXiaojuan Yang qdev_prop_set_bit(dev, "big-endian", false); 61288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id0", 0x89); 62288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id1", 0x18); 63288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id2", 0x00); 64288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id3", 0x00); 65c6e9847fSXianglai Li qdev_prop_set_string(dev, "name", name); 66d804ad98SBibo Mao object_property_add_child(OBJECT(lvms), name, OBJECT(dev)); 67d804ad98SBibo Mao object_property_add_alias(OBJECT(lvms), alias_prop_name, 68288431a1SXiaojuan Yang OBJECT(dev), "drive"); 69c6e9847fSXianglai Li return PFLASH_CFI01(dev); 70c6e9847fSXianglai Li } 71288431a1SXiaojuan Yang 72d804ad98SBibo Mao static void virt_flash_create(LoongArchVirtMachineState *lvms) 73c6e9847fSXianglai Li { 74d804ad98SBibo Mao lvms->flash[0] = virt_flash_create1(lvms, "virt.flash0", "pflash0"); 75d804ad98SBibo Mao lvms->flash[1] = virt_flash_create1(lvms, "virt.flash1", "pflash1"); 76c6e9847fSXianglai Li } 77c6e9847fSXianglai Li 78c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash, 79c6e9847fSXianglai Li hwaddr base, hwaddr size, 80c6e9847fSXianglai Li MemoryRegion *sysmem) 81c6e9847fSXianglai Li { 82c6e9847fSXianglai Li DeviceState *dev = DEVICE(flash); 83c6e9847fSXianglai Li BlockBackend *blk; 84c6e9847fSXianglai Li hwaddr real_size = size; 85c6e9847fSXianglai Li 86c6e9847fSXianglai Li blk = pflash_cfi01_get_blk(flash); 87c6e9847fSXianglai Li if (blk) { 88c6e9847fSXianglai Li real_size = blk_getlength(blk); 89c6e9847fSXianglai Li assert(real_size && real_size <= size); 90c6e9847fSXianglai Li } 91c6e9847fSXianglai Li 92c6e9847fSXianglai Li assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE)); 93c6e9847fSXianglai Li assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 94c6e9847fSXianglai Li 95c6e9847fSXianglai Li qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE); 96c6e9847fSXianglai Li sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 97c6e9847fSXianglai Li memory_region_add_subregion(sysmem, base, 98c6e9847fSXianglai Li sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0)); 99288431a1SXiaojuan Yang } 100288431a1SXiaojuan Yang 101d804ad98SBibo Mao static void virt_flash_map(LoongArchVirtMachineState *lvms, 102288431a1SXiaojuan Yang MemoryRegion *sysmem) 103288431a1SXiaojuan Yang { 104d804ad98SBibo Mao PFlashCFI01 *flash0 = lvms->flash[0]; 105d804ad98SBibo Mao PFlashCFI01 *flash1 = lvms->flash[1]; 106288431a1SXiaojuan Yang 107c6e9847fSXianglai Li virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem); 108c6e9847fSXianglai Li virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem); 109288431a1SXiaojuan Yang } 110288431a1SXiaojuan Yang 111d804ad98SBibo Mao static void fdt_add_cpuic_node(LoongArchVirtMachineState *lvms, 112a0663efdSSong Gao uint32_t *cpuintc_phandle) 113a0663efdSSong Gao { 114d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 115a0663efdSSong Gao char *nodename; 116a0663efdSSong Gao 117a0663efdSSong Gao *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 118a0663efdSSong Gao nodename = g_strdup_printf("/cpuic"); 119a0663efdSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 120a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle); 121a0663efdSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 122a0663efdSSong Gao "loongson,cpu-interrupt-controller"); 123a0663efdSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 124a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 125a0663efdSSong Gao g_free(nodename); 126a0663efdSSong Gao } 127a0663efdSSong Gao 128d804ad98SBibo Mao static void fdt_add_eiointc_node(LoongArchVirtMachineState *lvms, 129975a5afeSSong Gao uint32_t *cpuintc_phandle, 130975a5afeSSong Gao uint32_t *eiointc_phandle) 131975a5afeSSong Gao { 132d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 133975a5afeSSong Gao char *nodename; 134975a5afeSSong Gao hwaddr extioi_base = APIC_BASE; 135975a5afeSSong Gao hwaddr extioi_size = EXTIOI_SIZE; 136975a5afeSSong Gao 137975a5afeSSong Gao *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 138975a5afeSSong Gao nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base); 139975a5afeSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 140975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle); 141975a5afeSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 142975a5afeSSong Gao "loongson,ls2k2000-eiointc"); 143975a5afeSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 144975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 145975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 146975a5afeSSong Gao *cpuintc_phandle); 147975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3); 148975a5afeSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, 149975a5afeSSong Gao extioi_base, 0x0, extioi_size); 150975a5afeSSong Gao g_free(nodename); 151975a5afeSSong Gao } 152975a5afeSSong Gao 153d804ad98SBibo Mao static void fdt_add_pch_pic_node(LoongArchVirtMachineState *lvms, 1542904f50aSSong Gao uint32_t *eiointc_phandle, 1552904f50aSSong Gao uint32_t *pch_pic_phandle) 1562904f50aSSong Gao { 157d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 1582904f50aSSong Gao char *nodename; 1592904f50aSSong Gao hwaddr pch_pic_base = VIRT_PCH_REG_BASE; 1602904f50aSSong Gao hwaddr pch_pic_size = VIRT_PCH_REG_SIZE; 1612904f50aSSong Gao 1622904f50aSSong Gao *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt); 1632904f50aSSong Gao nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base); 1642904f50aSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 1652904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_pic_phandle); 1662904f50aSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 1672904f50aSSong Gao "loongson,pch-pic-1.0"); 1682904f50aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, 1692904f50aSSong Gao pch_pic_base, 0, pch_pic_size); 1702904f50aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 1712904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2); 1722904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 1732904f50aSSong Gao *eiointc_phandle); 1742904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0); 1752904f50aSSong Gao g_free(nodename); 1762904f50aSSong Gao } 1772904f50aSSong Gao 178d804ad98SBibo Mao static void fdt_add_pch_msi_node(LoongArchVirtMachineState *lvms, 179572d45e5SSong Gao uint32_t *eiointc_phandle, 180572d45e5SSong Gao uint32_t *pch_msi_phandle) 181572d45e5SSong Gao { 182d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 183572d45e5SSong Gao char *nodename; 184572d45e5SSong Gao hwaddr pch_msi_base = VIRT_PCH_MSI_ADDR_LOW; 185572d45e5SSong Gao hwaddr pch_msi_size = VIRT_PCH_MSI_SIZE; 186572d45e5SSong Gao 187572d45e5SSong Gao *pch_msi_phandle = qemu_fdt_alloc_phandle(ms->fdt); 188572d45e5SSong Gao nodename = g_strdup_printf("/msi@%" PRIx64, pch_msi_base); 189572d45e5SSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 190572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_msi_phandle); 191572d45e5SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 192572d45e5SSong Gao "loongson,pch-msi-1.0"); 193572d45e5SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 194572d45e5SSong Gao 0, pch_msi_base, 195572d45e5SSong Gao 0, pch_msi_size); 196572d45e5SSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 197572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 198572d45e5SSong Gao *eiointc_phandle); 199572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-base-vec", 200572d45e5SSong Gao VIRT_PCH_PIC_IRQ_NUM); 201572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-num-vecs", 202572d45e5SSong Gao EXTIOI_IRQS - VIRT_PCH_PIC_IRQ_NUM); 203572d45e5SSong Gao g_free(nodename); 204572d45e5SSong Gao } 205572d45e5SSong Gao 206d804ad98SBibo Mao static void fdt_add_flash_node(LoongArchVirtMachineState *lvms) 207288431a1SXiaojuan Yang { 208d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 209288431a1SXiaojuan Yang char *nodename; 210c6e9847fSXianglai Li MemoryRegion *flash_mem; 211288431a1SXiaojuan Yang 212c6e9847fSXianglai Li hwaddr flash0_base; 213c6e9847fSXianglai Li hwaddr flash0_size; 214288431a1SXiaojuan Yang 215c6e9847fSXianglai Li hwaddr flash1_base; 216c6e9847fSXianglai Li hwaddr flash1_size; 217c6e9847fSXianglai Li 218d804ad98SBibo Mao flash_mem = pflash_cfi01_get_memory(lvms->flash[0]); 219c6e9847fSXianglai Li flash0_base = flash_mem->addr; 220c6e9847fSXianglai Li flash0_size = memory_region_size(flash_mem); 221c6e9847fSXianglai Li 222d804ad98SBibo Mao flash_mem = pflash_cfi01_get_memory(lvms->flash[1]); 223c6e9847fSXianglai Li flash1_base = flash_mem->addr; 224c6e9847fSXianglai Li flash1_size = memory_region_size(flash_mem); 225c6e9847fSXianglai Li 226c6e9847fSXianglai Li nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base); 227288431a1SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 228288431a1SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash"); 229288431a1SXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 230c6e9847fSXianglai Li 2, flash0_base, 2, flash0_size, 231c6e9847fSXianglai Li 2, flash1_base, 2, flash1_size); 232288431a1SXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4); 233288431a1SXiaojuan Yang g_free(nodename); 234288431a1SXiaojuan Yang } 235fda3f15bSXiaojuan Yang 236d804ad98SBibo Mao static void fdt_add_rtc_node(LoongArchVirtMachineState *lvms, 237841ef2c9SSong Gao uint32_t *pch_pic_phandle) 238ca5bf7adSXiaojuan Yang { 239ca5bf7adSXiaojuan Yang char *nodename; 240ca5bf7adSXiaojuan Yang hwaddr base = VIRT_RTC_REG_BASE; 241ca5bf7adSXiaojuan Yang hwaddr size = VIRT_RTC_LEN; 242d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 243ca5bf7adSXiaojuan Yang 244ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/rtc@%" PRIx64, base); 245ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 246841ef2c9SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 247841ef2c9SSong Gao "loongson,ls7a-rtc"); 248e8c8203eSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size); 249841ef2c9SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 250841ef2c9SSong Gao VIRT_RTC_IRQ - VIRT_GSI_BASE , 0x4); 251841ef2c9SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 252841ef2c9SSong Gao *pch_pic_phandle); 253ca5bf7adSXiaojuan Yang g_free(nodename); 254ca5bf7adSXiaojuan Yang } 255ca5bf7adSXiaojuan Yang 256d804ad98SBibo Mao static void fdt_add_uart_node(LoongArchVirtMachineState *lvms, 257f5cce57fSSong Gao uint32_t *pch_pic_phandle) 258ca5bf7adSXiaojuan Yang { 259ca5bf7adSXiaojuan Yang char *nodename; 260ca5bf7adSXiaojuan Yang hwaddr base = VIRT_UART_BASE; 261ca5bf7adSXiaojuan Yang hwaddr size = VIRT_UART_SIZE; 262d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 263ca5bf7adSXiaojuan Yang 264ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/serial@%" PRIx64, base); 265ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 266ca5bf7adSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a"); 267ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size); 268ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000); 2690208ba74SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename); 270f5cce57fSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 271f5cce57fSSong Gao VIRT_UART_IRQ - VIRT_GSI_BASE, 0x4); 272f5cce57fSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 273f5cce57fSSong Gao *pch_pic_phandle); 274ca5bf7adSXiaojuan Yang g_free(nodename); 275ca5bf7adSXiaojuan Yang } 276ca5bf7adSXiaojuan Yang 277d804ad98SBibo Mao static void create_fdt(LoongArchVirtMachineState *lvms) 278fda3f15bSXiaojuan Yang { 279d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 280fda3f15bSXiaojuan Yang 281d804ad98SBibo Mao ms->fdt = create_device_tree(&lvms->fdt_size); 282fda3f15bSXiaojuan Yang if (!ms->fdt) { 283fda3f15bSXiaojuan Yang error_report("create_device_tree() failed"); 284fda3f15bSXiaojuan Yang exit(1); 285fda3f15bSXiaojuan Yang } 286fda3f15bSXiaojuan Yang 287fda3f15bSXiaojuan Yang /* Header */ 288fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/", "compatible", 289fda3f15bSXiaojuan Yang "linux,dummy-loongson3"); 290fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 291fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 2920208ba74SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/chosen"); 293fda3f15bSXiaojuan Yang } 294fda3f15bSXiaojuan Yang 295d804ad98SBibo Mao static void fdt_add_cpu_nodes(const LoongArchVirtMachineState *lvms) 296fda3f15bSXiaojuan Yang { 297fda3f15bSXiaojuan Yang int num; 298d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 299fda3f15bSXiaojuan Yang int smp_cpus = ms->smp.cpus; 300fda3f15bSXiaojuan Yang 301fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus"); 302fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 303fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 304fda3f15bSXiaojuan Yang 305fda3f15bSXiaojuan Yang /* cpu nodes */ 306fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 307fda3f15bSXiaojuan Yang char *nodename = g_strdup_printf("/cpus/cpu@%d", num); 308fda3f15bSXiaojuan Yang LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num)); 3090cf1478dSTianrui Zhao CPUState *cs = CPU(cpu); 310fda3f15bSXiaojuan Yang 311fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 312fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu"); 313fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 314fda3f15bSXiaojuan Yang cpu->dtb_compatible); 3150cf1478dSTianrui Zhao if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 3160cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", 3170cf1478dSTianrui Zhao ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 3180cf1478dSTianrui Zhao } 319fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num); 320fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", 321fda3f15bSXiaojuan Yang qemu_fdt_alloc_phandle(ms->fdt)); 322fda3f15bSXiaojuan Yang g_free(nodename); 323fda3f15bSXiaojuan Yang } 324fda3f15bSXiaojuan Yang 325fda3f15bSXiaojuan Yang /*cpu map */ 326fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 327fda3f15bSXiaojuan Yang 328fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 329fda3f15bSXiaojuan Yang char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num); 330fda3f15bSXiaojuan Yang char *map_path; 331fda3f15bSXiaojuan Yang 332fda3f15bSXiaojuan Yang if (ms->smp.threads > 1) { 333fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 334fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d/thread%d", 335fda3f15bSXiaojuan Yang num / (ms->smp.cores * ms->smp.threads), 336fda3f15bSXiaojuan Yang (num / ms->smp.threads) % ms->smp.cores, 337fda3f15bSXiaojuan Yang num % ms->smp.threads); 338fda3f15bSXiaojuan Yang } else { 339fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 340fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d", 341fda3f15bSXiaojuan Yang num / ms->smp.cores, 342fda3f15bSXiaojuan Yang num % ms->smp.cores); 343fda3f15bSXiaojuan Yang } 344fda3f15bSXiaojuan Yang qemu_fdt_add_path(ms->fdt, map_path); 345fda3f15bSXiaojuan Yang qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path); 346fda3f15bSXiaojuan Yang 347fda3f15bSXiaojuan Yang g_free(map_path); 348fda3f15bSXiaojuan Yang g_free(cpu_path); 349fda3f15bSXiaojuan Yang } 350fda3f15bSXiaojuan Yang } 351fda3f15bSXiaojuan Yang 352d804ad98SBibo Mao static void fdt_add_fw_cfg_node(const LoongArchVirtMachineState *lvms) 353fda3f15bSXiaojuan Yang { 354fda3f15bSXiaojuan Yang char *nodename; 355fda3f15bSXiaojuan Yang hwaddr base = VIRT_FWCFG_BASE; 356d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 357fda3f15bSXiaojuan Yang 358fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base); 359fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 360fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 361fda3f15bSXiaojuan Yang "compatible", "qemu,fw-cfg-mmio"); 362fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 363feae45dcSXiaojuan Yang 2, base, 2, 0x18); 364fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 365fda3f15bSXiaojuan Yang g_free(nodename); 366fda3f15bSXiaojuan Yang } 367fda3f15bSXiaojuan Yang 368d804ad98SBibo Mao static void fdt_add_pcie_irq_map_node(const LoongArchVirtMachineState *lvms, 36907bf0b6aSSong Gao char *nodename, 37007bf0b6aSSong Gao uint32_t *pch_pic_phandle) 37107bf0b6aSSong Gao { 37207bf0b6aSSong Gao int pin, dev; 37307bf0b6aSSong Gao uint32_t irq_map_stride = 0; 37407bf0b6aSSong Gao uint32_t full_irq_map[GPEX_NUM_IRQS *GPEX_NUM_IRQS * 10] = {}; 37507bf0b6aSSong Gao uint32_t *irq_map = full_irq_map; 376d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 37707bf0b6aSSong Gao 37807bf0b6aSSong Gao /* This code creates a standard swizzle of interrupts such that 37907bf0b6aSSong Gao * each device's first interrupt is based on it's PCI_SLOT number. 38007bf0b6aSSong Gao * (See pci_swizzle_map_irq_fn()) 38107bf0b6aSSong Gao * 38207bf0b6aSSong Gao * We only need one entry per interrupt in the table (not one per 38307bf0b6aSSong Gao * possible slot) seeing the interrupt-map-mask will allow the table 38407bf0b6aSSong Gao * to wrap to any number of devices. 38507bf0b6aSSong Gao */ 38607bf0b6aSSong Gao 38707bf0b6aSSong Gao for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 38807bf0b6aSSong Gao int devfn = dev * 0x8; 38907bf0b6aSSong Gao 39007bf0b6aSSong Gao for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 39107bf0b6aSSong Gao int irq_nr = 16 + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 39207bf0b6aSSong Gao int i = 0; 39307bf0b6aSSong Gao 39407bf0b6aSSong Gao /* Fill PCI address cells */ 39507bf0b6aSSong Gao irq_map[i] = cpu_to_be32(devfn << 8); 39607bf0b6aSSong Gao i += 3; 39707bf0b6aSSong Gao 39807bf0b6aSSong Gao /* Fill PCI Interrupt cells */ 39907bf0b6aSSong Gao irq_map[i] = cpu_to_be32(pin + 1); 40007bf0b6aSSong Gao i += 1; 40107bf0b6aSSong Gao 40207bf0b6aSSong Gao /* Fill interrupt controller phandle and cells */ 40307bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(*pch_pic_phandle); 40407bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(irq_nr); 40507bf0b6aSSong Gao 40607bf0b6aSSong Gao if (!irq_map_stride) { 40707bf0b6aSSong Gao irq_map_stride = i; 40807bf0b6aSSong Gao } 40907bf0b6aSSong Gao irq_map += irq_map_stride; 41007bf0b6aSSong Gao } 41107bf0b6aSSong Gao } 41207bf0b6aSSong Gao 41307bf0b6aSSong Gao 41407bf0b6aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-map", full_irq_map, 41507bf0b6aSSong Gao GPEX_NUM_IRQS * GPEX_NUM_IRQS * 41607bf0b6aSSong Gao irq_map_stride * sizeof(uint32_t)); 41707bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupt-map-mask", 41807bf0b6aSSong Gao 0x1800, 0, 0, 0x7); 41907bf0b6aSSong Gao } 42007bf0b6aSSong Gao 421d804ad98SBibo Mao static void fdt_add_pcie_node(const LoongArchVirtMachineState *lvms, 42207bf0b6aSSong Gao uint32_t *pch_pic_phandle, 42307bf0b6aSSong Gao uint32_t *pch_msi_phandle) 424fda3f15bSXiaojuan Yang { 425fda3f15bSXiaojuan Yang char *nodename; 42674725231SXiaojuan Yang hwaddr base_mmio = VIRT_PCI_MEM_BASE; 42774725231SXiaojuan Yang hwaddr size_mmio = VIRT_PCI_MEM_SIZE; 42874725231SXiaojuan Yang hwaddr base_pio = VIRT_PCI_IO_BASE; 42974725231SXiaojuan Yang hwaddr size_pio = VIRT_PCI_IO_SIZE; 43074725231SXiaojuan Yang hwaddr base_pcie = VIRT_PCI_CFG_BASE; 43174725231SXiaojuan Yang hwaddr size_pcie = VIRT_PCI_CFG_SIZE; 432fda3f15bSXiaojuan Yang hwaddr base = base_pcie; 433fda3f15bSXiaojuan Yang 434d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 435fda3f15bSXiaojuan Yang 436fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/pcie@%" PRIx64, base); 437fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 438fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 439fda3f15bSXiaojuan Yang "compatible", "pci-host-ecam-generic"); 440fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci"); 441fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3); 442fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2); 443fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0); 444fda3f15bSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0, 44574725231SXiaojuan Yang PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1)); 446fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 447fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 448fda3f15bSXiaojuan Yang 2, base_pcie, 2, size_pcie); 449fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges", 45074725231SXiaojuan Yang 1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET, 451fda3f15bSXiaojuan Yang 2, base_pio, 2, size_pio, 452fda3f15bSXiaojuan Yang 1, FDT_PCI_RANGE_MMIO, 2, base_mmio, 453fda3f15bSXiaojuan Yang 2, base_mmio, 2, size_mmio); 45407bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "msi-map", 45507bf0b6aSSong Gao 0, *pch_msi_phandle, 0, 0x10000); 45607bf0b6aSSong Gao 457d804ad98SBibo Mao fdt_add_pcie_irq_map_node(lvms, nodename, pch_pic_phandle); 45807bf0b6aSSong Gao 459fda3f15bSXiaojuan Yang g_free(nodename); 460fda3f15bSXiaojuan Yang } 461fda3f15bSXiaojuan Yang 4620cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms, 4630cf1478dSTianrui Zhao uint64_t base, uint64_t size, int node_id) 4640cf1478dSTianrui Zhao { 4650cf1478dSTianrui Zhao char *nodename = g_strdup_printf("/memory@%" PRIx64, base); 4660cf1478dSTianrui Zhao 4670cf1478dSTianrui Zhao qemu_fdt_add_subnode(ms->fdt, nodename); 4686204af70SJiaxun Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", base >> 32, base, 4696204af70SJiaxun Yang size >> 32, size); 4700cf1478dSTianrui Zhao qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory"); 4710cf1478dSTianrui Zhao 4720cf1478dSTianrui Zhao if (ms->numa_state && ms->numa_state->num_nodes) { 4730cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id); 4740cf1478dSTianrui Zhao } 4750cf1478dSTianrui Zhao 4760cf1478dSTianrui Zhao g_free(nodename); 4770cf1478dSTianrui Zhao } 4780cf1478dSTianrui Zhao 47909ec6579SBibo Mao static void fdt_add_memory_nodes(MachineState *ms) 48009ec6579SBibo Mao { 48109ec6579SBibo Mao hwaddr base, size, ram_size, gap; 48209ec6579SBibo Mao int i, nb_numa_nodes, nodes; 48309ec6579SBibo Mao NodeInfo *numa_info; 48409ec6579SBibo Mao 48509ec6579SBibo Mao ram_size = ms->ram_size; 48609ec6579SBibo Mao base = VIRT_LOWMEM_BASE; 48709ec6579SBibo Mao gap = VIRT_LOWMEM_SIZE; 48809ec6579SBibo Mao nodes = nb_numa_nodes = ms->numa_state->num_nodes; 48909ec6579SBibo Mao numa_info = ms->numa_state->nodes; 49009ec6579SBibo Mao if (!nodes) { 49109ec6579SBibo Mao nodes = 1; 49209ec6579SBibo Mao } 49309ec6579SBibo Mao 49409ec6579SBibo Mao for (i = 0; i < nodes; i++) { 49509ec6579SBibo Mao if (nb_numa_nodes) { 49609ec6579SBibo Mao size = numa_info[i].node_mem; 49709ec6579SBibo Mao } else { 49809ec6579SBibo Mao size = ram_size; 49909ec6579SBibo Mao } 50009ec6579SBibo Mao 50109ec6579SBibo Mao /* 50209ec6579SBibo Mao * memory for the node splited into two part 50309ec6579SBibo Mao * lowram: [base, +gap) 50409ec6579SBibo Mao * highram: [VIRT_HIGHMEM_BASE, +(len - gap)) 50509ec6579SBibo Mao */ 50609ec6579SBibo Mao if (size >= gap) { 50709ec6579SBibo Mao fdt_add_memory_node(ms, base, gap, i); 50809ec6579SBibo Mao size -= gap; 50909ec6579SBibo Mao base = VIRT_HIGHMEM_BASE; 51009ec6579SBibo Mao gap = ram_size - VIRT_LOWMEM_SIZE; 51109ec6579SBibo Mao } 51209ec6579SBibo Mao 51309ec6579SBibo Mao if (size) { 51409ec6579SBibo Mao fdt_add_memory_node(ms, base, size, i); 51509ec6579SBibo Mao base += size; 51609ec6579SBibo Mao gap -= size; 51709ec6579SBibo Mao } 51809ec6579SBibo Mao } 51909ec6579SBibo Mao } 52009ec6579SBibo Mao 521d804ad98SBibo Mao static void virt_build_smbios(LoongArchVirtMachineState *lvms) 5223efa6fa1SXiaojuan Yang { 523d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 524d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 5253efa6fa1SXiaojuan Yang uint8_t *smbios_tables, *smbios_anchor; 5263efa6fa1SXiaojuan Yang size_t smbios_tables_len, smbios_anchor_len; 5273efa6fa1SXiaojuan Yang const char *product = "QEMU Virtual Machine"; 5283efa6fa1SXiaojuan Yang 529d804ad98SBibo Mao if (!lvms->fw_cfg) { 5303efa6fa1SXiaojuan Yang return; 5313efa6fa1SXiaojuan Yang } 5323efa6fa1SXiaojuan Yang 53369ea07a5SIgor Mammedov smbios_set_defaults("QEMU", product, mc->name, true); 5343efa6fa1SXiaojuan Yang 53569ea07a5SIgor Mammedov smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64, 53669ea07a5SIgor Mammedov NULL, 0, 53769ea07a5SIgor Mammedov &smbios_tables, &smbios_tables_len, 5383efa6fa1SXiaojuan Yang &smbios_anchor, &smbios_anchor_len, &error_fatal); 5393efa6fa1SXiaojuan Yang 5403efa6fa1SXiaojuan Yang if (smbios_anchor) { 541d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-tables", 5423efa6fa1SXiaojuan Yang smbios_tables, smbios_tables_len); 543d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-anchor", 5443efa6fa1SXiaojuan Yang smbios_anchor, smbios_anchor_len); 5453efa6fa1SXiaojuan Yang } 5463efa6fa1SXiaojuan Yang } 5473efa6fa1SXiaojuan Yang 548d804ad98SBibo Mao static void virt_done(Notifier *notifier, void *data) 5493efa6fa1SXiaojuan Yang { 550d804ad98SBibo Mao LoongArchVirtMachineState *lvms = container_of(notifier, 551d804ad98SBibo Mao LoongArchVirtMachineState, machine_done); 552d804ad98SBibo Mao virt_build_smbios(lvms); 553d804ad98SBibo Mao loongarch_acpi_setup(lvms); 5543efa6fa1SXiaojuan Yang } 5553efa6fa1SXiaojuan Yang 5560d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque) 5570d588c4fSSong Gao { 558d804ad98SBibo Mao LoongArchVirtMachineState *s; 5590d588c4fSSong Gao 560d804ad98SBibo Mao s = container_of(notifier, LoongArchVirtMachineState, powerdown_notifier); 5610d588c4fSSong Gao acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS); 5620d588c4fSSong Gao } 5630d588c4fSSong Gao 56427ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type) 56527ad7564SXiaojuan Yang { 56627ad7564SXiaojuan Yang /* Ensure there are no duplicate entries. */ 56727ad7564SXiaojuan Yang for (unsigned i = 0; i < memmap_entries; i++) { 56827ad7564SXiaojuan Yang assert(memmap_table[i].address != address); 56927ad7564SXiaojuan Yang } 57027ad7564SXiaojuan Yang 57127ad7564SXiaojuan Yang memmap_table = g_renew(struct memmap_entry, memmap_table, 57227ad7564SXiaojuan Yang memmap_entries + 1); 57327ad7564SXiaojuan Yang memmap_table[memmap_entries].address = cpu_to_le64(address); 57427ad7564SXiaojuan Yang memmap_table[memmap_entries].length = cpu_to_le64(length); 57527ad7564SXiaojuan Yang memmap_table[memmap_entries].type = cpu_to_le32(type); 57627ad7564SXiaojuan Yang memmap_table[memmap_entries].reserved = 0; 57727ad7564SXiaojuan Yang memmap_entries++; 57827ad7564SXiaojuan Yang } 57927ad7564SXiaojuan Yang 580d804ad98SBibo Mao static DeviceState *create_acpi_ged(DeviceState *pch_pic, 581d804ad98SBibo Mao LoongArchVirtMachineState *lvms) 582735143f1SXiaojuan Yang { 583735143f1SXiaojuan Yang DeviceState *dev; 584d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 585735143f1SXiaojuan Yang uint32_t event = ACPI_GED_PWR_DOWN_EVT; 586735143f1SXiaojuan Yang 587735143f1SXiaojuan Yang if (ms->ram_slots) { 588735143f1SXiaojuan Yang event |= ACPI_GED_MEM_HOTPLUG_EVT; 589735143f1SXiaojuan Yang } 590735143f1SXiaojuan Yang dev = qdev_new(TYPE_ACPI_GED); 591735143f1SXiaojuan Yang qdev_prop_set_uint32(dev, "ged-event", event); 592bec4be77SPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 593735143f1SXiaojuan Yang 594735143f1SXiaojuan Yang /* ged event */ 595735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR); 596735143f1SXiaojuan Yang /* memory hotplug */ 597735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR); 598735143f1SXiaojuan Yang /* ged regs used for reset and power down */ 599735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR); 600735143f1SXiaojuan Yang 601735143f1SXiaojuan Yang sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 602456eb81fSBibo Mao qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE)); 603735143f1SXiaojuan Yang return dev; 604735143f1SXiaojuan Yang } 605735143f1SXiaojuan Yang 606a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic) 607a1f7d78eSXiaojuan Yang { 608a1f7d78eSXiaojuan Yang DeviceState *dev; 609a1f7d78eSXiaojuan Yang SysBusDevice *sysbus; 610a1f7d78eSXiaojuan Yang int i, irq; 611a1f7d78eSXiaojuan Yang MemoryRegion *sysmem = get_system_memory(); 612a1f7d78eSXiaojuan Yang 613a1f7d78eSXiaojuan Yang dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 614a1f7d78eSXiaojuan Yang dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 615a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 616a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE); 617a1f7d78eSXiaojuan Yang sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 618a1f7d78eSXiaojuan Yang 619a1f7d78eSXiaojuan Yang sysbus = SYS_BUS_DEVICE(dev); 620a1f7d78eSXiaojuan Yang for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 621456eb81fSBibo Mao irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i; 622a1f7d78eSXiaojuan Yang sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq)); 623a1f7d78eSXiaojuan Yang } 624a1f7d78eSXiaojuan Yang 625a1f7d78eSXiaojuan Yang memory_region_add_subregion(sysmem, 626a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 627a1f7d78eSXiaojuan Yang sysbus_mmio_get_region(sysbus, 0)); 628a1f7d78eSXiaojuan Yang return dev; 629a1f7d78eSXiaojuan Yang } 630a1f7d78eSXiaojuan Yang 631d804ad98SBibo Mao static void virt_devices_init(DeviceState *pch_pic, 632d804ad98SBibo Mao LoongArchVirtMachineState *lvms, 63307bf0b6aSSong Gao uint32_t *pch_pic_phandle, 63407bf0b6aSSong Gao uint32_t *pch_msi_phandle) 635dc93b8dfSXiaojuan Yang { 636d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 637dc93b8dfSXiaojuan Yang DeviceState *gpex_dev; 638dc93b8dfSXiaojuan Yang SysBusDevice *d; 639dc93b8dfSXiaojuan Yang PCIBus *pci_bus; 640dc93b8dfSXiaojuan Yang MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg; 64189daabe3SSong Gao MemoryRegion *mmio_alias, *mmio_reg; 642dc93b8dfSXiaojuan Yang int i; 643dc93b8dfSXiaojuan Yang 644dc93b8dfSXiaojuan Yang gpex_dev = qdev_new(TYPE_GPEX_HOST); 645dc93b8dfSXiaojuan Yang d = SYS_BUS_DEVICE(gpex_dev); 646dc93b8dfSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 647dc93b8dfSXiaojuan Yang pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus; 648d804ad98SBibo Mao lvms->pci_bus = pci_bus; 649dc93b8dfSXiaojuan Yang 650dc93b8dfSXiaojuan Yang /* Map only part size_ecam bytes of ECAM space */ 651dc93b8dfSXiaojuan Yang ecam_alias = g_new0(MemoryRegion, 1); 652dc93b8dfSXiaojuan Yang ecam_reg = sysbus_mmio_get_region(d, 0); 653dc93b8dfSXiaojuan Yang memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam", 65474725231SXiaojuan Yang ecam_reg, 0, VIRT_PCI_CFG_SIZE); 65574725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE, 656dc93b8dfSXiaojuan Yang ecam_alias); 657dc93b8dfSXiaojuan Yang 658dc93b8dfSXiaojuan Yang /* Map PCI mem space */ 659dc93b8dfSXiaojuan Yang mmio_alias = g_new0(MemoryRegion, 1); 660dc93b8dfSXiaojuan Yang mmio_reg = sysbus_mmio_get_region(d, 1); 661dc93b8dfSXiaojuan Yang memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio", 66274725231SXiaojuan Yang mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE); 66374725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE, 664dc93b8dfSXiaojuan Yang mmio_alias); 665dc93b8dfSXiaojuan Yang 666dc93b8dfSXiaojuan Yang /* Map PCI IO port space. */ 667dc93b8dfSXiaojuan Yang pio_alias = g_new0(MemoryRegion, 1); 668dc93b8dfSXiaojuan Yang pio_reg = sysbus_mmio_get_region(d, 2); 669dc93b8dfSXiaojuan Yang memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg, 67074725231SXiaojuan Yang VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE); 67174725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE, 672dc93b8dfSXiaojuan Yang pio_alias); 673dc93b8dfSXiaojuan Yang 674dc93b8dfSXiaojuan Yang for (i = 0; i < GPEX_NUM_IRQS; i++) { 675dc93b8dfSXiaojuan Yang sysbus_connect_irq(d, i, 676dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 16 + i)); 677dc93b8dfSXiaojuan Yang gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i); 678dc93b8dfSXiaojuan Yang } 679dc93b8dfSXiaojuan Yang 68007bf0b6aSSong Gao /* Add pcie node */ 681d804ad98SBibo Mao fdt_add_pcie_node(lvms, pch_pic_phandle, pch_msi_phandle); 68207bf0b6aSSong Gao 68374725231SXiaojuan Yang serial_mm_init(get_system_memory(), VIRT_UART_BASE, 0, 684dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 685456eb81fSBibo Mao VIRT_UART_IRQ - VIRT_GSI_BASE), 686dc93b8dfSXiaojuan Yang 115200, serial_hd(0), DEVICE_LITTLE_ENDIAN); 687d804ad98SBibo Mao fdt_add_uart_node(lvms, pch_pic_phandle); 688dc93b8dfSXiaojuan Yang 689dc93b8dfSXiaojuan Yang /* Network init */ 69013af77eeSDavid Woodhouse pci_init_nic_devices(pci_bus, mc->default_nic); 691dc93b8dfSXiaojuan Yang 692dc93b8dfSXiaojuan Yang /* 693dc93b8dfSXiaojuan Yang * There are some invalid guest memory access. 694dc93b8dfSXiaojuan Yang * Create some unimplemented devices to emulate this. 695dc93b8dfSXiaojuan Yang */ 696dc93b8dfSXiaojuan Yang create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4); 69774725231SXiaojuan Yang sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE, 698c117f68aSXiaojuan Yang qdev_get_gpio_in(pch_pic, 699456eb81fSBibo Mao VIRT_RTC_IRQ - VIRT_GSI_BASE)); 700d804ad98SBibo Mao fdt_add_rtc_node(lvms, pch_pic_phandle); 7019e6602d6SXiaojuan Yang 702735143f1SXiaojuan Yang /* acpi ged */ 703d804ad98SBibo Mao lvms->acpi_ged = create_acpi_ged(pch_pic, lvms); 704a1f7d78eSXiaojuan Yang /* platform bus */ 705d804ad98SBibo Mao lvms->platform_bus_dev = create_platform_bus(pch_pic); 706dc93b8dfSXiaojuan Yang } 707dc93b8dfSXiaojuan Yang 708d804ad98SBibo Mao static void virt_irq_init(LoongArchVirtMachineState *lvms) 70969d9c74fSXiaojuan Yang { 710d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 71169d9c74fSXiaojuan Yang DeviceState *pch_pic, *pch_msi, *cpudev; 71269d9c74fSXiaojuan Yang DeviceState *ipi, *extioi; 71369d9c74fSXiaojuan Yang SysBusDevice *d; 71469d9c74fSXiaojuan Yang LoongArchCPU *lacpu; 71569d9c74fSXiaojuan Yang CPULoongArchState *env; 71669d9c74fSXiaojuan Yang CPUState *cpu_state; 7176027d274STianrui Zhao int cpu, pin, i, start, num; 718572d45e5SSong Gao uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle, pch_msi_phandle; 71969d9c74fSXiaojuan Yang 72069d9c74fSXiaojuan Yang /* 721*dc6f37ebSSong Gao * Extended IRQ model. 722*dc6f37ebSSong Gao * | 723*dc6f37ebSSong Gao * +-----------+ +-------------|--------+ +-----------+ 724*dc6f37ebSSong Gao * | IPI/Timer | --> | CPUINTC(0-3)|(4-255) | <-- | IPI/Timer | 725*dc6f37ebSSong Gao * +-----------+ +-------------|--------+ +-----------+ 726*dc6f37ebSSong Gao * ^ | 72769d9c74fSXiaojuan Yang * | 72869d9c74fSXiaojuan Yang * +---------+ 72969d9c74fSXiaojuan Yang * | EIOINTC | 73069d9c74fSXiaojuan Yang * +---------+ 73169d9c74fSXiaojuan Yang * ^ ^ 73269d9c74fSXiaojuan Yang * | | 73369d9c74fSXiaojuan Yang * +---------+ +---------+ 73469d9c74fSXiaojuan Yang * | PCH-PIC | | PCH-MSI | 73569d9c74fSXiaojuan Yang * +---------+ +---------+ 73669d9c74fSXiaojuan Yang * ^ ^ ^ 73769d9c74fSXiaojuan Yang * | | | 73869d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 73969d9c74fSXiaojuan Yang * | UARTs | | Devices | | Devices | 74069d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 741*dc6f37ebSSong Gao * 742*dc6f37ebSSong Gao * Virt extended IRQ model. 743*dc6f37ebSSong Gao * 744*dc6f37ebSSong Gao * +-----+ +---------------+ +-------+ 745*dc6f37ebSSong Gao * | IPI |--> | CPUINTC(0-255)| <-- | Timer | 746*dc6f37ebSSong Gao * +-----+ +---------------+ +-------+ 747*dc6f37ebSSong Gao * ^ 748*dc6f37ebSSong Gao * | 749*dc6f37ebSSong Gao * +-----------+ 750*dc6f37ebSSong Gao * | V-EIOINTC | 751*dc6f37ebSSong Gao * +-----------+ 752*dc6f37ebSSong Gao * ^ ^ 753*dc6f37ebSSong Gao * | | 754*dc6f37ebSSong Gao * +---------+ +---------+ 755*dc6f37ebSSong Gao * | PCH-PIC | | PCH-MSI | 756*dc6f37ebSSong Gao * +---------+ +---------+ 757*dc6f37ebSSong Gao * ^ ^ ^ 758*dc6f37ebSSong Gao * | | | 759*dc6f37ebSSong Gao * +--------+ +---------+ +---------+ 760*dc6f37ebSSong Gao * | UARTs | | Devices | | Devices | 761*dc6f37ebSSong Gao * +--------+ +---------+ +---------+ 76269d9c74fSXiaojuan Yang */ 7635e90b8dbSBibo Mao 7645e90b8dbSBibo Mao /* Create IPI device */ 765b4a12dfcSJiaxun Yang ipi = qdev_new(TYPE_LOONGSON_IPI); 7665e90b8dbSBibo Mao qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus); 7675e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal); 7685e90b8dbSBibo Mao 7695e90b8dbSBibo Mao /* IPI iocsr memory region */ 770d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, SMP_IPI_MAILBOX, 7715e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0)); 772d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, MAIL_SEND_ADDR, 7735e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1)); 7745e90b8dbSBibo Mao 775a0663efdSSong Gao /* Add cpu interrupt-controller */ 776d804ad98SBibo Mao fdt_add_cpuic_node(lvms, &cpuintc_phandle); 777a0663efdSSong Gao 77869d9c74fSXiaojuan Yang for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 77969d9c74fSXiaojuan Yang cpu_state = qemu_get_cpu(cpu); 78069d9c74fSXiaojuan Yang cpudev = DEVICE(cpu_state); 78169d9c74fSXiaojuan Yang lacpu = LOONGARCH_CPU(cpu_state); 78269d9c74fSXiaojuan Yang env = &(lacpu->env); 783d804ad98SBibo Mao env->address_space_iocsr = &lvms->as_iocsr; 78478464f02SSong Gao 78569d9c74fSXiaojuan Yang /* connect ipi irq to cpu irq */ 7865e90b8dbSBibo Mao qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI)); 787758a7475STianrui Zhao env->ipistate = ipi; 78869d9c74fSXiaojuan Yang } 78969d9c74fSXiaojuan Yang 7905e90b8dbSBibo Mao /* Create EXTIOI device */ 7915e90b8dbSBibo Mao extioi = qdev_new(TYPE_LOONGARCH_EXTIOI); 79210a8f7d2SBibo Mao qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus); 7935e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal); 794d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, APIC_BASE, 7955e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0)); 7965e90b8dbSBibo Mao 79769d9c74fSXiaojuan Yang /* 79869d9c74fSXiaojuan Yang * connect ext irq to the cpu irq 79969d9c74fSXiaojuan Yang * cpu_pin[9:2] <= intc_pin[7:0] 80069d9c74fSXiaojuan Yang */ 80110a8f7d2SBibo Mao for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 80269d9c74fSXiaojuan Yang cpudev = DEVICE(qemu_get_cpu(cpu)); 80369d9c74fSXiaojuan Yang for (pin = 0; pin < LS3A_INTC_IP; pin++) { 80469d9c74fSXiaojuan Yang qdev_connect_gpio_out(extioi, (cpu * 8 + pin), 80569d9c74fSXiaojuan Yang qdev_get_gpio_in(cpudev, pin + 2)); 80669d9c74fSXiaojuan Yang } 80769d9c74fSXiaojuan Yang } 80869d9c74fSXiaojuan Yang 809975a5afeSSong Gao /* Add Extend I/O Interrupt Controller node */ 810d804ad98SBibo Mao fdt_add_eiointc_node(lvms, &cpuintc_phandle, &eiointc_phandle); 811975a5afeSSong Gao 81269d9c74fSXiaojuan Yang pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC); 813f4d10ce8STianrui Zhao num = VIRT_PCH_PIC_IRQ_NUM; 814270950b4STianrui Zhao qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num); 81569d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_pic); 81669d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 81774725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE, 81869d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 0)); 81969d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 82074725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET, 82169d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 1)); 82269d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 82374725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO, 82469d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 2)); 82569d9c74fSXiaojuan Yang 826270950b4STianrui Zhao /* Connect pch_pic irqs to extioi */ 82778bcc3ccSSong Gao for (i = 0; i < num; i++) { 82869d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i)); 82969d9c74fSXiaojuan Yang } 83069d9c74fSXiaojuan Yang 8312904f50aSSong Gao /* Add PCH PIC node */ 832d804ad98SBibo Mao fdt_add_pch_pic_node(lvms, &eiointc_phandle, &pch_pic_phandle); 8332904f50aSSong Gao 83469d9c74fSXiaojuan Yang pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI); 835270950b4STianrui Zhao start = num; 8366027d274STianrui Zhao num = EXTIOI_IRQS - start; 8376027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_base", start); 8386027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_num", num); 83969d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_msi); 84069d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 84174725231SXiaojuan Yang sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW); 8426027d274STianrui Zhao for (i = 0; i < num; i++) { 8436027d274STianrui Zhao /* Connect pch_msi irqs to extioi */ 84469d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, 8456027d274STianrui Zhao qdev_get_gpio_in(extioi, i + start)); 84669d9c74fSXiaojuan Yang } 847dc93b8dfSXiaojuan Yang 848572d45e5SSong Gao /* Add PCH MSI node */ 849d804ad98SBibo Mao fdt_add_pch_msi_node(lvms, &eiointc_phandle, &pch_msi_phandle); 850572d45e5SSong Gao 851d804ad98SBibo Mao virt_devices_init(pch_pic, lvms, &pch_pic_phandle, &pch_msi_phandle); 85269d9c74fSXiaojuan Yang } 85369d9c74fSXiaojuan Yang 854d804ad98SBibo Mao static void virt_firmware_init(LoongArchVirtMachineState *lvms) 85598afb0d4SXiaojuan Yang { 856d804ad98SBibo Mao char *filename = MACHINE(lvms)->firmware; 85798afb0d4SXiaojuan Yang char *bios_name = NULL; 858c6e9847fSXianglai Li int bios_size, i; 859c6e9847fSXianglai Li BlockBackend *pflash_blk0; 860c6e9847fSXianglai Li MemoryRegion *mr; 86198afb0d4SXiaojuan Yang 862d804ad98SBibo Mao lvms->bios_loaded = false; 863288431a1SXiaojuan Yang 864c6e9847fSXianglai Li /* Map legacy -drive if=pflash to machine properties */ 865d804ad98SBibo Mao for (i = 0; i < ARRAY_SIZE(lvms->flash); i++) { 866d804ad98SBibo Mao pflash_cfi01_legacy_drive(lvms->flash[i], 867c6e9847fSXianglai Li drive_get(IF_PFLASH, 0, i)); 868c6e9847fSXianglai Li } 869c6e9847fSXianglai Li 870d804ad98SBibo Mao virt_flash_map(lvms, get_system_memory()); 871288431a1SXiaojuan Yang 872d804ad98SBibo Mao pflash_blk0 = pflash_cfi01_get_blk(lvms->flash[0]); 873c6e9847fSXianglai Li 874c6e9847fSXianglai Li if (pflash_blk0) { 875c6e9847fSXianglai Li if (filename) { 876c6e9847fSXianglai Li error_report("cannot use both '-bios' and '-drive if=pflash'" 877c6e9847fSXianglai Li "options at once"); 878c6e9847fSXianglai Li exit(1); 879c6e9847fSXianglai Li } 880d804ad98SBibo Mao lvms->bios_loaded = true; 881c6e9847fSXianglai Li return; 882c6e9847fSXianglai Li } 883c6e9847fSXianglai Li 88498afb0d4SXiaojuan Yang if (filename) { 88598afb0d4SXiaojuan Yang bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename); 88698afb0d4SXiaojuan Yang if (!bios_name) { 88798afb0d4SXiaojuan Yang error_report("Could not find ROM image '%s'", filename); 88898afb0d4SXiaojuan Yang exit(1); 88998afb0d4SXiaojuan Yang } 89098afb0d4SXiaojuan Yang 891d804ad98SBibo Mao mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lvms->flash[0]), 0); 892c6e9847fSXianglai Li bios_size = load_image_mr(bios_name, mr); 89398afb0d4SXiaojuan Yang if (bios_size < 0) { 89498afb0d4SXiaojuan Yang error_report("Could not load ROM image '%s'", bios_name); 89598afb0d4SXiaojuan Yang exit(1); 89698afb0d4SXiaojuan Yang } 89798afb0d4SXiaojuan Yang g_free(bios_name); 898d804ad98SBibo Mao lvms->bios_loaded = true; 89998afb0d4SXiaojuan Yang } 90098afb0d4SXiaojuan Yang } 90198afb0d4SXiaojuan Yang 902fb1cd3a2SXiaojuan Yang 903d804ad98SBibo Mao static void virt_iocsr_misc_write(void *opaque, hwaddr addr, 9045e90b8dbSBibo Mao uint64_t val, unsigned size) 9055e90b8dbSBibo Mao { 9065e90b8dbSBibo Mao } 9075e90b8dbSBibo Mao 908d804ad98SBibo Mao static uint64_t virt_iocsr_misc_read(void *opaque, hwaddr addr, unsigned size) 9095e90b8dbSBibo Mao { 910a7701b61SBibo Mao uint64_t ret; 911a7701b61SBibo Mao 9125e90b8dbSBibo Mao switch (addr) { 9135e90b8dbSBibo Mao case VERSION_REG: 9145e90b8dbSBibo Mao return 0x11ULL; 9155e90b8dbSBibo Mao case FEATURE_REG: 916a7701b61SBibo Mao ret = BIT(IOCSRF_MSI) | BIT(IOCSRF_EXTIOI) | BIT(IOCSRF_CSRIPI); 917a7701b61SBibo Mao if (kvm_enabled()) { 918a7701b61SBibo Mao ret |= BIT(IOCSRF_VM); 919a7701b61SBibo Mao } 920a7701b61SBibo Mao return ret; 9215e90b8dbSBibo Mao case VENDOR_REG: 9225e90b8dbSBibo Mao return 0x6e6f73676e6f6f4cULL; /* "Loongson" */ 9235e90b8dbSBibo Mao case CPUNAME_REG: 9245e90b8dbSBibo Mao return 0x303030354133ULL; /* "3A5000" */ 9255e90b8dbSBibo Mao case MISC_FUNC_REG: 926a7701b61SBibo Mao return BIT_ULL(IOCSRM_EXTIOI_EN); 9275e90b8dbSBibo Mao } 9285e90b8dbSBibo Mao return 0ULL; 9295e90b8dbSBibo Mao } 9305e90b8dbSBibo Mao 931d804ad98SBibo Mao static const MemoryRegionOps virt_iocsr_misc_ops = { 932d804ad98SBibo Mao .read = virt_iocsr_misc_read, 933d804ad98SBibo Mao .write = virt_iocsr_misc_write, 9345e90b8dbSBibo Mao .endianness = DEVICE_LITTLE_ENDIAN, 9355e90b8dbSBibo Mao .valid = { 9365e90b8dbSBibo Mao .min_access_size = 4, 9375e90b8dbSBibo Mao .max_access_size = 8, 9385e90b8dbSBibo Mao }, 9395e90b8dbSBibo Mao .impl = { 9405e90b8dbSBibo Mao .min_access_size = 8, 9415e90b8dbSBibo Mao .max_access_size = 8, 9425e90b8dbSBibo Mao }, 9435e90b8dbSBibo Mao }; 9445e90b8dbSBibo Mao 9453cc451cbSBibo Mao static void fw_cfg_add_memory(MachineState *ms) 9463cc451cbSBibo Mao { 9473cc451cbSBibo Mao hwaddr base, size, ram_size, gap; 9483cc451cbSBibo Mao int nb_numa_nodes, nodes; 9493cc451cbSBibo Mao NodeInfo *numa_info; 9503cc451cbSBibo Mao 9513cc451cbSBibo Mao ram_size = ms->ram_size; 9523cc451cbSBibo Mao base = VIRT_LOWMEM_BASE; 9533cc451cbSBibo Mao gap = VIRT_LOWMEM_SIZE; 9543cc451cbSBibo Mao nodes = nb_numa_nodes = ms->numa_state->num_nodes; 9553cc451cbSBibo Mao numa_info = ms->numa_state->nodes; 9563cc451cbSBibo Mao if (!nodes) { 9573cc451cbSBibo Mao nodes = 1; 9583cc451cbSBibo Mao } 9593cc451cbSBibo Mao 9603cc451cbSBibo Mao /* add fw_cfg memory map of node0 */ 9613cc451cbSBibo Mao if (nb_numa_nodes) { 9623cc451cbSBibo Mao size = numa_info[0].node_mem; 9633cc451cbSBibo Mao } else { 9643cc451cbSBibo Mao size = ram_size; 9653cc451cbSBibo Mao } 9663cc451cbSBibo Mao 9673cc451cbSBibo Mao if (size >= gap) { 9683cc451cbSBibo Mao memmap_add_entry(base, gap, 1); 9693cc451cbSBibo Mao size -= gap; 9703cc451cbSBibo Mao base = VIRT_HIGHMEM_BASE; 9713cc451cbSBibo Mao gap = ram_size - VIRT_LOWMEM_SIZE; 9723cc451cbSBibo Mao } 9733cc451cbSBibo Mao 9743cc451cbSBibo Mao if (size) { 9753cc451cbSBibo Mao memmap_add_entry(base, size, 1); 9763cc451cbSBibo Mao base += size; 9773cc451cbSBibo Mao } 9783cc451cbSBibo Mao 9793cc451cbSBibo Mao if (nodes < 2) { 9803cc451cbSBibo Mao return; 9813cc451cbSBibo Mao } 9823cc451cbSBibo Mao 9833cc451cbSBibo Mao /* add fw_cfg memory map of other nodes */ 9843cc451cbSBibo Mao size = ram_size - numa_info[0].node_mem; 9853cc451cbSBibo Mao gap = VIRT_LOWMEM_BASE + VIRT_LOWMEM_SIZE; 9863cc451cbSBibo Mao if (base < gap && (base + size) > gap) { 9873cc451cbSBibo Mao /* 9883cc451cbSBibo Mao * memory map for the maining nodes splited into two part 9893cc451cbSBibo Mao * lowram: [base, +(gap - base)) 9903cc451cbSBibo Mao * highram: [VIRT_HIGHMEM_BASE, +(size - (gap - base))) 9913cc451cbSBibo Mao */ 9923cc451cbSBibo Mao memmap_add_entry(base, gap - base, 1); 9933cc451cbSBibo Mao size -= gap - base; 9943cc451cbSBibo Mao base = VIRT_HIGHMEM_BASE; 9953cc451cbSBibo Mao } 9963cc451cbSBibo Mao 9973cc451cbSBibo Mao if (size) 9983cc451cbSBibo Mao memmap_add_entry(base, size, 1); 9993cc451cbSBibo Mao } 10003cc451cbSBibo Mao 1001d804ad98SBibo Mao static void virt_init(MachineState *machine) 1002a8a506c3SXiaojuan Yang { 1003fb1cd3a2SXiaojuan Yang LoongArchCPU *lacpu; 1004a8a506c3SXiaojuan Yang const char *cpu_model = machine->cpu_type; 1005a8a506c3SXiaojuan Yang MemoryRegion *address_space_mem = get_system_memory(); 1006d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(machine); 1007a8a506c3SXiaojuan Yang int i; 10088d96788cSBibo Mao hwaddr base, size, ram_size = machine->ram_size; 10098f30771cSTianrui Zhao const CPUArchIdList *possible_cpus; 10108f30771cSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(machine); 10118f30771cSTianrui Zhao CPUState *cpu; 1012a8a506c3SXiaojuan Yang 1013a8a506c3SXiaojuan Yang if (!cpu_model) { 1014a8a506c3SXiaojuan Yang cpu_model = LOONGARCH_CPU_TYPE_NAME("la464"); 1015a8a506c3SXiaojuan Yang } 1016a8a506c3SXiaojuan Yang 1017d804ad98SBibo Mao create_fdt(lvms); 10188f30771cSTianrui Zhao 10195e90b8dbSBibo Mao /* Create IOCSR space */ 1020d804ad98SBibo Mao memory_region_init_io(&lvms->system_iocsr, OBJECT(machine), NULL, 10215e90b8dbSBibo Mao machine, "iocsr", UINT64_MAX); 1022d804ad98SBibo Mao address_space_init(&lvms->as_iocsr, &lvms->system_iocsr, "IOCSR"); 1023d804ad98SBibo Mao memory_region_init_io(&lvms->iocsr_mem, OBJECT(machine), 1024d804ad98SBibo Mao &virt_iocsr_misc_ops, 10255e90b8dbSBibo Mao machine, "iocsr_misc", 0x428); 1026d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, 0, &lvms->iocsr_mem); 10275e90b8dbSBibo Mao 10285e90b8dbSBibo Mao /* Init CPUs */ 10298f30771cSTianrui Zhao possible_cpus = mc->possible_cpu_arch_ids(machine); 10308f30771cSTianrui Zhao for (i = 0; i < possible_cpus->len; i++) { 10318f30771cSTianrui Zhao cpu = cpu_create(machine->cpu_type); 10328f30771cSTianrui Zhao cpu->cpu_index = i; 103397e03106SPhilippe Mathieu-Daudé machine->possible_cpus->cpus[i].cpu = cpu; 103414f21f67SBibo Mao lacpu = LOONGARCH_CPU(cpu); 103514f21f67SBibo Mao lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id; 1036a8a506c3SXiaojuan Yang } 1037d804ad98SBibo Mao fdt_add_cpu_nodes(lvms); 103809ec6579SBibo Mao fdt_add_memory_nodes(machine); 10393cc451cbSBibo Mao fw_cfg_add_memory(machine); 10400cf1478dSTianrui Zhao 10410cf1478dSTianrui Zhao /* Node0 memory */ 10428d96788cSBibo Mao size = ram_size; 10438d96788cSBibo Mao base = VIRT_LOWMEM_BASE; 10448d96788cSBibo Mao if (size > VIRT_LOWMEM_SIZE) { 10458d96788cSBibo Mao size = VIRT_LOWMEM_SIZE; 10460cf1478dSTianrui Zhao } 10470cf1478dSTianrui Zhao 10488d96788cSBibo Mao memory_region_init_alias(&lvms->lowmem, NULL, "loongarch.lowram", 10498d96788cSBibo Mao machine->ram, base, size); 10508d96788cSBibo Mao memory_region_add_subregion(address_space_mem, base, &lvms->lowmem); 10518d96788cSBibo Mao base += size; 10528d96788cSBibo Mao if (ram_size - size) { 10538d96788cSBibo Mao base = VIRT_HIGHMEM_BASE; 10548d96788cSBibo Mao memory_region_init_alias(&lvms->highmem, NULL, "loongarch.highram", 10558d96788cSBibo Mao machine->ram, VIRT_LOWMEM_BASE + size, ram_size - size); 10568d96788cSBibo Mao memory_region_add_subregion(address_space_mem, base, &lvms->highmem); 10578d96788cSBibo Mao base += ram_size - size; 10580cf1478dSTianrui Zhao } 1059c3da26f3SXiaojuan Yang 1060c3da26f3SXiaojuan Yang /* initialize device memory address space */ 1061c3da26f3SXiaojuan Yang if (machine->ram_size < machine->maxram_size) { 1062c3da26f3SXiaojuan Yang ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size; 1063c3da26f3SXiaojuan Yang 1064c3da26f3SXiaojuan Yang if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) { 1065c3da26f3SXiaojuan Yang error_report("unsupported amount of memory slots: %"PRIu64, 1066c3da26f3SXiaojuan Yang machine->ram_slots); 1067c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 1068c3da26f3SXiaojuan Yang } 1069c3da26f3SXiaojuan Yang 1070c3da26f3SXiaojuan Yang if (QEMU_ALIGN_UP(machine->maxram_size, 1071c3da26f3SXiaojuan Yang TARGET_PAGE_SIZE) != machine->maxram_size) { 1072c3da26f3SXiaojuan Yang error_report("maximum memory size must by aligned to multiple of " 1073c3da26f3SXiaojuan Yang "%d bytes", TARGET_PAGE_SIZE); 1074c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 1075c3da26f3SXiaojuan Yang } 10768d96788cSBibo Mao machine_memory_devices_init(machine, base, device_mem_size); 1077c3da26f3SXiaojuan Yang } 1078c3da26f3SXiaojuan Yang 107998afb0d4SXiaojuan Yang /* load the BIOS image. */ 1080d804ad98SBibo Mao virt_firmware_init(lvms); 108198afb0d4SXiaojuan Yang 108227ad7564SXiaojuan Yang /* fw_cfg init */ 1083d804ad98SBibo Mao lvms->fw_cfg = virt_fw_cfg_init(ram_size, machine); 1084d804ad98SBibo Mao rom_set_fw(lvms->fw_cfg); 1085d804ad98SBibo Mao if (lvms->fw_cfg != NULL) { 1086d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/memmap", 108727ad7564SXiaojuan Yang memmap_table, 108827ad7564SXiaojuan Yang sizeof(struct memmap_entry) * (memmap_entries)); 108927ad7564SXiaojuan Yang } 1090d804ad98SBibo Mao fdt_add_fw_cfg_node(lvms); 1091d804ad98SBibo Mao fdt_add_flash_node(lvms); 1092d771ca1cSSong Gao 109369d9c74fSXiaojuan Yang /* Initialize the IO interrupt subsystem */ 1094d804ad98SBibo Mao virt_irq_init(lvms); 109522126fdbSSong Gao platform_bus_add_all_fdt_nodes(machine->fdt, "/platic", 1096a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 1097a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_SIZE, 1098a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_IRQ); 1099d804ad98SBibo Mao lvms->machine_done.notify = virt_done; 1100d804ad98SBibo Mao qemu_add_machine_init_done_notifier(&lvms->machine_done); 11010d588c4fSSong Gao /* connect powerdown request */ 1102d804ad98SBibo Mao lvms->powerdown_notifier.notify = virt_powerdown_req; 1103d804ad98SBibo Mao qemu_register_powerdown_notifier(&lvms->powerdown_notifier); 11040d588c4fSSong Gao 110502183693SXiaojuan Yang /* 110646b21de2SSong Gao * Since lowmem region starts from 0 and Linux kernel legacy start address 110746b21de2SSong Gao * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer 110846b21de2SSong Gao * access. FDT size limit with 1 MiB. 110902183693SXiaojuan Yang * Put the FDT into the memory map as a ROM image: this will ensure 111002183693SXiaojuan Yang * the FDT is copied again upon reset, even if addr points into RAM. 111102183693SXiaojuan Yang */ 1112d804ad98SBibo Mao qemu_fdt_dumpdtb(machine->fdt, lvms->fdt_size); 1113d804ad98SBibo Mao rom_add_blob_fixed_as("fdt", machine->fdt, lvms->fdt_size, FDT_BASE, 1114d771ca1cSSong Gao &address_space_memory); 1115d771ca1cSSong Gao qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds, 1116d804ad98SBibo Mao rom_ptr_for_as(&address_space_memory, FDT_BASE, lvms->fdt_size)); 1117d771ca1cSSong Gao 1118d804ad98SBibo Mao lvms->bootinfo.ram_size = ram_size; 1119d804ad98SBibo Mao loongarch_load_kernel(machine, &lvms->bootinfo); 1120a8a506c3SXiaojuan Yang } 1121a8a506c3SXiaojuan Yang 1122d804ad98SBibo Mao static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1123735143f1SXiaojuan Yang void *opaque, Error **errp) 1124735143f1SXiaojuan Yang { 1125d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1126d804ad98SBibo Mao OnOffAuto acpi = lvms->acpi; 1127735143f1SXiaojuan Yang 1128735143f1SXiaojuan Yang visit_type_OnOffAuto(v, name, &acpi, errp); 1129735143f1SXiaojuan Yang } 1130735143f1SXiaojuan Yang 1131d804ad98SBibo Mao static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1132735143f1SXiaojuan Yang void *opaque, Error **errp) 1133735143f1SXiaojuan Yang { 1134d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1135735143f1SXiaojuan Yang 1136d804ad98SBibo Mao visit_type_OnOffAuto(v, name, &lvms->acpi, errp); 1137735143f1SXiaojuan Yang } 1138735143f1SXiaojuan Yang 1139d804ad98SBibo Mao static void virt_initfn(Object *obj) 1140735143f1SXiaojuan Yang { 1141d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1142735143f1SXiaojuan Yang 1143d804ad98SBibo Mao lvms->acpi = ON_OFF_AUTO_AUTO; 1144d804ad98SBibo Mao lvms->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 1145d804ad98SBibo Mao lvms->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1146d804ad98SBibo Mao virt_flash_create(lvms); 1147735143f1SXiaojuan Yang } 1148735143f1SXiaojuan Yang 1149c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev) 1150c3da26f3SXiaojuan Yang { 1151c3da26f3SXiaojuan Yang /* we only support pc dimm now */ 1152c3da26f3SXiaojuan Yang return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) && 1153c3da26f3SXiaojuan Yang !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM); 1154c3da26f3SXiaojuan Yang } 1155c3da26f3SXiaojuan Yang 1156c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, 1157c3da26f3SXiaojuan Yang Error **errp) 1158c3da26f3SXiaojuan Yang { 1159c3da26f3SXiaojuan Yang pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), NULL, errp); 1160c3da26f3SXiaojuan Yang } 1161c3da26f3SXiaojuan Yang 1162d804ad98SBibo Mao static void virt_device_pre_plug(HotplugHandler *hotplug_dev, 1163c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1164c3da26f3SXiaojuan Yang { 1165c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1166c3da26f3SXiaojuan Yang virt_mem_pre_plug(hotplug_dev, dev, errp); 1167c3da26f3SXiaojuan Yang } 1168c3da26f3SXiaojuan Yang } 1169c3da26f3SXiaojuan Yang 1170c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev, 1171c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1172c3da26f3SXiaojuan Yang { 1173d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1174c3da26f3SXiaojuan Yang 1175c3da26f3SXiaojuan Yang /* the acpi ged is always exist */ 1176d804ad98SBibo Mao hotplug_handler_unplug_request(HOTPLUG_HANDLER(lvms->acpi_ged), dev, 1177c3da26f3SXiaojuan Yang errp); 1178c3da26f3SXiaojuan Yang } 1179c3da26f3SXiaojuan Yang 1180d804ad98SBibo Mao static void virt_device_unplug_request(HotplugHandler *hotplug_dev, 1181c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1182c3da26f3SXiaojuan Yang { 1183c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1184c3da26f3SXiaojuan Yang virt_mem_unplug_request(hotplug_dev, dev, errp); 1185c3da26f3SXiaojuan Yang } 1186c3da26f3SXiaojuan Yang } 1187c3da26f3SXiaojuan Yang 1188c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev, 1189c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1190c3da26f3SXiaojuan Yang { 1191d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1192c3da26f3SXiaojuan Yang 1193d804ad98SBibo Mao hotplug_handler_unplug(HOTPLUG_HANDLER(lvms->acpi_ged), dev, errp); 1194d804ad98SBibo Mao pc_dimm_unplug(PC_DIMM(dev), MACHINE(lvms)); 1195c3da26f3SXiaojuan Yang qdev_unrealize(dev); 1196c3da26f3SXiaojuan Yang } 1197c3da26f3SXiaojuan Yang 1198d804ad98SBibo Mao static void virt_device_unplug(HotplugHandler *hotplug_dev, 1199c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1200c3da26f3SXiaojuan Yang { 1201c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1202c3da26f3SXiaojuan Yang virt_mem_unplug(hotplug_dev, dev, errp); 1203c3da26f3SXiaojuan Yang } 1204c3da26f3SXiaojuan Yang } 1205c3da26f3SXiaojuan Yang 1206c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev, 1207c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1208c3da26f3SXiaojuan Yang { 1209d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1210c3da26f3SXiaojuan Yang 1211d804ad98SBibo Mao pc_dimm_plug(PC_DIMM(dev), MACHINE(lvms)); 1212d804ad98SBibo Mao hotplug_handler_plug(HOTPLUG_HANDLER(lvms->acpi_ged), 1213c3da26f3SXiaojuan Yang dev, &error_abort); 1214c3da26f3SXiaojuan Yang } 1215c3da26f3SXiaojuan Yang 1216d804ad98SBibo Mao static void virt_device_plug_cb(HotplugHandler *hotplug_dev, 1217e27e5357SXiaojuan Yang DeviceState *dev, Error **errp) 1218e27e5357SXiaojuan Yang { 1219d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1220d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 1221d804ad98SBibo Mao PlatformBusDevice *pbus; 1222e27e5357SXiaojuan Yang 1223e27e5357SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev)) { 1224d804ad98SBibo Mao if (lvms->platform_bus_dev) { 1225d804ad98SBibo Mao pbus = PLATFORM_BUS_DEVICE(lvms->platform_bus_dev); 1226d804ad98SBibo Mao platform_bus_link_device(pbus, SYS_BUS_DEVICE(dev)); 1227e27e5357SXiaojuan Yang } 1228c3da26f3SXiaojuan Yang } else if (memhp_type_supported(dev)) { 1229c3da26f3SXiaojuan Yang virt_mem_plug(hotplug_dev, dev, errp); 1230e27e5357SXiaojuan Yang } 1231e27e5357SXiaojuan Yang } 1232e27e5357SXiaojuan Yang 1233d804ad98SBibo Mao static HotplugHandler *virt_get_hotplug_handler(MachineState *machine, 1234e27e5357SXiaojuan Yang DeviceState *dev) 1235e27e5357SXiaojuan Yang { 1236e27e5357SXiaojuan Yang MachineClass *mc = MACHINE_GET_CLASS(machine); 1237e27e5357SXiaojuan Yang 1238c3da26f3SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev) || 1239fe43cc5bSBibo Mao object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI) || 1240c3da26f3SXiaojuan Yang memhp_type_supported(dev)) { 1241e27e5357SXiaojuan Yang return HOTPLUG_HANDLER(machine); 1242e27e5357SXiaojuan Yang } 1243e27e5357SXiaojuan Yang return NULL; 1244e27e5357SXiaojuan Yang } 1245e27e5357SXiaojuan Yang 12468f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) 12478f30771cSTianrui Zhao { 12488f30771cSTianrui Zhao int n; 12498f30771cSTianrui Zhao unsigned int max_cpus = ms->smp.max_cpus; 12508f30771cSTianrui Zhao 12518f30771cSTianrui Zhao if (ms->possible_cpus) { 12528f30771cSTianrui Zhao assert(ms->possible_cpus->len == max_cpus); 12538f30771cSTianrui Zhao return ms->possible_cpus; 12548f30771cSTianrui Zhao } 12558f30771cSTianrui Zhao 12568f30771cSTianrui Zhao ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 12578f30771cSTianrui Zhao sizeof(CPUArchId) * max_cpus); 12588f30771cSTianrui Zhao ms->possible_cpus->len = max_cpus; 12598f30771cSTianrui Zhao for (n = 0; n < ms->possible_cpus->len; n++) { 12608f30771cSTianrui Zhao ms->possible_cpus->cpus[n].type = ms->cpu_type; 12618f30771cSTianrui Zhao ms->possible_cpus->cpus[n].arch_id = n; 1262f3323883STianrui Zhao 1263f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_socket_id = true; 1264f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.socket_id = 1265f3323883STianrui Zhao n / (ms->smp.cores * ms->smp.threads); 12668f30771cSTianrui Zhao ms->possible_cpus->cpus[n].props.has_core_id = true; 1267f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.core_id = 1268f3323883STianrui Zhao n / ms->smp.threads % ms->smp.cores; 1269f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_thread_id = true; 1270f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads; 12718f30771cSTianrui Zhao } 12728f30771cSTianrui Zhao return ms->possible_cpus; 12738f30771cSTianrui Zhao } 12748f30771cSTianrui Zhao 1275d804ad98SBibo Mao static CpuInstanceProperties virt_cpu_index_to_props(MachineState *ms, 1276d804ad98SBibo Mao unsigned cpu_index) 12770cf1478dSTianrui Zhao { 12780cf1478dSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(ms); 12790cf1478dSTianrui Zhao const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 12800cf1478dSTianrui Zhao 12810cf1478dSTianrui Zhao assert(cpu_index < possible_cpus->len); 12820cf1478dSTianrui Zhao return possible_cpus->cpus[cpu_index].props; 12830cf1478dSTianrui Zhao } 12840cf1478dSTianrui Zhao 12850cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) 12860cf1478dSTianrui Zhao { 1287f532cf01SBibo Mao int64_t socket_id; 12880cf1478dSTianrui Zhao 12890cf1478dSTianrui Zhao if (ms->numa_state->num_nodes) { 1290f532cf01SBibo Mao socket_id = ms->possible_cpus->cpus[idx].props.socket_id; 1291f532cf01SBibo Mao return socket_id % ms->numa_state->num_nodes; 1292f532cf01SBibo Mao } else { 1293f532cf01SBibo Mao return 0; 12940cf1478dSTianrui Zhao } 12950cf1478dSTianrui Zhao } 12960cf1478dSTianrui Zhao 1297d804ad98SBibo Mao static void virt_class_init(ObjectClass *oc, void *data) 1298a8a506c3SXiaojuan Yang { 1299a8a506c3SXiaojuan Yang MachineClass *mc = MACHINE_CLASS(oc); 1300e27e5357SXiaojuan Yang HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1301a8a506c3SXiaojuan Yang 1302d804ad98SBibo Mao mc->init = virt_init; 1303a8a506c3SXiaojuan Yang mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464"); 1304a8a506c3SXiaojuan Yang mc->default_ram_id = "loongarch.ram"; 1305646c39b2SSong Gao mc->max_cpus = LOONGARCH_MAX_CPUS; 1306a8a506c3SXiaojuan Yang mc->is_default = 1; 1307a8a506c3SXiaojuan Yang mc->default_kernel_irqchip_split = false; 1308a8a506c3SXiaojuan Yang mc->block_default_type = IF_VIRTIO; 1309a8a506c3SXiaojuan Yang mc->default_boot_order = "c"; 1310a8a506c3SXiaojuan Yang mc->no_cdrom = 1; 13118f30771cSTianrui Zhao mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids; 13120cf1478dSTianrui Zhao mc->cpu_index_to_instance_props = virt_cpu_index_to_props; 13130cf1478dSTianrui Zhao mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; 13140cf1478dSTianrui Zhao mc->numa_mem_supported = true; 13150cf1478dSTianrui Zhao mc->auto_enable_numa_with_memhp = true; 13160cf1478dSTianrui Zhao mc->auto_enable_numa_with_memdev = true; 1317d804ad98SBibo Mao mc->get_hotplug_handler = virt_get_hotplug_handler; 1318240294caSThomas Huth mc->default_nic = "virtio-net-pci"; 1319d804ad98SBibo Mao hc->plug = virt_device_plug_cb; 1320d804ad98SBibo Mao hc->pre_plug = virt_device_pre_plug; 1321d804ad98SBibo Mao hc->unplug_request = virt_device_unplug_request; 1322d804ad98SBibo Mao hc->unplug = virt_device_unplug; 1323735143f1SXiaojuan Yang 1324735143f1SXiaojuan Yang object_class_property_add(oc, "acpi", "OnOffAuto", 1325d804ad98SBibo Mao virt_get_acpi, virt_set_acpi, 1326735143f1SXiaojuan Yang NULL, NULL); 1327735143f1SXiaojuan Yang object_class_property_set_description(oc, "acpi", 1328735143f1SXiaojuan Yang "Enable ACPI"); 1329f8ab9aa2SXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 13303dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM 13313dfbb6deSXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 13323dfbb6deSXiaojuan Yang #endif 1333a8a506c3SXiaojuan Yang } 1334a8a506c3SXiaojuan Yang 1335d804ad98SBibo Mao static const TypeInfo virt_machine_types[] = { 1336a8a506c3SXiaojuan Yang { 1337df0d93c1SBibo Mao .name = TYPE_LOONGARCH_VIRT_MACHINE, 1338a8a506c3SXiaojuan Yang .parent = TYPE_MACHINE, 1339d804ad98SBibo Mao .instance_size = sizeof(LoongArchVirtMachineState), 1340d804ad98SBibo Mao .class_init = virt_class_init, 1341d804ad98SBibo Mao .instance_init = virt_initfn, 1342e27e5357SXiaojuan Yang .interfaces = (InterfaceInfo[]) { 1343e27e5357SXiaojuan Yang { TYPE_HOTPLUG_HANDLER }, 1344e27e5357SXiaojuan Yang { } 1345e27e5357SXiaojuan Yang }, 1346a8a506c3SXiaojuan Yang } 1347a8a506c3SXiaojuan Yang }; 1348a8a506c3SXiaojuan Yang 1349d804ad98SBibo Mao DEFINE_TYPES(virt_machine_types) 1350