xref: /qemu/hw/loongarch/virt.c (revision d9bd1ccbf1d84d872aed684c65fec33814b8ac1b)
1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2a8a506c3SXiaojuan Yang /*
3a8a506c3SXiaojuan Yang  * QEMU loongson 3a5000 develop board emulation
4a8a506c3SXiaojuan Yang  *
5a8a506c3SXiaojuan Yang  * Copyright (c) 2021 Loongson Technology Corporation Limited
6a8a506c3SXiaojuan Yang  */
7a8a506c3SXiaojuan Yang #include "qemu/osdep.h"
8a8a506c3SXiaojuan Yang #include "qemu/units.h"
9a8a506c3SXiaojuan Yang #include "qemu/datadir.h"
10a8a506c3SXiaojuan Yang #include "qapi/error.h"
11a8a506c3SXiaojuan Yang #include "hw/boards.h"
12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h"
13a7701b61SBibo Mao #include "sysemu/kvm.h"
142b284fa9SSong Gao #include "sysemu/tcg.h"
15a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h"
16a8a506c3SXiaojuan Yang #include "sysemu/qtest.h"
17a8a506c3SXiaojuan Yang #include "sysemu/runstate.h"
18a8a506c3SXiaojuan Yang #include "sysemu/reset.h"
19a8a506c3SXiaojuan Yang #include "sysemu/rtc.h"
20a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h"
21a8a506c3SXiaojuan Yang #include "exec/address-spaces.h"
22dc93b8dfSXiaojuan Yang #include "hw/irq.h"
23dc93b8dfSXiaojuan Yang #include "net/net.h"
246a6f26f4SXiaojuan Yang #include "hw/loader.h"
256a6f26f4SXiaojuan Yang #include "elf.h"
26ef2f1145SBibo Mao #include "hw/intc/loongarch_ipi.h"
2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h"
2869d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h"
2969d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h"
3069d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h"
31dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h"
32dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h"
3327ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h"
34a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h"
353efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h"
36735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h"
37735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h"
38735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h"
39735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h"
40fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h"
41fda3f15bSXiaojuan Yang #include <libfdt.h>
42a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h"
43a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h"
44f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h"
45c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h"
463dfbb6deSXiaojuan Yang #include "sysemu/tpm.h"
47288431a1SXiaojuan Yang #include "sysemu/block-backend.h"
48288431a1SXiaojuan Yang #include "hw/block/flash.h"
49fe43cc5bSBibo Mao #include "hw/virtio/virtio-iommu.h"
50cc37d98bSRichard Henderson #include "qemu/error-report.h"
51*d9bd1ccbSJason A. Donenfeld #include "qemu/guest-random.h"
52cc37d98bSRichard Henderson 
532b284fa9SSong Gao static bool virt_is_veiointc_enabled(LoongArchVirtMachineState *lvms)
542b284fa9SSong Gao {
552b284fa9SSong Gao     if (lvms->veiointc == ON_OFF_AUTO_OFF) {
562b284fa9SSong Gao         return false;
572b284fa9SSong Gao     }
582b284fa9SSong Gao     return true;
592b284fa9SSong Gao }
602b284fa9SSong Gao 
612b284fa9SSong Gao static void virt_get_veiointc(Object *obj, Visitor *v, const char *name,
622b284fa9SSong Gao                               void *opaque, Error **errp)
632b284fa9SSong Gao {
642b284fa9SSong Gao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
652b284fa9SSong Gao     OnOffAuto veiointc = lvms->veiointc;
662b284fa9SSong Gao 
672b284fa9SSong Gao     visit_type_OnOffAuto(v, name, &veiointc, errp);
682b284fa9SSong Gao }
692b284fa9SSong Gao 
702b284fa9SSong Gao static void virt_set_veiointc(Object *obj, Visitor *v, const char *name,
712b284fa9SSong Gao                               void *opaque, Error **errp)
722b284fa9SSong Gao {
732b284fa9SSong Gao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
742b284fa9SSong Gao 
752b284fa9SSong Gao     visit_type_OnOffAuto(v, name, &lvms->veiointc, errp);
762b284fa9SSong Gao }
772b284fa9SSong Gao 
78d804ad98SBibo Mao static PFlashCFI01 *virt_flash_create1(LoongArchVirtMachineState *lvms,
79c6e9847fSXianglai Li                                        const char *name,
80c6e9847fSXianglai Li                                        const char *alias_prop_name)
81288431a1SXiaojuan Yang {
82288431a1SXiaojuan Yang     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
83288431a1SXiaojuan Yang 
84288431a1SXiaojuan Yang     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
85288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "width", 4);
86288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "device-width", 2);
87288431a1SXiaojuan Yang     qdev_prop_set_bit(dev, "big-endian", false);
88288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id0", 0x89);
89288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id1", 0x18);
90288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id2", 0x00);
91288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id3", 0x00);
92c6e9847fSXianglai Li     qdev_prop_set_string(dev, "name", name);
93d804ad98SBibo Mao     object_property_add_child(OBJECT(lvms), name, OBJECT(dev));
94d804ad98SBibo Mao     object_property_add_alias(OBJECT(lvms), alias_prop_name,
95288431a1SXiaojuan Yang                               OBJECT(dev), "drive");
96c6e9847fSXianglai Li     return PFLASH_CFI01(dev);
97c6e9847fSXianglai Li }
98288431a1SXiaojuan Yang 
99d804ad98SBibo Mao static void virt_flash_create(LoongArchVirtMachineState *lvms)
100c6e9847fSXianglai Li {
101d804ad98SBibo Mao     lvms->flash[0] = virt_flash_create1(lvms, "virt.flash0", "pflash0");
102d804ad98SBibo Mao     lvms->flash[1] = virt_flash_create1(lvms, "virt.flash1", "pflash1");
103c6e9847fSXianglai Li }
104c6e9847fSXianglai Li 
105c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash,
106c6e9847fSXianglai Li                             hwaddr base, hwaddr size,
107c6e9847fSXianglai Li                             MemoryRegion *sysmem)
108c6e9847fSXianglai Li {
109c6e9847fSXianglai Li     DeviceState *dev = DEVICE(flash);
110c6e9847fSXianglai Li     BlockBackend *blk;
111c6e9847fSXianglai Li     hwaddr real_size = size;
112c6e9847fSXianglai Li 
113c6e9847fSXianglai Li     blk = pflash_cfi01_get_blk(flash);
114c6e9847fSXianglai Li     if (blk) {
115c6e9847fSXianglai Li         real_size = blk_getlength(blk);
116c6e9847fSXianglai Li         assert(real_size && real_size <= size);
117c6e9847fSXianglai Li     }
118c6e9847fSXianglai Li 
119c6e9847fSXianglai Li     assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE));
120c6e9847fSXianglai Li     assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
121c6e9847fSXianglai Li 
122c6e9847fSXianglai Li     qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE);
123c6e9847fSXianglai Li     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
124c6e9847fSXianglai Li     memory_region_add_subregion(sysmem, base,
125c6e9847fSXianglai Li                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
126288431a1SXiaojuan Yang }
127288431a1SXiaojuan Yang 
128d804ad98SBibo Mao static void virt_flash_map(LoongArchVirtMachineState *lvms,
129288431a1SXiaojuan Yang                            MemoryRegion *sysmem)
130288431a1SXiaojuan Yang {
131d804ad98SBibo Mao     PFlashCFI01 *flash0 = lvms->flash[0];
132d804ad98SBibo Mao     PFlashCFI01 *flash1 = lvms->flash[1];
133288431a1SXiaojuan Yang 
134c6e9847fSXianglai Li     virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem);
135c6e9847fSXianglai Li     virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem);
136288431a1SXiaojuan Yang }
137288431a1SXiaojuan Yang 
138d804ad98SBibo Mao static void fdt_add_cpuic_node(LoongArchVirtMachineState *lvms,
139a0663efdSSong Gao                                uint32_t *cpuintc_phandle)
140a0663efdSSong Gao {
141d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
142a0663efdSSong Gao     char *nodename;
143a0663efdSSong Gao 
144a0663efdSSong Gao     *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
145a0663efdSSong Gao     nodename = g_strdup_printf("/cpuic");
146a0663efdSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
147a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle);
148a0663efdSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
149a0663efdSSong Gao                             "loongson,cpu-interrupt-controller");
150a0663efdSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
151a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
152a0663efdSSong Gao     g_free(nodename);
153a0663efdSSong Gao }
154a0663efdSSong Gao 
155d804ad98SBibo Mao static void fdt_add_eiointc_node(LoongArchVirtMachineState *lvms,
156975a5afeSSong Gao                                   uint32_t *cpuintc_phandle,
157975a5afeSSong Gao                                   uint32_t *eiointc_phandle)
158975a5afeSSong Gao {
159d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
160975a5afeSSong Gao     char *nodename;
161975a5afeSSong Gao     hwaddr extioi_base = APIC_BASE;
162975a5afeSSong Gao     hwaddr extioi_size = EXTIOI_SIZE;
163975a5afeSSong Gao 
164975a5afeSSong Gao     *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
165975a5afeSSong Gao     nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base);
166975a5afeSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
167975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle);
168975a5afeSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
169975a5afeSSong Gao                             "loongson,ls2k2000-eiointc");
170975a5afeSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
171975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
172975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
173975a5afeSSong Gao                           *cpuintc_phandle);
174975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3);
175975a5afeSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0,
176975a5afeSSong Gao                            extioi_base, 0x0, extioi_size);
177975a5afeSSong Gao     g_free(nodename);
178975a5afeSSong Gao }
179975a5afeSSong Gao 
180d804ad98SBibo Mao static void fdt_add_pch_pic_node(LoongArchVirtMachineState *lvms,
1812904f50aSSong Gao                                  uint32_t *eiointc_phandle,
1822904f50aSSong Gao                                  uint32_t *pch_pic_phandle)
1832904f50aSSong Gao {
184d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
1852904f50aSSong Gao     char *nodename;
1862904f50aSSong Gao     hwaddr pch_pic_base = VIRT_PCH_REG_BASE;
1872904f50aSSong Gao     hwaddr pch_pic_size = VIRT_PCH_REG_SIZE;
1882904f50aSSong Gao 
1892904f50aSSong Gao     *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt);
1902904f50aSSong Gao     nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base);
1912904f50aSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
1922904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt,  nodename, "phandle", *pch_pic_phandle);
1932904f50aSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
1942904f50aSSong Gao                             "loongson,pch-pic-1.0");
1952904f50aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0,
1962904f50aSSong Gao                            pch_pic_base, 0, pch_pic_size);
1972904f50aSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
1982904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2);
1992904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
2002904f50aSSong Gao                           *eiointc_phandle);
2012904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0);
2022904f50aSSong Gao     g_free(nodename);
2032904f50aSSong Gao }
2042904f50aSSong Gao 
205d804ad98SBibo Mao static void fdt_add_pch_msi_node(LoongArchVirtMachineState *lvms,
206572d45e5SSong Gao                                  uint32_t *eiointc_phandle,
207572d45e5SSong Gao                                  uint32_t *pch_msi_phandle)
208572d45e5SSong Gao {
209d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
210572d45e5SSong Gao     char *nodename;
211572d45e5SSong Gao     hwaddr pch_msi_base = VIRT_PCH_MSI_ADDR_LOW;
212572d45e5SSong Gao     hwaddr pch_msi_size = VIRT_PCH_MSI_SIZE;
213572d45e5SSong Gao 
214572d45e5SSong Gao     *pch_msi_phandle = qemu_fdt_alloc_phandle(ms->fdt);
215572d45e5SSong Gao     nodename = g_strdup_printf("/msi@%" PRIx64, pch_msi_base);
216572d45e5SSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
217572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_msi_phandle);
218572d45e5SSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
219572d45e5SSong Gao                             "loongson,pch-msi-1.0");
220572d45e5SSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg",
221572d45e5SSong Gao                            0, pch_msi_base,
222572d45e5SSong Gao                            0, pch_msi_size);
223572d45e5SSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
224572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
225572d45e5SSong Gao                           *eiointc_phandle);
226572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-base-vec",
227572d45e5SSong Gao                           VIRT_PCH_PIC_IRQ_NUM);
228572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-num-vecs",
229572d45e5SSong Gao                           EXTIOI_IRQS - VIRT_PCH_PIC_IRQ_NUM);
230572d45e5SSong Gao     g_free(nodename);
231572d45e5SSong Gao }
232572d45e5SSong Gao 
233d804ad98SBibo Mao static void fdt_add_flash_node(LoongArchVirtMachineState *lvms)
234288431a1SXiaojuan Yang {
235d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
236288431a1SXiaojuan Yang     char *nodename;
237c6e9847fSXianglai Li     MemoryRegion *flash_mem;
238288431a1SXiaojuan Yang 
239c6e9847fSXianglai Li     hwaddr flash0_base;
240c6e9847fSXianglai Li     hwaddr flash0_size;
241288431a1SXiaojuan Yang 
242c6e9847fSXianglai Li     hwaddr flash1_base;
243c6e9847fSXianglai Li     hwaddr flash1_size;
244c6e9847fSXianglai Li 
245d804ad98SBibo Mao     flash_mem = pflash_cfi01_get_memory(lvms->flash[0]);
246c6e9847fSXianglai Li     flash0_base = flash_mem->addr;
247c6e9847fSXianglai Li     flash0_size = memory_region_size(flash_mem);
248c6e9847fSXianglai Li 
249d804ad98SBibo Mao     flash_mem = pflash_cfi01_get_memory(lvms->flash[1]);
250c6e9847fSXianglai Li     flash1_base = flash_mem->addr;
251c6e9847fSXianglai Li     flash1_size = memory_region_size(flash_mem);
252c6e9847fSXianglai Li 
253c6e9847fSXianglai Li     nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base);
254288431a1SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
255288431a1SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash");
256288431a1SXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
257c6e9847fSXianglai Li                                  2, flash0_base, 2, flash0_size,
258c6e9847fSXianglai Li                                  2, flash1_base, 2, flash1_size);
259288431a1SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4);
260288431a1SXiaojuan Yang     g_free(nodename);
261288431a1SXiaojuan Yang }
262fda3f15bSXiaojuan Yang 
263d804ad98SBibo Mao static void fdt_add_rtc_node(LoongArchVirtMachineState *lvms,
264841ef2c9SSong Gao                              uint32_t *pch_pic_phandle)
265ca5bf7adSXiaojuan Yang {
266ca5bf7adSXiaojuan Yang     char *nodename;
267ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_RTC_REG_BASE;
268ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_RTC_LEN;
269d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
270ca5bf7adSXiaojuan Yang 
271ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/rtc@%" PRIx64, base);
272ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
273841ef2c9SSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
274841ef2c9SSong Gao                             "loongson,ls7a-rtc");
275e8c8203eSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size);
276841ef2c9SSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts",
277841ef2c9SSong Gao                            VIRT_RTC_IRQ - VIRT_GSI_BASE , 0x4);
278841ef2c9SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
279841ef2c9SSong Gao                           *pch_pic_phandle);
280ca5bf7adSXiaojuan Yang     g_free(nodename);
281ca5bf7adSXiaojuan Yang }
282ca5bf7adSXiaojuan Yang 
283d804ad98SBibo Mao static void fdt_add_uart_node(LoongArchVirtMachineState *lvms,
284b3d4ef83SJason A. Donenfeld                               uint32_t *pch_pic_phandle, hwaddr base,
285b3d4ef83SJason A. Donenfeld                               int irq, bool chosen)
286ca5bf7adSXiaojuan Yang {
287ca5bf7adSXiaojuan Yang     char *nodename;
288ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_UART_SIZE;
289d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
290ca5bf7adSXiaojuan Yang 
291ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/serial@%" PRIx64, base);
292ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
293ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a");
294ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size);
295ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000);
296b3d4ef83SJason A. Donenfeld     if (chosen)
2970208ba74SXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename);
298b3d4ef83SJason A. Donenfeld     qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", irq, 0x4);
299f5cce57fSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
300f5cce57fSSong Gao                           *pch_pic_phandle);
301ca5bf7adSXiaojuan Yang     g_free(nodename);
302ca5bf7adSXiaojuan Yang }
303ca5bf7adSXiaojuan Yang 
304d804ad98SBibo Mao static void create_fdt(LoongArchVirtMachineState *lvms)
305fda3f15bSXiaojuan Yang {
306d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
307*d9bd1ccbSJason A. Donenfeld     uint8_t rng_seed[32];
308fda3f15bSXiaojuan Yang 
309d804ad98SBibo Mao     ms->fdt = create_device_tree(&lvms->fdt_size);
310fda3f15bSXiaojuan Yang     if (!ms->fdt) {
311fda3f15bSXiaojuan Yang         error_report("create_device_tree() failed");
312fda3f15bSXiaojuan Yang         exit(1);
313fda3f15bSXiaojuan Yang     }
314fda3f15bSXiaojuan Yang 
315fda3f15bSXiaojuan Yang     /* Header */
316fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/", "compatible",
317fda3f15bSXiaojuan Yang                             "linux,dummy-loongson3");
318fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
319fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
3200208ba74SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/chosen");
321*d9bd1ccbSJason A. Donenfeld 
322*d9bd1ccbSJason A. Donenfeld     /* Pass seed to RNG */
323*d9bd1ccbSJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
324*d9bd1ccbSJason A. Donenfeld     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed", rng_seed, sizeof(rng_seed));
325fda3f15bSXiaojuan Yang }
326fda3f15bSXiaojuan Yang 
327d804ad98SBibo Mao static void fdt_add_cpu_nodes(const LoongArchVirtMachineState *lvms)
328fda3f15bSXiaojuan Yang {
329fda3f15bSXiaojuan Yang     int num;
330d804ad98SBibo Mao     const MachineState *ms = MACHINE(lvms);
331fda3f15bSXiaojuan Yang     int smp_cpus = ms->smp.cpus;
332fda3f15bSXiaojuan Yang 
333fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus");
334fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
335fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
336fda3f15bSXiaojuan Yang 
337fda3f15bSXiaojuan Yang     /* cpu nodes */
338fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
339fda3f15bSXiaojuan Yang         char *nodename = g_strdup_printf("/cpus/cpu@%d", num);
340fda3f15bSXiaojuan Yang         LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num));
3410cf1478dSTianrui Zhao         CPUState *cs = CPU(cpu);
342fda3f15bSXiaojuan Yang 
343fda3f15bSXiaojuan Yang         qemu_fdt_add_subnode(ms->fdt, nodename);
344fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu");
345fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
346fda3f15bSXiaojuan Yang                                 cpu->dtb_compatible);
3470cf1478dSTianrui Zhao         if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) {
3480cf1478dSTianrui Zhao             qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id",
3490cf1478dSTianrui Zhao                 ms->possible_cpus->cpus[cs->cpu_index].props.node_id);
3500cf1478dSTianrui Zhao         }
351fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num);
352fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle",
353fda3f15bSXiaojuan Yang                               qemu_fdt_alloc_phandle(ms->fdt));
354fda3f15bSXiaojuan Yang         g_free(nodename);
355fda3f15bSXiaojuan Yang     }
356fda3f15bSXiaojuan Yang 
357fda3f15bSXiaojuan Yang     /*cpu map */
358fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
359fda3f15bSXiaojuan Yang 
360fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
361fda3f15bSXiaojuan Yang         char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num);
362fda3f15bSXiaojuan Yang         char *map_path;
363fda3f15bSXiaojuan Yang 
364fda3f15bSXiaojuan Yang         if (ms->smp.threads > 1) {
365fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
366fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d/thread%d",
367fda3f15bSXiaojuan Yang                 num / (ms->smp.cores * ms->smp.threads),
368fda3f15bSXiaojuan Yang                 (num / ms->smp.threads) % ms->smp.cores,
369fda3f15bSXiaojuan Yang                 num % ms->smp.threads);
370fda3f15bSXiaojuan Yang         } else {
371fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
372fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d",
373fda3f15bSXiaojuan Yang                 num / ms->smp.cores,
374fda3f15bSXiaojuan Yang                 num % ms->smp.cores);
375fda3f15bSXiaojuan Yang         }
376fda3f15bSXiaojuan Yang         qemu_fdt_add_path(ms->fdt, map_path);
377fda3f15bSXiaojuan Yang         qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path);
378fda3f15bSXiaojuan Yang 
379fda3f15bSXiaojuan Yang         g_free(map_path);
380fda3f15bSXiaojuan Yang         g_free(cpu_path);
381fda3f15bSXiaojuan Yang     }
382fda3f15bSXiaojuan Yang }
383fda3f15bSXiaojuan Yang 
384d804ad98SBibo Mao static void fdt_add_fw_cfg_node(const LoongArchVirtMachineState *lvms)
385fda3f15bSXiaojuan Yang {
386fda3f15bSXiaojuan Yang     char *nodename;
387fda3f15bSXiaojuan Yang     hwaddr base = VIRT_FWCFG_BASE;
388d804ad98SBibo Mao     const MachineState *ms = MACHINE(lvms);
389fda3f15bSXiaojuan Yang 
390fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base);
391fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
392fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
393fda3f15bSXiaojuan Yang                             "compatible", "qemu,fw-cfg-mmio");
394fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
395feae45dcSXiaojuan Yang                                  2, base, 2, 0x18);
396fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
397fda3f15bSXiaojuan Yang     g_free(nodename);
398fda3f15bSXiaojuan Yang }
399fda3f15bSXiaojuan Yang 
400d804ad98SBibo Mao static void fdt_add_pcie_irq_map_node(const LoongArchVirtMachineState *lvms,
40107bf0b6aSSong Gao                                       char *nodename,
40207bf0b6aSSong Gao                                       uint32_t *pch_pic_phandle)
40307bf0b6aSSong Gao {
40407bf0b6aSSong Gao     int pin, dev;
40507bf0b6aSSong Gao     uint32_t irq_map_stride = 0;
40607bf0b6aSSong Gao     uint32_t full_irq_map[GPEX_NUM_IRQS *GPEX_NUM_IRQS * 10] = {};
40707bf0b6aSSong Gao     uint32_t *irq_map = full_irq_map;
408d804ad98SBibo Mao     const MachineState *ms = MACHINE(lvms);
40907bf0b6aSSong Gao 
41007bf0b6aSSong Gao     /* This code creates a standard swizzle of interrupts such that
41107bf0b6aSSong Gao      * each device's first interrupt is based on it's PCI_SLOT number.
41207bf0b6aSSong Gao      * (See pci_swizzle_map_irq_fn())
41307bf0b6aSSong Gao      *
41407bf0b6aSSong Gao      * We only need one entry per interrupt in the table (not one per
41507bf0b6aSSong Gao      * possible slot) seeing the interrupt-map-mask will allow the table
41607bf0b6aSSong Gao      * to wrap to any number of devices.
41707bf0b6aSSong Gao      */
41807bf0b6aSSong Gao 
41907bf0b6aSSong Gao     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
42007bf0b6aSSong Gao         int devfn = dev * 0x8;
42107bf0b6aSSong Gao 
42207bf0b6aSSong Gao         for (pin = 0; pin  < GPEX_NUM_IRQS; pin++) {
42307bf0b6aSSong Gao             int irq_nr = 16 + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
42407bf0b6aSSong Gao             int i = 0;
42507bf0b6aSSong Gao 
42607bf0b6aSSong Gao             /* Fill PCI address cells */
42707bf0b6aSSong Gao             irq_map[i] = cpu_to_be32(devfn << 8);
42807bf0b6aSSong Gao             i += 3;
42907bf0b6aSSong Gao 
43007bf0b6aSSong Gao             /* Fill PCI Interrupt cells */
43107bf0b6aSSong Gao             irq_map[i] = cpu_to_be32(pin + 1);
43207bf0b6aSSong Gao             i += 1;
43307bf0b6aSSong Gao 
43407bf0b6aSSong Gao             /* Fill interrupt controller phandle and cells */
43507bf0b6aSSong Gao             irq_map[i++] = cpu_to_be32(*pch_pic_phandle);
43607bf0b6aSSong Gao             irq_map[i++] = cpu_to_be32(irq_nr);
43707bf0b6aSSong Gao 
43807bf0b6aSSong Gao             if (!irq_map_stride) {
43907bf0b6aSSong Gao                 irq_map_stride = i;
44007bf0b6aSSong Gao             }
44107bf0b6aSSong Gao             irq_map += irq_map_stride;
44207bf0b6aSSong Gao         }
44307bf0b6aSSong Gao     }
44407bf0b6aSSong Gao 
44507bf0b6aSSong Gao 
44607bf0b6aSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-map", full_irq_map,
44707bf0b6aSSong Gao                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
44807bf0b6aSSong Gao                      irq_map_stride * sizeof(uint32_t));
44907bf0b6aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupt-map-mask",
45007bf0b6aSSong Gao                      0x1800, 0, 0, 0x7);
45107bf0b6aSSong Gao }
45207bf0b6aSSong Gao 
453d804ad98SBibo Mao static void fdt_add_pcie_node(const LoongArchVirtMachineState *lvms,
45407bf0b6aSSong Gao                               uint32_t *pch_pic_phandle,
45507bf0b6aSSong Gao                               uint32_t *pch_msi_phandle)
456fda3f15bSXiaojuan Yang {
457fda3f15bSXiaojuan Yang     char *nodename;
45874725231SXiaojuan Yang     hwaddr base_mmio = VIRT_PCI_MEM_BASE;
45974725231SXiaojuan Yang     hwaddr size_mmio = VIRT_PCI_MEM_SIZE;
46074725231SXiaojuan Yang     hwaddr base_pio = VIRT_PCI_IO_BASE;
46174725231SXiaojuan Yang     hwaddr size_pio = VIRT_PCI_IO_SIZE;
46274725231SXiaojuan Yang     hwaddr base_pcie = VIRT_PCI_CFG_BASE;
46374725231SXiaojuan Yang     hwaddr size_pcie = VIRT_PCI_CFG_SIZE;
464fda3f15bSXiaojuan Yang     hwaddr base = base_pcie;
465fda3f15bSXiaojuan Yang 
466d804ad98SBibo Mao     const MachineState *ms = MACHINE(lvms);
467fda3f15bSXiaojuan Yang 
468fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/pcie@%" PRIx64, base);
469fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
470fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
471fda3f15bSXiaojuan Yang                             "compatible", "pci-host-ecam-generic");
472fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci");
473fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3);
474fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2);
475fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0);
476fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0,
47774725231SXiaojuan Yang                            PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1));
478fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
479fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
480fda3f15bSXiaojuan Yang                                  2, base_pcie, 2, size_pcie);
481fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges",
48274725231SXiaojuan Yang                                  1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET,
483fda3f15bSXiaojuan Yang                                  2, base_pio, 2, size_pio,
484fda3f15bSXiaojuan Yang                                  1, FDT_PCI_RANGE_MMIO, 2, base_mmio,
485fda3f15bSXiaojuan Yang                                  2, base_mmio, 2, size_mmio);
48607bf0b6aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "msi-map",
48707bf0b6aSSong Gao                            0, *pch_msi_phandle, 0, 0x10000);
48807bf0b6aSSong Gao 
489d804ad98SBibo Mao     fdt_add_pcie_irq_map_node(lvms, nodename, pch_pic_phandle);
49007bf0b6aSSong Gao 
491fda3f15bSXiaojuan Yang     g_free(nodename);
492fda3f15bSXiaojuan Yang }
493fda3f15bSXiaojuan Yang 
4940cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms,
4950cf1478dSTianrui Zhao                                 uint64_t base, uint64_t size, int node_id)
4960cf1478dSTianrui Zhao {
4970cf1478dSTianrui Zhao     char *nodename = g_strdup_printf("/memory@%" PRIx64, base);
4980cf1478dSTianrui Zhao 
4990cf1478dSTianrui Zhao     qemu_fdt_add_subnode(ms->fdt, nodename);
5006204af70SJiaxun Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", base >> 32, base,
5016204af70SJiaxun Yang                            size >> 32, size);
5020cf1478dSTianrui Zhao     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory");
5030cf1478dSTianrui Zhao 
5040cf1478dSTianrui Zhao     if (ms->numa_state && ms->numa_state->num_nodes) {
5050cf1478dSTianrui Zhao         qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id);
5060cf1478dSTianrui Zhao     }
5070cf1478dSTianrui Zhao 
5080cf1478dSTianrui Zhao     g_free(nodename);
5090cf1478dSTianrui Zhao }
5100cf1478dSTianrui Zhao 
51109ec6579SBibo Mao static void fdt_add_memory_nodes(MachineState *ms)
51209ec6579SBibo Mao {
51309ec6579SBibo Mao     hwaddr base, size, ram_size, gap;
51409ec6579SBibo Mao     int i, nb_numa_nodes, nodes;
51509ec6579SBibo Mao     NodeInfo *numa_info;
51609ec6579SBibo Mao 
51709ec6579SBibo Mao     ram_size = ms->ram_size;
51809ec6579SBibo Mao     base = VIRT_LOWMEM_BASE;
51909ec6579SBibo Mao     gap = VIRT_LOWMEM_SIZE;
52009ec6579SBibo Mao     nodes = nb_numa_nodes = ms->numa_state->num_nodes;
52109ec6579SBibo Mao     numa_info = ms->numa_state->nodes;
52209ec6579SBibo Mao     if (!nodes) {
52309ec6579SBibo Mao         nodes = 1;
52409ec6579SBibo Mao     }
52509ec6579SBibo Mao 
52609ec6579SBibo Mao     for (i = 0; i < nodes; i++) {
52709ec6579SBibo Mao         if (nb_numa_nodes) {
52809ec6579SBibo Mao             size = numa_info[i].node_mem;
52909ec6579SBibo Mao         } else {
53009ec6579SBibo Mao             size = ram_size;
53109ec6579SBibo Mao         }
53209ec6579SBibo Mao 
53309ec6579SBibo Mao         /*
53409ec6579SBibo Mao          * memory for the node splited into two part
53509ec6579SBibo Mao          *   lowram:  [base, +gap)
53609ec6579SBibo Mao          *   highram: [VIRT_HIGHMEM_BASE, +(len - gap))
53709ec6579SBibo Mao          */
53809ec6579SBibo Mao         if (size >= gap) {
53909ec6579SBibo Mao             fdt_add_memory_node(ms, base, gap, i);
54009ec6579SBibo Mao             size -= gap;
54109ec6579SBibo Mao             base = VIRT_HIGHMEM_BASE;
54209ec6579SBibo Mao             gap = ram_size - VIRT_LOWMEM_SIZE;
54309ec6579SBibo Mao         }
54409ec6579SBibo Mao 
54509ec6579SBibo Mao         if (size) {
54609ec6579SBibo Mao             fdt_add_memory_node(ms, base, size, i);
54709ec6579SBibo Mao             base += size;
54809ec6579SBibo Mao             gap -= size;
54909ec6579SBibo Mao         }
55009ec6579SBibo Mao     }
55109ec6579SBibo Mao }
55209ec6579SBibo Mao 
553d804ad98SBibo Mao static void virt_build_smbios(LoongArchVirtMachineState *lvms)
5543efa6fa1SXiaojuan Yang {
555d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
556d804ad98SBibo Mao     MachineClass *mc = MACHINE_GET_CLASS(lvms);
5573efa6fa1SXiaojuan Yang     uint8_t *smbios_tables, *smbios_anchor;
5583efa6fa1SXiaojuan Yang     size_t smbios_tables_len, smbios_anchor_len;
5593efa6fa1SXiaojuan Yang     const char *product = "QEMU Virtual Machine";
5603efa6fa1SXiaojuan Yang 
561d804ad98SBibo Mao     if (!lvms->fw_cfg) {
5623efa6fa1SXiaojuan Yang         return;
5633efa6fa1SXiaojuan Yang     }
5643efa6fa1SXiaojuan Yang 
565c338128eSPhilippe Mathieu-Daudé     smbios_set_defaults("QEMU", product, mc->name);
5663efa6fa1SXiaojuan Yang 
56769ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
56869ea07a5SIgor Mammedov                       NULL, 0,
56969ea07a5SIgor Mammedov                       &smbios_tables, &smbios_tables_len,
5703efa6fa1SXiaojuan Yang                       &smbios_anchor, &smbios_anchor_len, &error_fatal);
5713efa6fa1SXiaojuan Yang 
5723efa6fa1SXiaojuan Yang     if (smbios_anchor) {
573d804ad98SBibo Mao         fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-tables",
5743efa6fa1SXiaojuan Yang                         smbios_tables, smbios_tables_len);
575d804ad98SBibo Mao         fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-anchor",
5763efa6fa1SXiaojuan Yang                         smbios_anchor, smbios_anchor_len);
5773efa6fa1SXiaojuan Yang     }
5783efa6fa1SXiaojuan Yang }
5793efa6fa1SXiaojuan Yang 
580d804ad98SBibo Mao static void virt_done(Notifier *notifier, void *data)
5813efa6fa1SXiaojuan Yang {
582d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = container_of(notifier,
583d804ad98SBibo Mao                                       LoongArchVirtMachineState, machine_done);
584d804ad98SBibo Mao     virt_build_smbios(lvms);
585d804ad98SBibo Mao     loongarch_acpi_setup(lvms);
5863efa6fa1SXiaojuan Yang }
5873efa6fa1SXiaojuan Yang 
5880d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque)
5890d588c4fSSong Gao {
590d804ad98SBibo Mao     LoongArchVirtMachineState *s;
5910d588c4fSSong Gao 
592d804ad98SBibo Mao     s = container_of(notifier, LoongArchVirtMachineState, powerdown_notifier);
5930d588c4fSSong Gao     acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS);
5940d588c4fSSong Gao }
5950d588c4fSSong Gao 
59627ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type)
59727ad7564SXiaojuan Yang {
59827ad7564SXiaojuan Yang     /* Ensure there are no duplicate entries. */
59927ad7564SXiaojuan Yang     for (unsigned i = 0; i < memmap_entries; i++) {
60027ad7564SXiaojuan Yang         assert(memmap_table[i].address != address);
60127ad7564SXiaojuan Yang     }
60227ad7564SXiaojuan Yang 
60327ad7564SXiaojuan Yang     memmap_table = g_renew(struct memmap_entry, memmap_table,
60427ad7564SXiaojuan Yang                            memmap_entries + 1);
60527ad7564SXiaojuan Yang     memmap_table[memmap_entries].address = cpu_to_le64(address);
60627ad7564SXiaojuan Yang     memmap_table[memmap_entries].length = cpu_to_le64(length);
60727ad7564SXiaojuan Yang     memmap_table[memmap_entries].type = cpu_to_le32(type);
60827ad7564SXiaojuan Yang     memmap_table[memmap_entries].reserved = 0;
60927ad7564SXiaojuan Yang     memmap_entries++;
61027ad7564SXiaojuan Yang }
61127ad7564SXiaojuan Yang 
612d804ad98SBibo Mao static DeviceState *create_acpi_ged(DeviceState *pch_pic,
613d804ad98SBibo Mao                                     LoongArchVirtMachineState *lvms)
614735143f1SXiaojuan Yang {
615735143f1SXiaojuan Yang     DeviceState *dev;
616d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
617735143f1SXiaojuan Yang     uint32_t event = ACPI_GED_PWR_DOWN_EVT;
618735143f1SXiaojuan Yang 
619735143f1SXiaojuan Yang     if (ms->ram_slots) {
620735143f1SXiaojuan Yang         event |= ACPI_GED_MEM_HOTPLUG_EVT;
621735143f1SXiaojuan Yang     }
622735143f1SXiaojuan Yang     dev = qdev_new(TYPE_ACPI_GED);
623735143f1SXiaojuan Yang     qdev_prop_set_uint32(dev, "ged-event", event);
624bec4be77SPhilippe Mathieu-Daudé     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
625735143f1SXiaojuan Yang 
626735143f1SXiaojuan Yang     /* ged event */
627735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR);
628735143f1SXiaojuan Yang     /* memory hotplug */
629735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR);
630735143f1SXiaojuan Yang     /* ged regs used for reset and power down */
631735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR);
632735143f1SXiaojuan Yang 
633735143f1SXiaojuan Yang     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
634456eb81fSBibo Mao                        qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE));
635735143f1SXiaojuan Yang     return dev;
636735143f1SXiaojuan Yang }
637735143f1SXiaojuan Yang 
638a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic)
639a1f7d78eSXiaojuan Yang {
640a1f7d78eSXiaojuan Yang     DeviceState *dev;
641a1f7d78eSXiaojuan Yang     SysBusDevice *sysbus;
642a1f7d78eSXiaojuan Yang     int i, irq;
643a1f7d78eSXiaojuan Yang     MemoryRegion *sysmem = get_system_memory();
644a1f7d78eSXiaojuan Yang 
645a1f7d78eSXiaojuan Yang     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
646a1f7d78eSXiaojuan Yang     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
647a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
648a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE);
649a1f7d78eSXiaojuan Yang     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
650a1f7d78eSXiaojuan Yang 
651a1f7d78eSXiaojuan Yang     sysbus = SYS_BUS_DEVICE(dev);
652a1f7d78eSXiaojuan Yang     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
653456eb81fSBibo Mao         irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i;
654a1f7d78eSXiaojuan Yang         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq));
655a1f7d78eSXiaojuan Yang     }
656a1f7d78eSXiaojuan Yang 
657a1f7d78eSXiaojuan Yang     memory_region_add_subregion(sysmem,
658a1f7d78eSXiaojuan Yang                                 VIRT_PLATFORM_BUS_BASEADDRESS,
659a1f7d78eSXiaojuan Yang                                 sysbus_mmio_get_region(sysbus, 0));
660a1f7d78eSXiaojuan Yang     return dev;
661a1f7d78eSXiaojuan Yang }
662a1f7d78eSXiaojuan Yang 
663d804ad98SBibo Mao static void virt_devices_init(DeviceState *pch_pic,
664d804ad98SBibo Mao                                    LoongArchVirtMachineState *lvms,
66507bf0b6aSSong Gao                                    uint32_t *pch_pic_phandle,
66607bf0b6aSSong Gao                                    uint32_t *pch_msi_phandle)
667dc93b8dfSXiaojuan Yang {
668d804ad98SBibo Mao     MachineClass *mc = MACHINE_GET_CLASS(lvms);
669dc93b8dfSXiaojuan Yang     DeviceState *gpex_dev;
670dc93b8dfSXiaojuan Yang     SysBusDevice *d;
671dc93b8dfSXiaojuan Yang     PCIBus *pci_bus;
672dc93b8dfSXiaojuan Yang     MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg;
67389daabe3SSong Gao     MemoryRegion *mmio_alias, *mmio_reg;
674dc93b8dfSXiaojuan Yang     int i;
675dc93b8dfSXiaojuan Yang 
676dc93b8dfSXiaojuan Yang     gpex_dev = qdev_new(TYPE_GPEX_HOST);
677dc93b8dfSXiaojuan Yang     d = SYS_BUS_DEVICE(gpex_dev);
678dc93b8dfSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
679dc93b8dfSXiaojuan Yang     pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus;
680d804ad98SBibo Mao     lvms->pci_bus = pci_bus;
681dc93b8dfSXiaojuan Yang 
682dc93b8dfSXiaojuan Yang     /* Map only part size_ecam bytes of ECAM space */
683dc93b8dfSXiaojuan Yang     ecam_alias = g_new0(MemoryRegion, 1);
684dc93b8dfSXiaojuan Yang     ecam_reg = sysbus_mmio_get_region(d, 0);
685dc93b8dfSXiaojuan Yang     memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam",
68674725231SXiaojuan Yang                              ecam_reg, 0, VIRT_PCI_CFG_SIZE);
68774725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE,
688dc93b8dfSXiaojuan Yang                                 ecam_alias);
689dc93b8dfSXiaojuan Yang 
690dc93b8dfSXiaojuan Yang     /* Map PCI mem space */
691dc93b8dfSXiaojuan Yang     mmio_alias = g_new0(MemoryRegion, 1);
692dc93b8dfSXiaojuan Yang     mmio_reg = sysbus_mmio_get_region(d, 1);
693dc93b8dfSXiaojuan Yang     memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio",
69474725231SXiaojuan Yang                              mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE);
69574725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE,
696dc93b8dfSXiaojuan Yang                                 mmio_alias);
697dc93b8dfSXiaojuan Yang 
698dc93b8dfSXiaojuan Yang     /* Map PCI IO port space. */
699dc93b8dfSXiaojuan Yang     pio_alias = g_new0(MemoryRegion, 1);
700dc93b8dfSXiaojuan Yang     pio_reg = sysbus_mmio_get_region(d, 2);
701dc93b8dfSXiaojuan Yang     memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg,
70274725231SXiaojuan Yang                              VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE);
70374725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE,
704dc93b8dfSXiaojuan Yang                                 pio_alias);
705dc93b8dfSXiaojuan Yang 
706dc93b8dfSXiaojuan Yang     for (i = 0; i < GPEX_NUM_IRQS; i++) {
707dc93b8dfSXiaojuan Yang         sysbus_connect_irq(d, i,
708dc93b8dfSXiaojuan Yang                            qdev_get_gpio_in(pch_pic, 16 + i));
709dc93b8dfSXiaojuan Yang         gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i);
710dc93b8dfSXiaojuan Yang     }
711dc93b8dfSXiaojuan Yang 
71207bf0b6aSSong Gao     /* Add pcie node */
713d804ad98SBibo Mao     fdt_add_pcie_node(lvms, pch_pic_phandle, pch_msi_phandle);
71407bf0b6aSSong Gao 
715b3d4ef83SJason A. Donenfeld     /*
716b3d4ef83SJason A. Donenfeld      * Create uart fdt node in reverse order so that they appear
717b3d4ef83SJason A. Donenfeld      * in the finished device tree lowest address first
718b3d4ef83SJason A. Donenfeld      */
719b3d4ef83SJason A. Donenfeld     for (i = VIRT_UART_COUNT; i --> 0;) {
720b3d4ef83SJason A. Donenfeld         hwaddr base = VIRT_UART_BASE + i * VIRT_UART_SIZE;
721b3d4ef83SJason A. Donenfeld         int irq = VIRT_UART_IRQ + i - VIRT_GSI_BASE;
722b3d4ef83SJason A. Donenfeld         serial_mm_init(get_system_memory(), base, 0,
723b3d4ef83SJason A. Donenfeld                        qdev_get_gpio_in(pch_pic, irq),
724b3d4ef83SJason A. Donenfeld                        115200, serial_hd(i), DEVICE_LITTLE_ENDIAN);
725b3d4ef83SJason A. Donenfeld         fdt_add_uart_node(lvms, pch_pic_phandle, base, irq, i == 0);
726b3d4ef83SJason A. Donenfeld     }
727dc93b8dfSXiaojuan Yang 
728dc93b8dfSXiaojuan Yang     /* Network init */
72913af77eeSDavid Woodhouse     pci_init_nic_devices(pci_bus, mc->default_nic);
730dc93b8dfSXiaojuan Yang 
731dc93b8dfSXiaojuan Yang     /*
732dc93b8dfSXiaojuan Yang      * There are some invalid guest memory access.
733dc93b8dfSXiaojuan Yang      * Create some unimplemented devices to emulate this.
734dc93b8dfSXiaojuan Yang      */
735dc93b8dfSXiaojuan Yang     create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4);
73674725231SXiaojuan Yang     sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE,
737c117f68aSXiaojuan Yang                          qdev_get_gpio_in(pch_pic,
738456eb81fSBibo Mao                          VIRT_RTC_IRQ - VIRT_GSI_BASE));
739d804ad98SBibo Mao     fdt_add_rtc_node(lvms, pch_pic_phandle);
7409e6602d6SXiaojuan Yang 
741735143f1SXiaojuan Yang     /* acpi ged */
742d804ad98SBibo Mao     lvms->acpi_ged = create_acpi_ged(pch_pic, lvms);
743a1f7d78eSXiaojuan Yang     /* platform bus */
744d804ad98SBibo Mao     lvms->platform_bus_dev = create_platform_bus(pch_pic);
745dc93b8dfSXiaojuan Yang }
746dc93b8dfSXiaojuan Yang 
747d804ad98SBibo Mao static void virt_irq_init(LoongArchVirtMachineState *lvms)
74869d9c74fSXiaojuan Yang {
749d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
75069d9c74fSXiaojuan Yang     DeviceState *pch_pic, *pch_msi, *cpudev;
75169d9c74fSXiaojuan Yang     DeviceState *ipi, *extioi;
75269d9c74fSXiaojuan Yang     SysBusDevice *d;
75369d9c74fSXiaojuan Yang     LoongArchCPU *lacpu;
75469d9c74fSXiaojuan Yang     CPULoongArchState *env;
75569d9c74fSXiaojuan Yang     CPUState *cpu_state;
7566027d274STianrui Zhao     int cpu, pin, i, start, num;
757572d45e5SSong Gao     uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle, pch_msi_phandle;
75869d9c74fSXiaojuan Yang 
75969d9c74fSXiaojuan Yang     /*
760dc6f37ebSSong Gao      * Extended IRQ model.
761dc6f37ebSSong Gao      *                                 |
762dc6f37ebSSong Gao      * +-----------+     +-------------|--------+     +-----------+
763dc6f37ebSSong Gao      * | IPI/Timer | --> | CPUINTC(0-3)|(4-255) | <-- | IPI/Timer |
764dc6f37ebSSong Gao      * +-----------+     +-------------|--------+     +-----------+
765dc6f37ebSSong Gao      *                         ^       |
76669d9c74fSXiaojuan Yang      *                         |
76769d9c74fSXiaojuan Yang      *                    +---------+
76869d9c74fSXiaojuan Yang      *                    | EIOINTC |
76969d9c74fSXiaojuan Yang      *                    +---------+
77069d9c74fSXiaojuan Yang      *                     ^       ^
77169d9c74fSXiaojuan Yang      *                     |       |
77269d9c74fSXiaojuan Yang      *              +---------+ +---------+
77369d9c74fSXiaojuan Yang      *              | PCH-PIC | | PCH-MSI |
77469d9c74fSXiaojuan Yang      *              +---------+ +---------+
77569d9c74fSXiaojuan Yang      *                ^      ^          ^
77669d9c74fSXiaojuan Yang      *                |      |          |
77769d9c74fSXiaojuan Yang      *         +--------+ +---------+ +---------+
77869d9c74fSXiaojuan Yang      *         | UARTs  | | Devices | | Devices |
77969d9c74fSXiaojuan Yang      *         +--------+ +---------+ +---------+
780dc6f37ebSSong Gao      *
781dc6f37ebSSong Gao      * Virt extended IRQ model.
782dc6f37ebSSong Gao      *
783dc6f37ebSSong Gao      *   +-----+    +---------------+     +-------+
784dc6f37ebSSong Gao      *   | IPI |--> | CPUINTC(0-255)| <-- | Timer |
785dc6f37ebSSong Gao      *   +-----+    +---------------+     +-------+
786dc6f37ebSSong Gao      *                     ^
787dc6f37ebSSong Gao      *                     |
788dc6f37ebSSong Gao      *               +-----------+
789dc6f37ebSSong Gao      *               | V-EIOINTC |
790dc6f37ebSSong Gao      *               +-----------+
791dc6f37ebSSong Gao      *                ^         ^
792dc6f37ebSSong Gao      *                |         |
793dc6f37ebSSong Gao      *         +---------+ +---------+
794dc6f37ebSSong Gao      *         | PCH-PIC | | PCH-MSI |
795dc6f37ebSSong Gao      *         +---------+ +---------+
796dc6f37ebSSong Gao      *           ^      ^          ^
797dc6f37ebSSong Gao      *           |      |          |
798dc6f37ebSSong Gao      *    +--------+ +---------+ +---------+
799dc6f37ebSSong Gao      *    | UARTs  | | Devices | | Devices |
800dc6f37ebSSong Gao      *    +--------+ +---------+ +---------+
80169d9c74fSXiaojuan Yang      */
8025e90b8dbSBibo Mao 
8035e90b8dbSBibo Mao     /* Create IPI device */
804ef2f1145SBibo Mao     ipi = qdev_new(TYPE_LOONGARCH_IPI);
8055e90b8dbSBibo Mao     qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus);
8065e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal);
8075e90b8dbSBibo Mao 
8085e90b8dbSBibo Mao     /* IPI iocsr memory region */
809d804ad98SBibo Mao     memory_region_add_subregion(&lvms->system_iocsr, SMP_IPI_MAILBOX,
8105e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0));
811d804ad98SBibo Mao     memory_region_add_subregion(&lvms->system_iocsr, MAIL_SEND_ADDR,
8125e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1));
8135e90b8dbSBibo Mao 
814a0663efdSSong Gao     /* Add cpu interrupt-controller */
815d804ad98SBibo Mao     fdt_add_cpuic_node(lvms, &cpuintc_phandle);
816a0663efdSSong Gao 
81769d9c74fSXiaojuan Yang     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
81869d9c74fSXiaojuan Yang         cpu_state = qemu_get_cpu(cpu);
81969d9c74fSXiaojuan Yang         cpudev = DEVICE(cpu_state);
82069d9c74fSXiaojuan Yang         lacpu = LOONGARCH_CPU(cpu_state);
82169d9c74fSXiaojuan Yang         env = &(lacpu->env);
822d804ad98SBibo Mao         env->address_space_iocsr = &lvms->as_iocsr;
82378464f02SSong Gao 
82469d9c74fSXiaojuan Yang         /* connect ipi irq to cpu irq */
8255e90b8dbSBibo Mao         qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI));
826758a7475STianrui Zhao         env->ipistate = ipi;
82769d9c74fSXiaojuan Yang     }
82869d9c74fSXiaojuan Yang 
8295e90b8dbSBibo Mao     /* Create EXTIOI device */
8305e90b8dbSBibo Mao     extioi = qdev_new(TYPE_LOONGARCH_EXTIOI);
83110a8f7d2SBibo Mao     qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus);
8322b284fa9SSong Gao     if (virt_is_veiointc_enabled(lvms)) {
8332b284fa9SSong Gao         qdev_prop_set_bit(extioi, "has-virtualization-extension", true);
8342b284fa9SSong Gao     }
8355e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal);
836d804ad98SBibo Mao     memory_region_add_subregion(&lvms->system_iocsr, APIC_BASE,
8375e90b8dbSBibo Mao                     sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0));
8382b284fa9SSong Gao     if (virt_is_veiointc_enabled(lvms)) {
8392b284fa9SSong Gao         memory_region_add_subregion(&lvms->system_iocsr, EXTIOI_VIRT_BASE,
8402b284fa9SSong Gao                     sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 1));
8412b284fa9SSong Gao     }
8425e90b8dbSBibo Mao 
84369d9c74fSXiaojuan Yang     /*
84469d9c74fSXiaojuan Yang      * connect ext irq to the cpu irq
84569d9c74fSXiaojuan Yang      * cpu_pin[9:2] <= intc_pin[7:0]
84669d9c74fSXiaojuan Yang      */
84710a8f7d2SBibo Mao     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
84869d9c74fSXiaojuan Yang         cpudev = DEVICE(qemu_get_cpu(cpu));
84969d9c74fSXiaojuan Yang         for (pin = 0; pin < LS3A_INTC_IP; pin++) {
85069d9c74fSXiaojuan Yang             qdev_connect_gpio_out(extioi, (cpu * 8 + pin),
85169d9c74fSXiaojuan Yang                                   qdev_get_gpio_in(cpudev, pin + 2));
85269d9c74fSXiaojuan Yang         }
85369d9c74fSXiaojuan Yang     }
85469d9c74fSXiaojuan Yang 
855975a5afeSSong Gao     /* Add Extend I/O Interrupt Controller node */
856d804ad98SBibo Mao     fdt_add_eiointc_node(lvms, &cpuintc_phandle, &eiointc_phandle);
857975a5afeSSong Gao 
85869d9c74fSXiaojuan Yang     pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC);
859f4d10ce8STianrui Zhao     num = VIRT_PCH_PIC_IRQ_NUM;
860270950b4STianrui Zhao     qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num);
86169d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_pic);
86269d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
86374725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE,
86469d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 0));
86569d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
86674725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET,
86769d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 1));
86869d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
86974725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO,
87069d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 2));
87169d9c74fSXiaojuan Yang 
872270950b4STianrui Zhao     /* Connect pch_pic irqs to extioi */
87378bcc3ccSSong Gao     for (i = 0; i < num; i++) {
87469d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i));
87569d9c74fSXiaojuan Yang     }
87669d9c74fSXiaojuan Yang 
8772904f50aSSong Gao     /* Add PCH PIC node */
878d804ad98SBibo Mao     fdt_add_pch_pic_node(lvms, &eiointc_phandle, &pch_pic_phandle);
8792904f50aSSong Gao 
88069d9c74fSXiaojuan Yang     pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI);
881270950b4STianrui Zhao     start   =  num;
8826027d274STianrui Zhao     num = EXTIOI_IRQS - start;
8836027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_base", start);
8846027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_num", num);
88569d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_msi);
88669d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
88774725231SXiaojuan Yang     sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW);
8886027d274STianrui Zhao     for (i = 0; i < num; i++) {
8896027d274STianrui Zhao         /* Connect pch_msi irqs to extioi */
89069d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i,
8916027d274STianrui Zhao                               qdev_get_gpio_in(extioi, i + start));
89269d9c74fSXiaojuan Yang     }
893dc93b8dfSXiaojuan Yang 
894572d45e5SSong Gao     /* Add PCH MSI node */
895d804ad98SBibo Mao     fdt_add_pch_msi_node(lvms, &eiointc_phandle, &pch_msi_phandle);
896572d45e5SSong Gao 
897d804ad98SBibo Mao     virt_devices_init(pch_pic, lvms, &pch_pic_phandle, &pch_msi_phandle);
89869d9c74fSXiaojuan Yang }
89969d9c74fSXiaojuan Yang 
900d804ad98SBibo Mao static void virt_firmware_init(LoongArchVirtMachineState *lvms)
90198afb0d4SXiaojuan Yang {
902d804ad98SBibo Mao     char *filename = MACHINE(lvms)->firmware;
90398afb0d4SXiaojuan Yang     char *bios_name = NULL;
904c6e9847fSXianglai Li     int bios_size, i;
905c6e9847fSXianglai Li     BlockBackend *pflash_blk0;
906c6e9847fSXianglai Li     MemoryRegion *mr;
90798afb0d4SXiaojuan Yang 
908d804ad98SBibo Mao     lvms->bios_loaded = false;
909288431a1SXiaojuan Yang 
910c6e9847fSXianglai Li     /* Map legacy -drive if=pflash to machine properties */
911d804ad98SBibo Mao     for (i = 0; i < ARRAY_SIZE(lvms->flash); i++) {
912d804ad98SBibo Mao         pflash_cfi01_legacy_drive(lvms->flash[i],
913c6e9847fSXianglai Li                                   drive_get(IF_PFLASH, 0, i));
914c6e9847fSXianglai Li     }
915c6e9847fSXianglai Li 
916d804ad98SBibo Mao     virt_flash_map(lvms, get_system_memory());
917288431a1SXiaojuan Yang 
918d804ad98SBibo Mao     pflash_blk0 = pflash_cfi01_get_blk(lvms->flash[0]);
919c6e9847fSXianglai Li 
920c6e9847fSXianglai Li     if (pflash_blk0) {
921c6e9847fSXianglai Li         if (filename) {
922c6e9847fSXianglai Li             error_report("cannot use both '-bios' and '-drive if=pflash'"
923c6e9847fSXianglai Li                          "options at once");
924c6e9847fSXianglai Li             exit(1);
925c6e9847fSXianglai Li         }
926d804ad98SBibo Mao         lvms->bios_loaded = true;
927c6e9847fSXianglai Li         return;
928c6e9847fSXianglai Li     }
929c6e9847fSXianglai Li 
93098afb0d4SXiaojuan Yang     if (filename) {
93198afb0d4SXiaojuan Yang         bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename);
93298afb0d4SXiaojuan Yang         if (!bios_name) {
93398afb0d4SXiaojuan Yang             error_report("Could not find ROM image '%s'", filename);
93498afb0d4SXiaojuan Yang             exit(1);
93598afb0d4SXiaojuan Yang         }
93698afb0d4SXiaojuan Yang 
937d804ad98SBibo Mao         mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lvms->flash[0]), 0);
938c6e9847fSXianglai Li         bios_size = load_image_mr(bios_name, mr);
93998afb0d4SXiaojuan Yang         if (bios_size < 0) {
94098afb0d4SXiaojuan Yang             error_report("Could not load ROM image '%s'", bios_name);
94198afb0d4SXiaojuan Yang             exit(1);
94298afb0d4SXiaojuan Yang         }
94398afb0d4SXiaojuan Yang         g_free(bios_name);
944d804ad98SBibo Mao         lvms->bios_loaded = true;
94598afb0d4SXiaojuan Yang     }
94698afb0d4SXiaojuan Yang }
94798afb0d4SXiaojuan Yang 
948f2e61edbSSong Gao static MemTxResult virt_iocsr_misc_write(void *opaque, hwaddr addr,
949f2e61edbSSong Gao                                          uint64_t val, unsigned size,
950f2e61edbSSong Gao                                          MemTxAttrs attrs)
9515e90b8dbSBibo Mao {
9522b284fa9SSong Gao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(opaque);
9532b284fa9SSong Gao     uint64_t features;
9542b284fa9SSong Gao 
9552b284fa9SSong Gao     switch (addr) {
9562b284fa9SSong Gao     case MISC_FUNC_REG:
9572b284fa9SSong Gao         if (!virt_is_veiointc_enabled(lvms)) {
9582b284fa9SSong Gao             return MEMTX_OK;
9592b284fa9SSong Gao         }
9602b284fa9SSong Gao 
9612b284fa9SSong Gao         features = address_space_ldl(&lvms->as_iocsr,
9622b284fa9SSong Gao                                      EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG,
9632b284fa9SSong Gao                                      attrs, NULL);
9642b284fa9SSong Gao         if (val & BIT_ULL(IOCSRM_EXTIOI_EN)) {
9652b284fa9SSong Gao             features |= BIT(EXTIOI_ENABLE);
9662b284fa9SSong Gao         }
9672b284fa9SSong Gao         if (val & BIT_ULL(IOCSRM_EXTIOI_INT_ENCODE)) {
9682b284fa9SSong Gao             features |= BIT(EXTIOI_ENABLE_INT_ENCODE);
9692b284fa9SSong Gao         }
9702b284fa9SSong Gao 
9712b284fa9SSong Gao         address_space_stl(&lvms->as_iocsr,
9722b284fa9SSong Gao                           EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG,
9732b284fa9SSong Gao                           features, attrs, NULL);
9742b284fa9SSong Gao         break;
9752b284fa9SSong Gao     default:
9762b284fa9SSong Gao         g_assert_not_reached();
9772b284fa9SSong Gao     }
9782b284fa9SSong Gao 
979f2e61edbSSong Gao     return MEMTX_OK;
9805e90b8dbSBibo Mao }
9815e90b8dbSBibo Mao 
982f2e61edbSSong Gao static MemTxResult virt_iocsr_misc_read(void *opaque, hwaddr addr,
983f2e61edbSSong Gao                                         uint64_t *data,
984f2e61edbSSong Gao                                         unsigned size, MemTxAttrs attrs)
9855e90b8dbSBibo Mao {
9862b284fa9SSong Gao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(opaque);
987f2e61edbSSong Gao     uint64_t ret = 0;
9882b284fa9SSong Gao     int features;
989a7701b61SBibo Mao 
9905e90b8dbSBibo Mao     switch (addr) {
9915e90b8dbSBibo Mao     case VERSION_REG:
992f2e61edbSSong Gao         ret = 0x11ULL;
993f2e61edbSSong Gao         break;
9945e90b8dbSBibo Mao     case FEATURE_REG:
995a7701b61SBibo Mao         ret = BIT(IOCSRF_MSI) | BIT(IOCSRF_EXTIOI) | BIT(IOCSRF_CSRIPI);
996a7701b61SBibo Mao         if (kvm_enabled()) {
997a7701b61SBibo Mao             ret |= BIT(IOCSRF_VM);
998a7701b61SBibo Mao         }
999f2e61edbSSong Gao         break;
10005e90b8dbSBibo Mao     case VENDOR_REG:
1001f2e61edbSSong Gao         ret = 0x6e6f73676e6f6f4cULL; /* "Loongson" */
1002f2e61edbSSong Gao         break;
10035e90b8dbSBibo Mao     case CPUNAME_REG:
1004f2e61edbSSong Gao         ret = 0x303030354133ULL;     /* "3A5000" */
1005f2e61edbSSong Gao         break;
10065e90b8dbSBibo Mao     case MISC_FUNC_REG:
10072b284fa9SSong Gao         if (!virt_is_veiointc_enabled(lvms)) {
10082b284fa9SSong Gao             ret |= BIT_ULL(IOCSRM_EXTIOI_EN);
10092b284fa9SSong Gao             break;
10102b284fa9SSong Gao         }
10112b284fa9SSong Gao 
10122b284fa9SSong Gao         features = address_space_ldl(&lvms->as_iocsr,
10132b284fa9SSong Gao                                      EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG,
10142b284fa9SSong Gao                                      attrs, NULL);
10152b284fa9SSong Gao         if (features & BIT(EXTIOI_ENABLE)) {
10162b284fa9SSong Gao             ret |= BIT_ULL(IOCSRM_EXTIOI_EN);
10172b284fa9SSong Gao         }
10182b284fa9SSong Gao         if (features & BIT(EXTIOI_ENABLE_INT_ENCODE)) {
10192b284fa9SSong Gao             ret |= BIT_ULL(IOCSRM_EXTIOI_INT_ENCODE);
10202b284fa9SSong Gao         }
1021f2e61edbSSong Gao         break;
1022f2e61edbSSong Gao     default:
1023f2e61edbSSong Gao         g_assert_not_reached();
10245e90b8dbSBibo Mao     }
1025f2e61edbSSong Gao 
1026f2e61edbSSong Gao     *data = ret;
1027f2e61edbSSong Gao     return MEMTX_OK;
10285e90b8dbSBibo Mao }
10295e90b8dbSBibo Mao 
1030d804ad98SBibo Mao static const MemoryRegionOps virt_iocsr_misc_ops = {
1031f2e61edbSSong Gao     .read_with_attrs  = virt_iocsr_misc_read,
1032f2e61edbSSong Gao     .write_with_attrs = virt_iocsr_misc_write,
10335e90b8dbSBibo Mao     .endianness = DEVICE_LITTLE_ENDIAN,
10345e90b8dbSBibo Mao     .valid = {
10355e90b8dbSBibo Mao         .min_access_size = 4,
10365e90b8dbSBibo Mao         .max_access_size = 8,
10375e90b8dbSBibo Mao     },
10385e90b8dbSBibo Mao     .impl = {
10395e90b8dbSBibo Mao         .min_access_size = 8,
10405e90b8dbSBibo Mao         .max_access_size = 8,
10415e90b8dbSBibo Mao     },
10425e90b8dbSBibo Mao };
10435e90b8dbSBibo Mao 
10443cc451cbSBibo Mao static void fw_cfg_add_memory(MachineState *ms)
10453cc451cbSBibo Mao {
10463cc451cbSBibo Mao     hwaddr base, size, ram_size, gap;
10473cc451cbSBibo Mao     int nb_numa_nodes, nodes;
10483cc451cbSBibo Mao     NodeInfo *numa_info;
10493cc451cbSBibo Mao 
10503cc451cbSBibo Mao     ram_size = ms->ram_size;
10513cc451cbSBibo Mao     base = VIRT_LOWMEM_BASE;
10523cc451cbSBibo Mao     gap = VIRT_LOWMEM_SIZE;
10533cc451cbSBibo Mao     nodes = nb_numa_nodes = ms->numa_state->num_nodes;
10543cc451cbSBibo Mao     numa_info = ms->numa_state->nodes;
10553cc451cbSBibo Mao     if (!nodes) {
10563cc451cbSBibo Mao         nodes = 1;
10573cc451cbSBibo Mao     }
10583cc451cbSBibo Mao 
10593cc451cbSBibo Mao     /* add fw_cfg memory map of node0 */
10603cc451cbSBibo Mao     if (nb_numa_nodes) {
10613cc451cbSBibo Mao         size = numa_info[0].node_mem;
10623cc451cbSBibo Mao     } else {
10633cc451cbSBibo Mao         size = ram_size;
10643cc451cbSBibo Mao     }
10653cc451cbSBibo Mao 
10663cc451cbSBibo Mao     if (size >= gap) {
10673cc451cbSBibo Mao         memmap_add_entry(base, gap, 1);
10683cc451cbSBibo Mao         size -= gap;
10693cc451cbSBibo Mao         base = VIRT_HIGHMEM_BASE;
10703cc451cbSBibo Mao     }
10713cc451cbSBibo Mao 
10723cc451cbSBibo Mao     if (size) {
10733cc451cbSBibo Mao         memmap_add_entry(base, size, 1);
10743cc451cbSBibo Mao         base += size;
10753cc451cbSBibo Mao     }
10763cc451cbSBibo Mao 
10773cc451cbSBibo Mao     if (nodes < 2) {
10783cc451cbSBibo Mao         return;
10793cc451cbSBibo Mao     }
10803cc451cbSBibo Mao 
10813cc451cbSBibo Mao     /* add fw_cfg memory map of other nodes */
10825efbc384SBibo Mao     if (numa_info[0].node_mem < gap && ram_size > gap) {
10833cc451cbSBibo Mao         /*
10843cc451cbSBibo Mao          * memory map for the maining nodes splited into two part
10855efbc384SBibo Mao          * lowram:  [base, +(gap - numa_info[0].node_mem))
10865efbc384SBibo Mao          * highram: [VIRT_HIGHMEM_BASE, +(ram_size - gap))
10873cc451cbSBibo Mao          */
10885efbc384SBibo Mao         memmap_add_entry(base, gap - numa_info[0].node_mem, 1);
10895efbc384SBibo Mao         size = ram_size - gap;
10903cc451cbSBibo Mao         base = VIRT_HIGHMEM_BASE;
10915efbc384SBibo Mao     } else {
10925efbc384SBibo Mao         size = ram_size - numa_info[0].node_mem;
10933cc451cbSBibo Mao     }
10943cc451cbSBibo Mao 
10953cc451cbSBibo Mao    if (size)
10963cc451cbSBibo Mao         memmap_add_entry(base, size, 1);
10973cc451cbSBibo Mao }
10983cc451cbSBibo Mao 
1099d804ad98SBibo Mao static void virt_init(MachineState *machine)
1100a8a506c3SXiaojuan Yang {
1101fb1cd3a2SXiaojuan Yang     LoongArchCPU *lacpu;
1102a8a506c3SXiaojuan Yang     const char *cpu_model = machine->cpu_type;
1103a8a506c3SXiaojuan Yang     MemoryRegion *address_space_mem = get_system_memory();
1104d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(machine);
1105a8a506c3SXiaojuan Yang     int i;
11068d96788cSBibo Mao     hwaddr base, size, ram_size = machine->ram_size;
11078f30771cSTianrui Zhao     const CPUArchIdList *possible_cpus;
11088f30771cSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(machine);
11098f30771cSTianrui Zhao     CPUState *cpu;
1110a8a506c3SXiaojuan Yang 
1111a8a506c3SXiaojuan Yang     if (!cpu_model) {
1112a8a506c3SXiaojuan Yang         cpu_model = LOONGARCH_CPU_TYPE_NAME("la464");
1113a8a506c3SXiaojuan Yang     }
1114a8a506c3SXiaojuan Yang 
1115d804ad98SBibo Mao     create_fdt(lvms);
11168f30771cSTianrui Zhao 
11175e90b8dbSBibo Mao     /* Create IOCSR space */
1118d804ad98SBibo Mao     memory_region_init_io(&lvms->system_iocsr, OBJECT(machine), NULL,
11195e90b8dbSBibo Mao                           machine, "iocsr", UINT64_MAX);
1120d804ad98SBibo Mao     address_space_init(&lvms->as_iocsr, &lvms->system_iocsr, "IOCSR");
1121d804ad98SBibo Mao     memory_region_init_io(&lvms->iocsr_mem, OBJECT(machine),
1122d804ad98SBibo Mao                           &virt_iocsr_misc_ops,
11235e90b8dbSBibo Mao                           machine, "iocsr_misc", 0x428);
1124d804ad98SBibo Mao     memory_region_add_subregion(&lvms->system_iocsr, 0, &lvms->iocsr_mem);
11255e90b8dbSBibo Mao 
11265e90b8dbSBibo Mao     /* Init CPUs */
11278f30771cSTianrui Zhao     possible_cpus = mc->possible_cpu_arch_ids(machine);
11288f30771cSTianrui Zhao     for (i = 0; i < possible_cpus->len; i++) {
11298f30771cSTianrui Zhao         cpu = cpu_create(machine->cpu_type);
11308f30771cSTianrui Zhao         cpu->cpu_index = i;
113197e03106SPhilippe Mathieu-Daudé         machine->possible_cpus->cpus[i].cpu = cpu;
113214f21f67SBibo Mao         lacpu = LOONGARCH_CPU(cpu);
113314f21f67SBibo Mao         lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id;
1134a8a506c3SXiaojuan Yang     }
1135d804ad98SBibo Mao     fdt_add_cpu_nodes(lvms);
113609ec6579SBibo Mao     fdt_add_memory_nodes(machine);
11373cc451cbSBibo Mao     fw_cfg_add_memory(machine);
11380cf1478dSTianrui Zhao 
11390cf1478dSTianrui Zhao     /* Node0 memory */
11408d96788cSBibo Mao     size = ram_size;
11418d96788cSBibo Mao     base = VIRT_LOWMEM_BASE;
11428d96788cSBibo Mao     if (size > VIRT_LOWMEM_SIZE) {
11438d96788cSBibo Mao         size = VIRT_LOWMEM_SIZE;
11440cf1478dSTianrui Zhao     }
11450cf1478dSTianrui Zhao 
11468d96788cSBibo Mao     memory_region_init_alias(&lvms->lowmem, NULL, "loongarch.lowram",
11478d96788cSBibo Mao                               machine->ram, base, size);
11488d96788cSBibo Mao     memory_region_add_subregion(address_space_mem, base, &lvms->lowmem);
11498d96788cSBibo Mao     base += size;
11508d96788cSBibo Mao     if (ram_size - size) {
11518d96788cSBibo Mao         base = VIRT_HIGHMEM_BASE;
11528d96788cSBibo Mao         memory_region_init_alias(&lvms->highmem, NULL, "loongarch.highram",
11538d96788cSBibo Mao                 machine->ram, VIRT_LOWMEM_BASE + size, ram_size - size);
11548d96788cSBibo Mao         memory_region_add_subregion(address_space_mem, base, &lvms->highmem);
11558d96788cSBibo Mao         base += ram_size - size;
11560cf1478dSTianrui Zhao     }
1157c3da26f3SXiaojuan Yang 
1158c3da26f3SXiaojuan Yang     /* initialize device memory address space */
1159c3da26f3SXiaojuan Yang     if (machine->ram_size < machine->maxram_size) {
1160c3da26f3SXiaojuan Yang         ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
1161c3da26f3SXiaojuan Yang 
1162c3da26f3SXiaojuan Yang         if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1163c3da26f3SXiaojuan Yang             error_report("unsupported amount of memory slots: %"PRIu64,
1164c3da26f3SXiaojuan Yang                          machine->ram_slots);
1165c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
1166c3da26f3SXiaojuan Yang         }
1167c3da26f3SXiaojuan Yang 
1168c3da26f3SXiaojuan Yang         if (QEMU_ALIGN_UP(machine->maxram_size,
1169c3da26f3SXiaojuan Yang                           TARGET_PAGE_SIZE) != machine->maxram_size) {
1170c3da26f3SXiaojuan Yang             error_report("maximum memory size must by aligned to multiple of "
1171c3da26f3SXiaojuan Yang                          "%d bytes", TARGET_PAGE_SIZE);
1172c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
1173c3da26f3SXiaojuan Yang         }
11748d96788cSBibo Mao         machine_memory_devices_init(machine, base, device_mem_size);
1175c3da26f3SXiaojuan Yang     }
1176c3da26f3SXiaojuan Yang 
117798afb0d4SXiaojuan Yang     /* load the BIOS image. */
1178d804ad98SBibo Mao     virt_firmware_init(lvms);
117998afb0d4SXiaojuan Yang 
118027ad7564SXiaojuan Yang     /* fw_cfg init */
1181d804ad98SBibo Mao     lvms->fw_cfg = virt_fw_cfg_init(ram_size, machine);
1182d804ad98SBibo Mao     rom_set_fw(lvms->fw_cfg);
1183d804ad98SBibo Mao     if (lvms->fw_cfg != NULL) {
1184d804ad98SBibo Mao         fw_cfg_add_file(lvms->fw_cfg, "etc/memmap",
118527ad7564SXiaojuan Yang                         memmap_table,
118627ad7564SXiaojuan Yang                         sizeof(struct memmap_entry) * (memmap_entries));
118727ad7564SXiaojuan Yang     }
1188d804ad98SBibo Mao     fdt_add_fw_cfg_node(lvms);
1189d804ad98SBibo Mao     fdt_add_flash_node(lvms);
1190d771ca1cSSong Gao 
119169d9c74fSXiaojuan Yang     /* Initialize the IO interrupt subsystem */
1192d804ad98SBibo Mao     virt_irq_init(lvms);
119322126fdbSSong Gao     platform_bus_add_all_fdt_nodes(machine->fdt, "/platic",
1194a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_BASEADDRESS,
1195a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_SIZE,
1196a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_IRQ);
1197d804ad98SBibo Mao     lvms->machine_done.notify = virt_done;
1198d804ad98SBibo Mao     qemu_add_machine_init_done_notifier(&lvms->machine_done);
11990d588c4fSSong Gao      /* connect powerdown request */
1200d804ad98SBibo Mao     lvms->powerdown_notifier.notify = virt_powerdown_req;
1201d804ad98SBibo Mao     qemu_register_powerdown_notifier(&lvms->powerdown_notifier);
12020d588c4fSSong Gao 
120302183693SXiaojuan Yang     /*
120446b21de2SSong Gao      * Since lowmem region starts from 0 and Linux kernel legacy start address
120546b21de2SSong Gao      * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer
120646b21de2SSong Gao      * access. FDT size limit with 1 MiB.
120702183693SXiaojuan Yang      * Put the FDT into the memory map as a ROM image: this will ensure
120802183693SXiaojuan Yang      * the FDT is copied again upon reset, even if addr points into RAM.
120902183693SXiaojuan Yang      */
1210d804ad98SBibo Mao     qemu_fdt_dumpdtb(machine->fdt, lvms->fdt_size);
1211d804ad98SBibo Mao     rom_add_blob_fixed_as("fdt", machine->fdt, lvms->fdt_size, FDT_BASE,
1212d771ca1cSSong Gao                           &address_space_memory);
1213d771ca1cSSong Gao     qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds,
1214d804ad98SBibo Mao             rom_ptr_for_as(&address_space_memory, FDT_BASE, lvms->fdt_size));
1215d771ca1cSSong Gao 
1216d804ad98SBibo Mao     lvms->bootinfo.ram_size = ram_size;
1217d804ad98SBibo Mao     loongarch_load_kernel(machine, &lvms->bootinfo);
1218a8a506c3SXiaojuan Yang }
1219a8a506c3SXiaojuan Yang 
1220d804ad98SBibo Mao static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1221735143f1SXiaojuan Yang                           void *opaque, Error **errp)
1222735143f1SXiaojuan Yang {
1223d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
1224d804ad98SBibo Mao     OnOffAuto acpi = lvms->acpi;
1225735143f1SXiaojuan Yang 
1226735143f1SXiaojuan Yang     visit_type_OnOffAuto(v, name, &acpi, errp);
1227735143f1SXiaojuan Yang }
1228735143f1SXiaojuan Yang 
1229d804ad98SBibo Mao static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1230735143f1SXiaojuan Yang                                void *opaque, Error **errp)
1231735143f1SXiaojuan Yang {
1232d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
1233735143f1SXiaojuan Yang 
1234d804ad98SBibo Mao     visit_type_OnOffAuto(v, name, &lvms->acpi, errp);
1235735143f1SXiaojuan Yang }
1236735143f1SXiaojuan Yang 
1237d804ad98SBibo Mao static void virt_initfn(Object *obj)
1238735143f1SXiaojuan Yang {
1239d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
1240735143f1SXiaojuan Yang 
12412b284fa9SSong Gao     if (tcg_enabled()) {
12422b284fa9SSong Gao         lvms->veiointc = ON_OFF_AUTO_OFF;
12432b284fa9SSong Gao     }
1244d804ad98SBibo Mao     lvms->acpi = ON_OFF_AUTO_AUTO;
1245d804ad98SBibo Mao     lvms->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
1246d804ad98SBibo Mao     lvms->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1247d804ad98SBibo Mao     virt_flash_create(lvms);
1248735143f1SXiaojuan Yang }
1249735143f1SXiaojuan Yang 
1250c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev)
1251c3da26f3SXiaojuan Yang {
1252c3da26f3SXiaojuan Yang     /* we only support pc dimm now */
1253c3da26f3SXiaojuan Yang     return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) &&
1254c3da26f3SXiaojuan Yang            !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
1255c3da26f3SXiaojuan Yang }
1256c3da26f3SXiaojuan Yang 
1257c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
1258c3da26f3SXiaojuan Yang                                  Error **errp)
1259c3da26f3SXiaojuan Yang {
1260d4fdb05bSPhilippe Mathieu-Daudé     pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), errp);
1261c3da26f3SXiaojuan Yang }
1262c3da26f3SXiaojuan Yang 
1263d804ad98SBibo Mao static void virt_device_pre_plug(HotplugHandler *hotplug_dev,
1264c3da26f3SXiaojuan Yang                                             DeviceState *dev, Error **errp)
1265c3da26f3SXiaojuan Yang {
1266c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1267c3da26f3SXiaojuan Yang         virt_mem_pre_plug(hotplug_dev, dev, errp);
1268c3da26f3SXiaojuan Yang     }
1269c3da26f3SXiaojuan Yang }
1270c3da26f3SXiaojuan Yang 
1271c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev,
1272c3da26f3SXiaojuan Yang                                      DeviceState *dev, Error **errp)
1273c3da26f3SXiaojuan Yang {
1274d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev);
1275c3da26f3SXiaojuan Yang 
1276c3da26f3SXiaojuan Yang     /* the acpi ged is always exist */
1277d804ad98SBibo Mao     hotplug_handler_unplug_request(HOTPLUG_HANDLER(lvms->acpi_ged), dev,
1278c3da26f3SXiaojuan Yang                                    errp);
1279c3da26f3SXiaojuan Yang }
1280c3da26f3SXiaojuan Yang 
1281d804ad98SBibo Mao static void virt_device_unplug_request(HotplugHandler *hotplug_dev,
1282c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
1283c3da26f3SXiaojuan Yang {
1284c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1285c3da26f3SXiaojuan Yang         virt_mem_unplug_request(hotplug_dev, dev, errp);
1286c3da26f3SXiaojuan Yang     }
1287c3da26f3SXiaojuan Yang }
1288c3da26f3SXiaojuan Yang 
1289c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev,
1290c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
1291c3da26f3SXiaojuan Yang {
1292d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev);
1293c3da26f3SXiaojuan Yang 
1294d804ad98SBibo Mao     hotplug_handler_unplug(HOTPLUG_HANDLER(lvms->acpi_ged), dev, errp);
1295d804ad98SBibo Mao     pc_dimm_unplug(PC_DIMM(dev), MACHINE(lvms));
1296c3da26f3SXiaojuan Yang     qdev_unrealize(dev);
1297c3da26f3SXiaojuan Yang }
1298c3da26f3SXiaojuan Yang 
1299d804ad98SBibo Mao static void virt_device_unplug(HotplugHandler *hotplug_dev,
1300c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
1301c3da26f3SXiaojuan Yang {
1302c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1303c3da26f3SXiaojuan Yang         virt_mem_unplug(hotplug_dev, dev, errp);
1304c3da26f3SXiaojuan Yang     }
1305c3da26f3SXiaojuan Yang }
1306c3da26f3SXiaojuan Yang 
1307c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev,
1308c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
1309c3da26f3SXiaojuan Yang {
1310d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev);
1311c3da26f3SXiaojuan Yang 
1312d804ad98SBibo Mao     pc_dimm_plug(PC_DIMM(dev), MACHINE(lvms));
1313d804ad98SBibo Mao     hotplug_handler_plug(HOTPLUG_HANDLER(lvms->acpi_ged),
1314c3da26f3SXiaojuan Yang                          dev, &error_abort);
1315c3da26f3SXiaojuan Yang }
1316c3da26f3SXiaojuan Yang 
1317d804ad98SBibo Mao static void virt_device_plug_cb(HotplugHandler *hotplug_dev,
1318e27e5357SXiaojuan Yang                                         DeviceState *dev, Error **errp)
1319e27e5357SXiaojuan Yang {
1320d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev);
1321d804ad98SBibo Mao     MachineClass *mc = MACHINE_GET_CLASS(lvms);
1322d804ad98SBibo Mao     PlatformBusDevice *pbus;
1323e27e5357SXiaojuan Yang 
1324e27e5357SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev)) {
1325d804ad98SBibo Mao         if (lvms->platform_bus_dev) {
1326d804ad98SBibo Mao             pbus = PLATFORM_BUS_DEVICE(lvms->platform_bus_dev);
1327d804ad98SBibo Mao             platform_bus_link_device(pbus, SYS_BUS_DEVICE(dev));
1328e27e5357SXiaojuan Yang         }
1329c3da26f3SXiaojuan Yang     } else if (memhp_type_supported(dev)) {
1330c3da26f3SXiaojuan Yang         virt_mem_plug(hotplug_dev, dev, errp);
1331e27e5357SXiaojuan Yang     }
1332e27e5357SXiaojuan Yang }
1333e27e5357SXiaojuan Yang 
1334d804ad98SBibo Mao static HotplugHandler *virt_get_hotplug_handler(MachineState *machine,
1335e27e5357SXiaojuan Yang                                                 DeviceState *dev)
1336e27e5357SXiaojuan Yang {
1337e27e5357SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(machine);
1338e27e5357SXiaojuan Yang 
1339c3da26f3SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev) ||
1340fe43cc5bSBibo Mao         object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI) ||
1341c3da26f3SXiaojuan Yang         memhp_type_supported(dev)) {
1342e27e5357SXiaojuan Yang         return HOTPLUG_HANDLER(machine);
1343e27e5357SXiaojuan Yang     }
1344e27e5357SXiaojuan Yang     return NULL;
1345e27e5357SXiaojuan Yang }
1346e27e5357SXiaojuan Yang 
13478f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms)
13488f30771cSTianrui Zhao {
13498f30771cSTianrui Zhao     int n;
13508f30771cSTianrui Zhao     unsigned int max_cpus = ms->smp.max_cpus;
13518f30771cSTianrui Zhao 
13528f30771cSTianrui Zhao     if (ms->possible_cpus) {
13538f30771cSTianrui Zhao         assert(ms->possible_cpus->len == max_cpus);
13548f30771cSTianrui Zhao         return ms->possible_cpus;
13558f30771cSTianrui Zhao     }
13568f30771cSTianrui Zhao 
13578f30771cSTianrui Zhao     ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
13588f30771cSTianrui Zhao                                   sizeof(CPUArchId) * max_cpus);
13598f30771cSTianrui Zhao     ms->possible_cpus->len = max_cpus;
13608f30771cSTianrui Zhao     for (n = 0; n < ms->possible_cpus->len; n++) {
13618f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].type = ms->cpu_type;
13628f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].arch_id = n;
1363f3323883STianrui Zhao 
1364f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_socket_id = true;
1365f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.socket_id  =
1366f3323883STianrui Zhao                                    n / (ms->smp.cores * ms->smp.threads);
13678f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].props.has_core_id = true;
1368f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.core_id =
1369f3323883STianrui Zhao                                    n / ms->smp.threads % ms->smp.cores;
1370f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_thread_id = true;
1371f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads;
13728f30771cSTianrui Zhao     }
13738f30771cSTianrui Zhao     return ms->possible_cpus;
13748f30771cSTianrui Zhao }
13758f30771cSTianrui Zhao 
1376d804ad98SBibo Mao static CpuInstanceProperties virt_cpu_index_to_props(MachineState *ms,
1377d804ad98SBibo Mao                                                      unsigned cpu_index)
13780cf1478dSTianrui Zhao {
13790cf1478dSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(ms);
13800cf1478dSTianrui Zhao     const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
13810cf1478dSTianrui Zhao 
13820cf1478dSTianrui Zhao     assert(cpu_index < possible_cpus->len);
13830cf1478dSTianrui Zhao     return possible_cpus->cpus[cpu_index].props;
13840cf1478dSTianrui Zhao }
13850cf1478dSTianrui Zhao 
13860cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx)
13870cf1478dSTianrui Zhao {
1388f532cf01SBibo Mao     int64_t socket_id;
13890cf1478dSTianrui Zhao 
13900cf1478dSTianrui Zhao     if (ms->numa_state->num_nodes) {
1391f532cf01SBibo Mao         socket_id = ms->possible_cpus->cpus[idx].props.socket_id;
1392f532cf01SBibo Mao         return socket_id % ms->numa_state->num_nodes;
1393f532cf01SBibo Mao     } else {
1394f532cf01SBibo Mao         return 0;
13950cf1478dSTianrui Zhao     }
13960cf1478dSTianrui Zhao }
13970cf1478dSTianrui Zhao 
1398d804ad98SBibo Mao static void virt_class_init(ObjectClass *oc, void *data)
1399a8a506c3SXiaojuan Yang {
1400a8a506c3SXiaojuan Yang     MachineClass *mc = MACHINE_CLASS(oc);
1401e27e5357SXiaojuan Yang     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1402a8a506c3SXiaojuan Yang 
1403d804ad98SBibo Mao     mc->init = virt_init;
1404a8a506c3SXiaojuan Yang     mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464");
1405a8a506c3SXiaojuan Yang     mc->default_ram_id = "loongarch.ram";
1406646c39b2SSong Gao     mc->max_cpus = LOONGARCH_MAX_CPUS;
1407a8a506c3SXiaojuan Yang     mc->is_default = 1;
1408a8a506c3SXiaojuan Yang     mc->default_kernel_irqchip_split = false;
1409a8a506c3SXiaojuan Yang     mc->block_default_type = IF_VIRTIO;
1410a8a506c3SXiaojuan Yang     mc->default_boot_order = "c";
1411a8a506c3SXiaojuan Yang     mc->no_cdrom = 1;
14128f30771cSTianrui Zhao     mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids;
14130cf1478dSTianrui Zhao     mc->cpu_index_to_instance_props = virt_cpu_index_to_props;
14140cf1478dSTianrui Zhao     mc->get_default_cpu_node_id = virt_get_default_cpu_node_id;
14150cf1478dSTianrui Zhao     mc->numa_mem_supported = true;
14160cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memhp = true;
14170cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memdev = true;
1418d804ad98SBibo Mao     mc->get_hotplug_handler = virt_get_hotplug_handler;
1419240294caSThomas Huth     mc->default_nic = "virtio-net-pci";
1420d804ad98SBibo Mao     hc->plug = virt_device_plug_cb;
1421d804ad98SBibo Mao     hc->pre_plug = virt_device_pre_plug;
1422d804ad98SBibo Mao     hc->unplug_request = virt_device_unplug_request;
1423d804ad98SBibo Mao     hc->unplug = virt_device_unplug;
1424735143f1SXiaojuan Yang 
1425735143f1SXiaojuan Yang     object_class_property_add(oc, "acpi", "OnOffAuto",
1426d804ad98SBibo Mao         virt_get_acpi, virt_set_acpi,
1427735143f1SXiaojuan Yang         NULL, NULL);
1428735143f1SXiaojuan Yang     object_class_property_set_description(oc, "acpi",
1429735143f1SXiaojuan Yang         "Enable ACPI");
14302b284fa9SSong Gao     object_class_property_add(oc, "v-eiointc", "OnOffAuto",
14312b284fa9SSong Gao         virt_get_veiointc, virt_set_veiointc,
14322b284fa9SSong Gao         NULL, NULL);
14332b284fa9SSong Gao     object_class_property_set_description(oc, "v-eiointc",
14342b284fa9SSong Gao                             "Enable Virt Extend I/O Interrupt Controller.");
1435f8ab9aa2SXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
14363dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM
14373dfbb6deSXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
14383dfbb6deSXiaojuan Yang #endif
1439a8a506c3SXiaojuan Yang }
1440a8a506c3SXiaojuan Yang 
1441d804ad98SBibo Mao static const TypeInfo virt_machine_types[] = {
1442a8a506c3SXiaojuan Yang     {
1443df0d93c1SBibo Mao         .name           = TYPE_LOONGARCH_VIRT_MACHINE,
1444a8a506c3SXiaojuan Yang         .parent         = TYPE_MACHINE,
1445d804ad98SBibo Mao         .instance_size  = sizeof(LoongArchVirtMachineState),
1446d804ad98SBibo Mao         .class_init     = virt_class_init,
1447d804ad98SBibo Mao         .instance_init  = virt_initfn,
1448e27e5357SXiaojuan Yang         .interfaces = (InterfaceInfo[]) {
1449e27e5357SXiaojuan Yang          { TYPE_HOTPLUG_HANDLER },
1450e27e5357SXiaojuan Yang          { }
1451e27e5357SXiaojuan Yang         },
1452a8a506c3SXiaojuan Yang     }
1453a8a506c3SXiaojuan Yang };
1454a8a506c3SXiaojuan Yang 
1455d804ad98SBibo Mao DEFINE_TYPES(virt_machine_types)
1456