1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */ 2a8a506c3SXiaojuan Yang /* 3a8a506c3SXiaojuan Yang * QEMU loongson 3a5000 develop board emulation 4a8a506c3SXiaojuan Yang * 5a8a506c3SXiaojuan Yang * Copyright (c) 2021 Loongson Technology Corporation Limited 6a8a506c3SXiaojuan Yang */ 7a8a506c3SXiaojuan Yang #include "qemu/osdep.h" 8a8a506c3SXiaojuan Yang #include "qemu/units.h" 9a8a506c3SXiaojuan Yang #include "qemu/datadir.h" 10a8a506c3SXiaojuan Yang #include "qapi/error.h" 11a8a506c3SXiaojuan Yang #include "hw/boards.h" 12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h" 13a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h" 14a8a506c3SXiaojuan Yang #include "sysemu/qtest.h" 15a8a506c3SXiaojuan Yang #include "sysemu/runstate.h" 16a8a506c3SXiaojuan Yang #include "sysemu/reset.h" 17a8a506c3SXiaojuan Yang #include "sysemu/rtc.h" 18a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h" 19a8a506c3SXiaojuan Yang #include "exec/address-spaces.h" 20dc93b8dfSXiaojuan Yang #include "hw/irq.h" 21dc93b8dfSXiaojuan Yang #include "net/net.h" 226a6f26f4SXiaojuan Yang #include "hw/loader.h" 236a6f26f4SXiaojuan Yang #include "elf.h" 2469d9c74fSXiaojuan Yang #include "hw/intc/loongarch_ipi.h" 2569d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h" 2669d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h" 2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h" 2869d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h" 29dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h" 30dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h" 3127ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h" 32a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h" 333efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h" 34735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h" 35735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h" 36735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h" 37735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h" 38fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h" 39fda3f15bSXiaojuan Yang #include <libfdt.h> 40a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h" 41a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h" 42f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h" 43c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h" 443dfbb6deSXiaojuan Yang #include "sysemu/tpm.h" 45288431a1SXiaojuan Yang #include "sysemu/block-backend.h" 46288431a1SXiaojuan Yang #include "hw/block/flash.h" 47cc37d98bSRichard Henderson #include "qemu/error-report.h" 48cc37d98bSRichard Henderson 49*d804ad98SBibo Mao static PFlashCFI01 *virt_flash_create1(LoongArchVirtMachineState *lvms, 50c6e9847fSXianglai Li const char *name, 51c6e9847fSXianglai Li const char *alias_prop_name) 52288431a1SXiaojuan Yang { 53288431a1SXiaojuan Yang DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 54288431a1SXiaojuan Yang 55288431a1SXiaojuan Yang qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 56288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "width", 4); 57288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "device-width", 2); 58288431a1SXiaojuan Yang qdev_prop_set_bit(dev, "big-endian", false); 59288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id0", 0x89); 60288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id1", 0x18); 61288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id2", 0x00); 62288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id3", 0x00); 63c6e9847fSXianglai Li qdev_prop_set_string(dev, "name", name); 64*d804ad98SBibo Mao object_property_add_child(OBJECT(lvms), name, OBJECT(dev)); 65*d804ad98SBibo Mao object_property_add_alias(OBJECT(lvms), alias_prop_name, 66288431a1SXiaojuan Yang OBJECT(dev), "drive"); 67c6e9847fSXianglai Li return PFLASH_CFI01(dev); 68c6e9847fSXianglai Li } 69288431a1SXiaojuan Yang 70*d804ad98SBibo Mao static void virt_flash_create(LoongArchVirtMachineState *lvms) 71c6e9847fSXianglai Li { 72*d804ad98SBibo Mao lvms->flash[0] = virt_flash_create1(lvms, "virt.flash0", "pflash0"); 73*d804ad98SBibo Mao lvms->flash[1] = virt_flash_create1(lvms, "virt.flash1", "pflash1"); 74c6e9847fSXianglai Li } 75c6e9847fSXianglai Li 76c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash, 77c6e9847fSXianglai Li hwaddr base, hwaddr size, 78c6e9847fSXianglai Li MemoryRegion *sysmem) 79c6e9847fSXianglai Li { 80c6e9847fSXianglai Li DeviceState *dev = DEVICE(flash); 81c6e9847fSXianglai Li BlockBackend *blk; 82c6e9847fSXianglai Li hwaddr real_size = size; 83c6e9847fSXianglai Li 84c6e9847fSXianglai Li blk = pflash_cfi01_get_blk(flash); 85c6e9847fSXianglai Li if (blk) { 86c6e9847fSXianglai Li real_size = blk_getlength(blk); 87c6e9847fSXianglai Li assert(real_size && real_size <= size); 88c6e9847fSXianglai Li } 89c6e9847fSXianglai Li 90c6e9847fSXianglai Li assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE)); 91c6e9847fSXianglai Li assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 92c6e9847fSXianglai Li 93c6e9847fSXianglai Li qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE); 94c6e9847fSXianglai Li sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 95c6e9847fSXianglai Li memory_region_add_subregion(sysmem, base, 96c6e9847fSXianglai Li sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0)); 97288431a1SXiaojuan Yang } 98288431a1SXiaojuan Yang 99*d804ad98SBibo Mao static void virt_flash_map(LoongArchVirtMachineState *lvms, 100288431a1SXiaojuan Yang MemoryRegion *sysmem) 101288431a1SXiaojuan Yang { 102*d804ad98SBibo Mao PFlashCFI01 *flash0 = lvms->flash[0]; 103*d804ad98SBibo Mao PFlashCFI01 *flash1 = lvms->flash[1]; 104288431a1SXiaojuan Yang 105c6e9847fSXianglai Li virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem); 106c6e9847fSXianglai Li virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem); 107288431a1SXiaojuan Yang } 108288431a1SXiaojuan Yang 109*d804ad98SBibo Mao static void fdt_add_cpuic_node(LoongArchVirtMachineState *lvms, 110a0663efdSSong Gao uint32_t *cpuintc_phandle) 111a0663efdSSong Gao { 112*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 113a0663efdSSong Gao char *nodename; 114a0663efdSSong Gao 115a0663efdSSong Gao *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 116a0663efdSSong Gao nodename = g_strdup_printf("/cpuic"); 117a0663efdSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 118a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle); 119a0663efdSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 120a0663efdSSong Gao "loongson,cpu-interrupt-controller"); 121a0663efdSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 122a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 123a0663efdSSong Gao g_free(nodename); 124a0663efdSSong Gao } 125a0663efdSSong Gao 126*d804ad98SBibo Mao static void fdt_add_eiointc_node(LoongArchVirtMachineState *lvms, 127975a5afeSSong Gao uint32_t *cpuintc_phandle, 128975a5afeSSong Gao uint32_t *eiointc_phandle) 129975a5afeSSong Gao { 130*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 131975a5afeSSong Gao char *nodename; 132975a5afeSSong Gao hwaddr extioi_base = APIC_BASE; 133975a5afeSSong Gao hwaddr extioi_size = EXTIOI_SIZE; 134975a5afeSSong Gao 135975a5afeSSong Gao *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 136975a5afeSSong Gao nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base); 137975a5afeSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 138975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle); 139975a5afeSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 140975a5afeSSong Gao "loongson,ls2k2000-eiointc"); 141975a5afeSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 142975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 143975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 144975a5afeSSong Gao *cpuintc_phandle); 145975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3); 146975a5afeSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, 147975a5afeSSong Gao extioi_base, 0x0, extioi_size); 148975a5afeSSong Gao g_free(nodename); 149975a5afeSSong Gao } 150975a5afeSSong Gao 151*d804ad98SBibo Mao static void fdt_add_pch_pic_node(LoongArchVirtMachineState *lvms, 1522904f50aSSong Gao uint32_t *eiointc_phandle, 1532904f50aSSong Gao uint32_t *pch_pic_phandle) 1542904f50aSSong Gao { 155*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 1562904f50aSSong Gao char *nodename; 1572904f50aSSong Gao hwaddr pch_pic_base = VIRT_PCH_REG_BASE; 1582904f50aSSong Gao hwaddr pch_pic_size = VIRT_PCH_REG_SIZE; 1592904f50aSSong Gao 1602904f50aSSong Gao *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt); 1612904f50aSSong Gao nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base); 1622904f50aSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 1632904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_pic_phandle); 1642904f50aSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 1652904f50aSSong Gao "loongson,pch-pic-1.0"); 1662904f50aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, 1672904f50aSSong Gao pch_pic_base, 0, pch_pic_size); 1682904f50aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 1692904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2); 1702904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 1712904f50aSSong Gao *eiointc_phandle); 1722904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0); 1732904f50aSSong Gao g_free(nodename); 1742904f50aSSong Gao } 1752904f50aSSong Gao 176*d804ad98SBibo Mao static void fdt_add_pch_msi_node(LoongArchVirtMachineState *lvms, 177572d45e5SSong Gao uint32_t *eiointc_phandle, 178572d45e5SSong Gao uint32_t *pch_msi_phandle) 179572d45e5SSong Gao { 180*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 181572d45e5SSong Gao char *nodename; 182572d45e5SSong Gao hwaddr pch_msi_base = VIRT_PCH_MSI_ADDR_LOW; 183572d45e5SSong Gao hwaddr pch_msi_size = VIRT_PCH_MSI_SIZE; 184572d45e5SSong Gao 185572d45e5SSong Gao *pch_msi_phandle = qemu_fdt_alloc_phandle(ms->fdt); 186572d45e5SSong Gao nodename = g_strdup_printf("/msi@%" PRIx64, pch_msi_base); 187572d45e5SSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 188572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_msi_phandle); 189572d45e5SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 190572d45e5SSong Gao "loongson,pch-msi-1.0"); 191572d45e5SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 192572d45e5SSong Gao 0, pch_msi_base, 193572d45e5SSong Gao 0, pch_msi_size); 194572d45e5SSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 195572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 196572d45e5SSong Gao *eiointc_phandle); 197572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-base-vec", 198572d45e5SSong Gao VIRT_PCH_PIC_IRQ_NUM); 199572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-num-vecs", 200572d45e5SSong Gao EXTIOI_IRQS - VIRT_PCH_PIC_IRQ_NUM); 201572d45e5SSong Gao g_free(nodename); 202572d45e5SSong Gao } 203572d45e5SSong Gao 204*d804ad98SBibo Mao static void fdt_add_flash_node(LoongArchVirtMachineState *lvms) 205288431a1SXiaojuan Yang { 206*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 207288431a1SXiaojuan Yang char *nodename; 208c6e9847fSXianglai Li MemoryRegion *flash_mem; 209288431a1SXiaojuan Yang 210c6e9847fSXianglai Li hwaddr flash0_base; 211c6e9847fSXianglai Li hwaddr flash0_size; 212288431a1SXiaojuan Yang 213c6e9847fSXianglai Li hwaddr flash1_base; 214c6e9847fSXianglai Li hwaddr flash1_size; 215c6e9847fSXianglai Li 216*d804ad98SBibo Mao flash_mem = pflash_cfi01_get_memory(lvms->flash[0]); 217c6e9847fSXianglai Li flash0_base = flash_mem->addr; 218c6e9847fSXianglai Li flash0_size = memory_region_size(flash_mem); 219c6e9847fSXianglai Li 220*d804ad98SBibo Mao flash_mem = pflash_cfi01_get_memory(lvms->flash[1]); 221c6e9847fSXianglai Li flash1_base = flash_mem->addr; 222c6e9847fSXianglai Li flash1_size = memory_region_size(flash_mem); 223c6e9847fSXianglai Li 224c6e9847fSXianglai Li nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base); 225288431a1SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 226288431a1SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash"); 227288431a1SXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 228c6e9847fSXianglai Li 2, flash0_base, 2, flash0_size, 229c6e9847fSXianglai Li 2, flash1_base, 2, flash1_size); 230288431a1SXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4); 231288431a1SXiaojuan Yang g_free(nodename); 232288431a1SXiaojuan Yang } 233fda3f15bSXiaojuan Yang 234*d804ad98SBibo Mao static void fdt_add_rtc_node(LoongArchVirtMachineState *lvms, 235841ef2c9SSong Gao uint32_t *pch_pic_phandle) 236ca5bf7adSXiaojuan Yang { 237ca5bf7adSXiaojuan Yang char *nodename; 238ca5bf7adSXiaojuan Yang hwaddr base = VIRT_RTC_REG_BASE; 239ca5bf7adSXiaojuan Yang hwaddr size = VIRT_RTC_LEN; 240*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 241ca5bf7adSXiaojuan Yang 242ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/rtc@%" PRIx64, base); 243ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 244841ef2c9SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 245841ef2c9SSong Gao "loongson,ls7a-rtc"); 246e8c8203eSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size); 247841ef2c9SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 248841ef2c9SSong Gao VIRT_RTC_IRQ - VIRT_GSI_BASE , 0x4); 249841ef2c9SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 250841ef2c9SSong Gao *pch_pic_phandle); 251ca5bf7adSXiaojuan Yang g_free(nodename); 252ca5bf7adSXiaojuan Yang } 253ca5bf7adSXiaojuan Yang 254*d804ad98SBibo Mao static void fdt_add_uart_node(LoongArchVirtMachineState *lvms, 255f5cce57fSSong Gao uint32_t *pch_pic_phandle) 256ca5bf7adSXiaojuan Yang { 257ca5bf7adSXiaojuan Yang char *nodename; 258ca5bf7adSXiaojuan Yang hwaddr base = VIRT_UART_BASE; 259ca5bf7adSXiaojuan Yang hwaddr size = VIRT_UART_SIZE; 260*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 261ca5bf7adSXiaojuan Yang 262ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/serial@%" PRIx64, base); 263ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 264ca5bf7adSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a"); 265ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size); 266ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000); 2670208ba74SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename); 268f5cce57fSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 269f5cce57fSSong Gao VIRT_UART_IRQ - VIRT_GSI_BASE, 0x4); 270f5cce57fSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 271f5cce57fSSong Gao *pch_pic_phandle); 272ca5bf7adSXiaojuan Yang g_free(nodename); 273ca5bf7adSXiaojuan Yang } 274ca5bf7adSXiaojuan Yang 275*d804ad98SBibo Mao static void create_fdt(LoongArchVirtMachineState *lvms) 276fda3f15bSXiaojuan Yang { 277*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 278fda3f15bSXiaojuan Yang 279*d804ad98SBibo Mao ms->fdt = create_device_tree(&lvms->fdt_size); 280fda3f15bSXiaojuan Yang if (!ms->fdt) { 281fda3f15bSXiaojuan Yang error_report("create_device_tree() failed"); 282fda3f15bSXiaojuan Yang exit(1); 283fda3f15bSXiaojuan Yang } 284fda3f15bSXiaojuan Yang 285fda3f15bSXiaojuan Yang /* Header */ 286fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/", "compatible", 287fda3f15bSXiaojuan Yang "linux,dummy-loongson3"); 288fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 289fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 2900208ba74SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/chosen"); 291fda3f15bSXiaojuan Yang } 292fda3f15bSXiaojuan Yang 293*d804ad98SBibo Mao static void fdt_add_cpu_nodes(const LoongArchVirtMachineState *lvms) 294fda3f15bSXiaojuan Yang { 295fda3f15bSXiaojuan Yang int num; 296*d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 297fda3f15bSXiaojuan Yang int smp_cpus = ms->smp.cpus; 298fda3f15bSXiaojuan Yang 299fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus"); 300fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 301fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 302fda3f15bSXiaojuan Yang 303fda3f15bSXiaojuan Yang /* cpu nodes */ 304fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 305fda3f15bSXiaojuan Yang char *nodename = g_strdup_printf("/cpus/cpu@%d", num); 306fda3f15bSXiaojuan Yang LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num)); 3070cf1478dSTianrui Zhao CPUState *cs = CPU(cpu); 308fda3f15bSXiaojuan Yang 309fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 310fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu"); 311fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 312fda3f15bSXiaojuan Yang cpu->dtb_compatible); 3130cf1478dSTianrui Zhao if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 3140cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", 3150cf1478dSTianrui Zhao ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 3160cf1478dSTianrui Zhao } 317fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num); 318fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", 319fda3f15bSXiaojuan Yang qemu_fdt_alloc_phandle(ms->fdt)); 320fda3f15bSXiaojuan Yang g_free(nodename); 321fda3f15bSXiaojuan Yang } 322fda3f15bSXiaojuan Yang 323fda3f15bSXiaojuan Yang /*cpu map */ 324fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 325fda3f15bSXiaojuan Yang 326fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 327fda3f15bSXiaojuan Yang char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num); 328fda3f15bSXiaojuan Yang char *map_path; 329fda3f15bSXiaojuan Yang 330fda3f15bSXiaojuan Yang if (ms->smp.threads > 1) { 331fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 332fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d/thread%d", 333fda3f15bSXiaojuan Yang num / (ms->smp.cores * ms->smp.threads), 334fda3f15bSXiaojuan Yang (num / ms->smp.threads) % ms->smp.cores, 335fda3f15bSXiaojuan Yang num % ms->smp.threads); 336fda3f15bSXiaojuan Yang } else { 337fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 338fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d", 339fda3f15bSXiaojuan Yang num / ms->smp.cores, 340fda3f15bSXiaojuan Yang num % ms->smp.cores); 341fda3f15bSXiaojuan Yang } 342fda3f15bSXiaojuan Yang qemu_fdt_add_path(ms->fdt, map_path); 343fda3f15bSXiaojuan Yang qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path); 344fda3f15bSXiaojuan Yang 345fda3f15bSXiaojuan Yang g_free(map_path); 346fda3f15bSXiaojuan Yang g_free(cpu_path); 347fda3f15bSXiaojuan Yang } 348fda3f15bSXiaojuan Yang } 349fda3f15bSXiaojuan Yang 350*d804ad98SBibo Mao static void fdt_add_fw_cfg_node(const LoongArchVirtMachineState *lvms) 351fda3f15bSXiaojuan Yang { 352fda3f15bSXiaojuan Yang char *nodename; 353fda3f15bSXiaojuan Yang hwaddr base = VIRT_FWCFG_BASE; 354*d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 355fda3f15bSXiaojuan Yang 356fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base); 357fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 358fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 359fda3f15bSXiaojuan Yang "compatible", "qemu,fw-cfg-mmio"); 360fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 361feae45dcSXiaojuan Yang 2, base, 2, 0x18); 362fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 363fda3f15bSXiaojuan Yang g_free(nodename); 364fda3f15bSXiaojuan Yang } 365fda3f15bSXiaojuan Yang 366*d804ad98SBibo Mao static void fdt_add_pcie_irq_map_node(const LoongArchVirtMachineState *lvms, 36707bf0b6aSSong Gao char *nodename, 36807bf0b6aSSong Gao uint32_t *pch_pic_phandle) 36907bf0b6aSSong Gao { 37007bf0b6aSSong Gao int pin, dev; 37107bf0b6aSSong Gao uint32_t irq_map_stride = 0; 37207bf0b6aSSong Gao uint32_t full_irq_map[GPEX_NUM_IRQS *GPEX_NUM_IRQS * 10] = {}; 37307bf0b6aSSong Gao uint32_t *irq_map = full_irq_map; 374*d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 37507bf0b6aSSong Gao 37607bf0b6aSSong Gao /* This code creates a standard swizzle of interrupts such that 37707bf0b6aSSong Gao * each device's first interrupt is based on it's PCI_SLOT number. 37807bf0b6aSSong Gao * (See pci_swizzle_map_irq_fn()) 37907bf0b6aSSong Gao * 38007bf0b6aSSong Gao * We only need one entry per interrupt in the table (not one per 38107bf0b6aSSong Gao * possible slot) seeing the interrupt-map-mask will allow the table 38207bf0b6aSSong Gao * to wrap to any number of devices. 38307bf0b6aSSong Gao */ 38407bf0b6aSSong Gao 38507bf0b6aSSong Gao for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 38607bf0b6aSSong Gao int devfn = dev * 0x8; 38707bf0b6aSSong Gao 38807bf0b6aSSong Gao for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 38907bf0b6aSSong Gao int irq_nr = 16 + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 39007bf0b6aSSong Gao int i = 0; 39107bf0b6aSSong Gao 39207bf0b6aSSong Gao /* Fill PCI address cells */ 39307bf0b6aSSong Gao irq_map[i] = cpu_to_be32(devfn << 8); 39407bf0b6aSSong Gao i += 3; 39507bf0b6aSSong Gao 39607bf0b6aSSong Gao /* Fill PCI Interrupt cells */ 39707bf0b6aSSong Gao irq_map[i] = cpu_to_be32(pin + 1); 39807bf0b6aSSong Gao i += 1; 39907bf0b6aSSong Gao 40007bf0b6aSSong Gao /* Fill interrupt controller phandle and cells */ 40107bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(*pch_pic_phandle); 40207bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(irq_nr); 40307bf0b6aSSong Gao 40407bf0b6aSSong Gao if (!irq_map_stride) { 40507bf0b6aSSong Gao irq_map_stride = i; 40607bf0b6aSSong Gao } 40707bf0b6aSSong Gao irq_map += irq_map_stride; 40807bf0b6aSSong Gao } 40907bf0b6aSSong Gao } 41007bf0b6aSSong Gao 41107bf0b6aSSong Gao 41207bf0b6aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-map", full_irq_map, 41307bf0b6aSSong Gao GPEX_NUM_IRQS * GPEX_NUM_IRQS * 41407bf0b6aSSong Gao irq_map_stride * sizeof(uint32_t)); 41507bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupt-map-mask", 41607bf0b6aSSong Gao 0x1800, 0, 0, 0x7); 41707bf0b6aSSong Gao } 41807bf0b6aSSong Gao 419*d804ad98SBibo Mao static void fdt_add_pcie_node(const LoongArchVirtMachineState *lvms, 42007bf0b6aSSong Gao uint32_t *pch_pic_phandle, 42107bf0b6aSSong Gao uint32_t *pch_msi_phandle) 422fda3f15bSXiaojuan Yang { 423fda3f15bSXiaojuan Yang char *nodename; 42474725231SXiaojuan Yang hwaddr base_mmio = VIRT_PCI_MEM_BASE; 42574725231SXiaojuan Yang hwaddr size_mmio = VIRT_PCI_MEM_SIZE; 42674725231SXiaojuan Yang hwaddr base_pio = VIRT_PCI_IO_BASE; 42774725231SXiaojuan Yang hwaddr size_pio = VIRT_PCI_IO_SIZE; 42874725231SXiaojuan Yang hwaddr base_pcie = VIRT_PCI_CFG_BASE; 42974725231SXiaojuan Yang hwaddr size_pcie = VIRT_PCI_CFG_SIZE; 430fda3f15bSXiaojuan Yang hwaddr base = base_pcie; 431fda3f15bSXiaojuan Yang 432*d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 433fda3f15bSXiaojuan Yang 434fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/pcie@%" PRIx64, base); 435fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 436fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 437fda3f15bSXiaojuan Yang "compatible", "pci-host-ecam-generic"); 438fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci"); 439fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3); 440fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2); 441fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0); 442fda3f15bSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0, 44374725231SXiaojuan Yang PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1)); 444fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 445fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 446fda3f15bSXiaojuan Yang 2, base_pcie, 2, size_pcie); 447fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges", 44874725231SXiaojuan Yang 1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET, 449fda3f15bSXiaojuan Yang 2, base_pio, 2, size_pio, 450fda3f15bSXiaojuan Yang 1, FDT_PCI_RANGE_MMIO, 2, base_mmio, 451fda3f15bSXiaojuan Yang 2, base_mmio, 2, size_mmio); 45207bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "msi-map", 45307bf0b6aSSong Gao 0, *pch_msi_phandle, 0, 0x10000); 45407bf0b6aSSong Gao 455*d804ad98SBibo Mao fdt_add_pcie_irq_map_node(lvms, nodename, pch_pic_phandle); 45607bf0b6aSSong Gao 457fda3f15bSXiaojuan Yang g_free(nodename); 458fda3f15bSXiaojuan Yang } 459fda3f15bSXiaojuan Yang 4600cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms, 4610cf1478dSTianrui Zhao uint64_t base, uint64_t size, int node_id) 4620cf1478dSTianrui Zhao { 4630cf1478dSTianrui Zhao char *nodename = g_strdup_printf("/memory@%" PRIx64, base); 4640cf1478dSTianrui Zhao 4650cf1478dSTianrui Zhao qemu_fdt_add_subnode(ms->fdt, nodename); 466b11f9814SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, base, 0, size); 4670cf1478dSTianrui Zhao qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory"); 4680cf1478dSTianrui Zhao 4690cf1478dSTianrui Zhao if (ms->numa_state && ms->numa_state->num_nodes) { 4700cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id); 4710cf1478dSTianrui Zhao } 4720cf1478dSTianrui Zhao 4730cf1478dSTianrui Zhao g_free(nodename); 4740cf1478dSTianrui Zhao } 4750cf1478dSTianrui Zhao 476*d804ad98SBibo Mao static void virt_build_smbios(LoongArchVirtMachineState *lvms) 4773efa6fa1SXiaojuan Yang { 478*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 479*d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 4803efa6fa1SXiaojuan Yang uint8_t *smbios_tables, *smbios_anchor; 4813efa6fa1SXiaojuan Yang size_t smbios_tables_len, smbios_anchor_len; 4823efa6fa1SXiaojuan Yang const char *product = "QEMU Virtual Machine"; 4833efa6fa1SXiaojuan Yang 484*d804ad98SBibo Mao if (!lvms->fw_cfg) { 4853efa6fa1SXiaojuan Yang return; 4863efa6fa1SXiaojuan Yang } 4873efa6fa1SXiaojuan Yang 48869ea07a5SIgor Mammedov smbios_set_defaults("QEMU", product, mc->name, true); 4893efa6fa1SXiaojuan Yang 49069ea07a5SIgor Mammedov smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64, 49169ea07a5SIgor Mammedov NULL, 0, 49269ea07a5SIgor Mammedov &smbios_tables, &smbios_tables_len, 4933efa6fa1SXiaojuan Yang &smbios_anchor, &smbios_anchor_len, &error_fatal); 4943efa6fa1SXiaojuan Yang 4953efa6fa1SXiaojuan Yang if (smbios_anchor) { 496*d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-tables", 4973efa6fa1SXiaojuan Yang smbios_tables, smbios_tables_len); 498*d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-anchor", 4993efa6fa1SXiaojuan Yang smbios_anchor, smbios_anchor_len); 5003efa6fa1SXiaojuan Yang } 5013efa6fa1SXiaojuan Yang } 5023efa6fa1SXiaojuan Yang 503*d804ad98SBibo Mao static void virt_done(Notifier *notifier, void *data) 5043efa6fa1SXiaojuan Yang { 505*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = container_of(notifier, 506*d804ad98SBibo Mao LoongArchVirtMachineState, machine_done); 507*d804ad98SBibo Mao virt_build_smbios(lvms); 508*d804ad98SBibo Mao loongarch_acpi_setup(lvms); 5093efa6fa1SXiaojuan Yang } 5103efa6fa1SXiaojuan Yang 5110d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque) 5120d588c4fSSong Gao { 513*d804ad98SBibo Mao LoongArchVirtMachineState *s; 5140d588c4fSSong Gao 515*d804ad98SBibo Mao s = container_of(notifier, LoongArchVirtMachineState, powerdown_notifier); 5160d588c4fSSong Gao acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS); 5170d588c4fSSong Gao } 5180d588c4fSSong Gao 51927ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type) 52027ad7564SXiaojuan Yang { 52127ad7564SXiaojuan Yang /* Ensure there are no duplicate entries. */ 52227ad7564SXiaojuan Yang for (unsigned i = 0; i < memmap_entries; i++) { 52327ad7564SXiaojuan Yang assert(memmap_table[i].address != address); 52427ad7564SXiaojuan Yang } 52527ad7564SXiaojuan Yang 52627ad7564SXiaojuan Yang memmap_table = g_renew(struct memmap_entry, memmap_table, 52727ad7564SXiaojuan Yang memmap_entries + 1); 52827ad7564SXiaojuan Yang memmap_table[memmap_entries].address = cpu_to_le64(address); 52927ad7564SXiaojuan Yang memmap_table[memmap_entries].length = cpu_to_le64(length); 53027ad7564SXiaojuan Yang memmap_table[memmap_entries].type = cpu_to_le32(type); 53127ad7564SXiaojuan Yang memmap_table[memmap_entries].reserved = 0; 53227ad7564SXiaojuan Yang memmap_entries++; 53327ad7564SXiaojuan Yang } 53427ad7564SXiaojuan Yang 535*d804ad98SBibo Mao static DeviceState *create_acpi_ged(DeviceState *pch_pic, 536*d804ad98SBibo Mao LoongArchVirtMachineState *lvms) 537735143f1SXiaojuan Yang { 538735143f1SXiaojuan Yang DeviceState *dev; 539*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 540735143f1SXiaojuan Yang uint32_t event = ACPI_GED_PWR_DOWN_EVT; 541735143f1SXiaojuan Yang 542735143f1SXiaojuan Yang if (ms->ram_slots) { 543735143f1SXiaojuan Yang event |= ACPI_GED_MEM_HOTPLUG_EVT; 544735143f1SXiaojuan Yang } 545735143f1SXiaojuan Yang dev = qdev_new(TYPE_ACPI_GED); 546735143f1SXiaojuan Yang qdev_prop_set_uint32(dev, "ged-event", event); 547bec4be77SPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 548735143f1SXiaojuan Yang 549735143f1SXiaojuan Yang /* ged event */ 550735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR); 551735143f1SXiaojuan Yang /* memory hotplug */ 552735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR); 553735143f1SXiaojuan Yang /* ged regs used for reset and power down */ 554735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR); 555735143f1SXiaojuan Yang 556735143f1SXiaojuan Yang sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 557456eb81fSBibo Mao qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE)); 558735143f1SXiaojuan Yang return dev; 559735143f1SXiaojuan Yang } 560735143f1SXiaojuan Yang 561a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic) 562a1f7d78eSXiaojuan Yang { 563a1f7d78eSXiaojuan Yang DeviceState *dev; 564a1f7d78eSXiaojuan Yang SysBusDevice *sysbus; 565a1f7d78eSXiaojuan Yang int i, irq; 566a1f7d78eSXiaojuan Yang MemoryRegion *sysmem = get_system_memory(); 567a1f7d78eSXiaojuan Yang 568a1f7d78eSXiaojuan Yang dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 569a1f7d78eSXiaojuan Yang dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 570a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 571a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE); 572a1f7d78eSXiaojuan Yang sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 573a1f7d78eSXiaojuan Yang 574a1f7d78eSXiaojuan Yang sysbus = SYS_BUS_DEVICE(dev); 575a1f7d78eSXiaojuan Yang for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 576456eb81fSBibo Mao irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i; 577a1f7d78eSXiaojuan Yang sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq)); 578a1f7d78eSXiaojuan Yang } 579a1f7d78eSXiaojuan Yang 580a1f7d78eSXiaojuan Yang memory_region_add_subregion(sysmem, 581a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 582a1f7d78eSXiaojuan Yang sysbus_mmio_get_region(sysbus, 0)); 583a1f7d78eSXiaojuan Yang return dev; 584a1f7d78eSXiaojuan Yang } 585a1f7d78eSXiaojuan Yang 586*d804ad98SBibo Mao static void virt_devices_init(DeviceState *pch_pic, 587*d804ad98SBibo Mao LoongArchVirtMachineState *lvms, 58807bf0b6aSSong Gao uint32_t *pch_pic_phandle, 58907bf0b6aSSong Gao uint32_t *pch_msi_phandle) 590dc93b8dfSXiaojuan Yang { 591*d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 592dc93b8dfSXiaojuan Yang DeviceState *gpex_dev; 593dc93b8dfSXiaojuan Yang SysBusDevice *d; 594dc93b8dfSXiaojuan Yang PCIBus *pci_bus; 595dc93b8dfSXiaojuan Yang MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg; 59689daabe3SSong Gao MemoryRegion *mmio_alias, *mmio_reg; 597dc93b8dfSXiaojuan Yang int i; 598dc93b8dfSXiaojuan Yang 599dc93b8dfSXiaojuan Yang gpex_dev = qdev_new(TYPE_GPEX_HOST); 600dc93b8dfSXiaojuan Yang d = SYS_BUS_DEVICE(gpex_dev); 601dc93b8dfSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 602dc93b8dfSXiaojuan Yang pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus; 603*d804ad98SBibo Mao lvms->pci_bus = pci_bus; 604dc93b8dfSXiaojuan Yang 605dc93b8dfSXiaojuan Yang /* Map only part size_ecam bytes of ECAM space */ 606dc93b8dfSXiaojuan Yang ecam_alias = g_new0(MemoryRegion, 1); 607dc93b8dfSXiaojuan Yang ecam_reg = sysbus_mmio_get_region(d, 0); 608dc93b8dfSXiaojuan Yang memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam", 60974725231SXiaojuan Yang ecam_reg, 0, VIRT_PCI_CFG_SIZE); 61074725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE, 611dc93b8dfSXiaojuan Yang ecam_alias); 612dc93b8dfSXiaojuan Yang 613dc93b8dfSXiaojuan Yang /* Map PCI mem space */ 614dc93b8dfSXiaojuan Yang mmio_alias = g_new0(MemoryRegion, 1); 615dc93b8dfSXiaojuan Yang mmio_reg = sysbus_mmio_get_region(d, 1); 616dc93b8dfSXiaojuan Yang memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio", 61774725231SXiaojuan Yang mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE); 61874725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE, 619dc93b8dfSXiaojuan Yang mmio_alias); 620dc93b8dfSXiaojuan Yang 621dc93b8dfSXiaojuan Yang /* Map PCI IO port space. */ 622dc93b8dfSXiaojuan Yang pio_alias = g_new0(MemoryRegion, 1); 623dc93b8dfSXiaojuan Yang pio_reg = sysbus_mmio_get_region(d, 2); 624dc93b8dfSXiaojuan Yang memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg, 62574725231SXiaojuan Yang VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE); 62674725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE, 627dc93b8dfSXiaojuan Yang pio_alias); 628dc93b8dfSXiaojuan Yang 629dc93b8dfSXiaojuan Yang for (i = 0; i < GPEX_NUM_IRQS; i++) { 630dc93b8dfSXiaojuan Yang sysbus_connect_irq(d, i, 631dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 16 + i)); 632dc93b8dfSXiaojuan Yang gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i); 633dc93b8dfSXiaojuan Yang } 634dc93b8dfSXiaojuan Yang 63507bf0b6aSSong Gao /* Add pcie node */ 636*d804ad98SBibo Mao fdt_add_pcie_node(lvms, pch_pic_phandle, pch_msi_phandle); 63707bf0b6aSSong Gao 63874725231SXiaojuan Yang serial_mm_init(get_system_memory(), VIRT_UART_BASE, 0, 639dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 640456eb81fSBibo Mao VIRT_UART_IRQ - VIRT_GSI_BASE), 641dc93b8dfSXiaojuan Yang 115200, serial_hd(0), DEVICE_LITTLE_ENDIAN); 642*d804ad98SBibo Mao fdt_add_uart_node(lvms, pch_pic_phandle); 643dc93b8dfSXiaojuan Yang 644dc93b8dfSXiaojuan Yang /* Network init */ 64513af77eeSDavid Woodhouse pci_init_nic_devices(pci_bus, mc->default_nic); 646dc93b8dfSXiaojuan Yang 647dc93b8dfSXiaojuan Yang /* 648dc93b8dfSXiaojuan Yang * There are some invalid guest memory access. 649dc93b8dfSXiaojuan Yang * Create some unimplemented devices to emulate this. 650dc93b8dfSXiaojuan Yang */ 651dc93b8dfSXiaojuan Yang create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4); 65274725231SXiaojuan Yang sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE, 653c117f68aSXiaojuan Yang qdev_get_gpio_in(pch_pic, 654456eb81fSBibo Mao VIRT_RTC_IRQ - VIRT_GSI_BASE)); 655*d804ad98SBibo Mao fdt_add_rtc_node(lvms, pch_pic_phandle); 6569e6602d6SXiaojuan Yang 657735143f1SXiaojuan Yang /* acpi ged */ 658*d804ad98SBibo Mao lvms->acpi_ged = create_acpi_ged(pch_pic, lvms); 659a1f7d78eSXiaojuan Yang /* platform bus */ 660*d804ad98SBibo Mao lvms->platform_bus_dev = create_platform_bus(pch_pic); 661dc93b8dfSXiaojuan Yang } 662dc93b8dfSXiaojuan Yang 663*d804ad98SBibo Mao static void virt_irq_init(LoongArchVirtMachineState *lvms) 66469d9c74fSXiaojuan Yang { 665*d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 66669d9c74fSXiaojuan Yang DeviceState *pch_pic, *pch_msi, *cpudev; 66769d9c74fSXiaojuan Yang DeviceState *ipi, *extioi; 66869d9c74fSXiaojuan Yang SysBusDevice *d; 66969d9c74fSXiaojuan Yang LoongArchCPU *lacpu; 67069d9c74fSXiaojuan Yang CPULoongArchState *env; 67169d9c74fSXiaojuan Yang CPUState *cpu_state; 6726027d274STianrui Zhao int cpu, pin, i, start, num; 673572d45e5SSong Gao uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle, pch_msi_phandle; 67469d9c74fSXiaojuan Yang 67569d9c74fSXiaojuan Yang /* 67669d9c74fSXiaojuan Yang * The connection of interrupts: 67769d9c74fSXiaojuan Yang * +-----+ +---------+ +-------+ 67869d9c74fSXiaojuan Yang * | IPI |--> | CPUINTC | <-- | Timer | 67969d9c74fSXiaojuan Yang * +-----+ +---------+ +-------+ 68069d9c74fSXiaojuan Yang * ^ 68169d9c74fSXiaojuan Yang * | 68269d9c74fSXiaojuan Yang * +---------+ 68369d9c74fSXiaojuan Yang * | EIOINTC | 68469d9c74fSXiaojuan Yang * +---------+ 68569d9c74fSXiaojuan Yang * ^ ^ 68669d9c74fSXiaojuan Yang * | | 68769d9c74fSXiaojuan Yang * +---------+ +---------+ 68869d9c74fSXiaojuan Yang * | PCH-PIC | | PCH-MSI | 68969d9c74fSXiaojuan Yang * +---------+ +---------+ 69069d9c74fSXiaojuan Yang * ^ ^ ^ 69169d9c74fSXiaojuan Yang * | | | 69269d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 69369d9c74fSXiaojuan Yang * | UARTs | | Devices | | Devices | 69469d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 69569d9c74fSXiaojuan Yang */ 6965e90b8dbSBibo Mao 6975e90b8dbSBibo Mao /* Create IPI device */ 6985e90b8dbSBibo Mao ipi = qdev_new(TYPE_LOONGARCH_IPI); 6995e90b8dbSBibo Mao qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus); 7005e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal); 7015e90b8dbSBibo Mao 7025e90b8dbSBibo Mao /* IPI iocsr memory region */ 703*d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, SMP_IPI_MAILBOX, 7045e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0)); 705*d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, MAIL_SEND_ADDR, 7065e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1)); 7075e90b8dbSBibo Mao 708a0663efdSSong Gao /* Add cpu interrupt-controller */ 709*d804ad98SBibo Mao fdt_add_cpuic_node(lvms, &cpuintc_phandle); 710a0663efdSSong Gao 71169d9c74fSXiaojuan Yang for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 71269d9c74fSXiaojuan Yang cpu_state = qemu_get_cpu(cpu); 71369d9c74fSXiaojuan Yang cpudev = DEVICE(cpu_state); 71469d9c74fSXiaojuan Yang lacpu = LOONGARCH_CPU(cpu_state); 71569d9c74fSXiaojuan Yang env = &(lacpu->env); 716*d804ad98SBibo Mao env->address_space_iocsr = &lvms->as_iocsr; 71778464f02SSong Gao 71869d9c74fSXiaojuan Yang /* connect ipi irq to cpu irq */ 7195e90b8dbSBibo Mao qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI)); 720758a7475STianrui Zhao env->ipistate = ipi; 72169d9c74fSXiaojuan Yang } 72269d9c74fSXiaojuan Yang 7235e90b8dbSBibo Mao /* Create EXTIOI device */ 7245e90b8dbSBibo Mao extioi = qdev_new(TYPE_LOONGARCH_EXTIOI); 72510a8f7d2SBibo Mao qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus); 7265e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal); 727*d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, APIC_BASE, 7285e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0)); 7295e90b8dbSBibo Mao 73069d9c74fSXiaojuan Yang /* 73169d9c74fSXiaojuan Yang * connect ext irq to the cpu irq 73269d9c74fSXiaojuan Yang * cpu_pin[9:2] <= intc_pin[7:0] 73369d9c74fSXiaojuan Yang */ 73410a8f7d2SBibo Mao for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 73569d9c74fSXiaojuan Yang cpudev = DEVICE(qemu_get_cpu(cpu)); 73669d9c74fSXiaojuan Yang for (pin = 0; pin < LS3A_INTC_IP; pin++) { 73769d9c74fSXiaojuan Yang qdev_connect_gpio_out(extioi, (cpu * 8 + pin), 73869d9c74fSXiaojuan Yang qdev_get_gpio_in(cpudev, pin + 2)); 73969d9c74fSXiaojuan Yang } 74069d9c74fSXiaojuan Yang } 74169d9c74fSXiaojuan Yang 742975a5afeSSong Gao /* Add Extend I/O Interrupt Controller node */ 743*d804ad98SBibo Mao fdt_add_eiointc_node(lvms, &cpuintc_phandle, &eiointc_phandle); 744975a5afeSSong Gao 74569d9c74fSXiaojuan Yang pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC); 746f4d10ce8STianrui Zhao num = VIRT_PCH_PIC_IRQ_NUM; 747270950b4STianrui Zhao qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num); 74869d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_pic); 74969d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 75074725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE, 75169d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 0)); 75269d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 75374725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET, 75469d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 1)); 75569d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 75674725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO, 75769d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 2)); 75869d9c74fSXiaojuan Yang 759270950b4STianrui Zhao /* Connect pch_pic irqs to extioi */ 76078bcc3ccSSong Gao for (i = 0; i < num; i++) { 76169d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i)); 76269d9c74fSXiaojuan Yang } 76369d9c74fSXiaojuan Yang 7642904f50aSSong Gao /* Add PCH PIC node */ 765*d804ad98SBibo Mao fdt_add_pch_pic_node(lvms, &eiointc_phandle, &pch_pic_phandle); 7662904f50aSSong Gao 76769d9c74fSXiaojuan Yang pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI); 768270950b4STianrui Zhao start = num; 7696027d274STianrui Zhao num = EXTIOI_IRQS - start; 7706027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_base", start); 7716027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_num", num); 77269d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_msi); 77369d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 77474725231SXiaojuan Yang sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW); 7756027d274STianrui Zhao for (i = 0; i < num; i++) { 7766027d274STianrui Zhao /* Connect pch_msi irqs to extioi */ 77769d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, 7786027d274STianrui Zhao qdev_get_gpio_in(extioi, i + start)); 77969d9c74fSXiaojuan Yang } 780dc93b8dfSXiaojuan Yang 781572d45e5SSong Gao /* Add PCH MSI node */ 782*d804ad98SBibo Mao fdt_add_pch_msi_node(lvms, &eiointc_phandle, &pch_msi_phandle); 783572d45e5SSong Gao 784*d804ad98SBibo Mao virt_devices_init(pch_pic, lvms, &pch_pic_phandle, &pch_msi_phandle); 78569d9c74fSXiaojuan Yang } 78669d9c74fSXiaojuan Yang 787*d804ad98SBibo Mao static void virt_firmware_init(LoongArchVirtMachineState *lvms) 78898afb0d4SXiaojuan Yang { 789*d804ad98SBibo Mao char *filename = MACHINE(lvms)->firmware; 79098afb0d4SXiaojuan Yang char *bios_name = NULL; 791c6e9847fSXianglai Li int bios_size, i; 792c6e9847fSXianglai Li BlockBackend *pflash_blk0; 793c6e9847fSXianglai Li MemoryRegion *mr; 79498afb0d4SXiaojuan Yang 795*d804ad98SBibo Mao lvms->bios_loaded = false; 796288431a1SXiaojuan Yang 797c6e9847fSXianglai Li /* Map legacy -drive if=pflash to machine properties */ 798*d804ad98SBibo Mao for (i = 0; i < ARRAY_SIZE(lvms->flash); i++) { 799*d804ad98SBibo Mao pflash_cfi01_legacy_drive(lvms->flash[i], 800c6e9847fSXianglai Li drive_get(IF_PFLASH, 0, i)); 801c6e9847fSXianglai Li } 802c6e9847fSXianglai Li 803*d804ad98SBibo Mao virt_flash_map(lvms, get_system_memory()); 804288431a1SXiaojuan Yang 805*d804ad98SBibo Mao pflash_blk0 = pflash_cfi01_get_blk(lvms->flash[0]); 806c6e9847fSXianglai Li 807c6e9847fSXianglai Li if (pflash_blk0) { 808c6e9847fSXianglai Li if (filename) { 809c6e9847fSXianglai Li error_report("cannot use both '-bios' and '-drive if=pflash'" 810c6e9847fSXianglai Li "options at once"); 811c6e9847fSXianglai Li exit(1); 812c6e9847fSXianglai Li } 813*d804ad98SBibo Mao lvms->bios_loaded = true; 814c6e9847fSXianglai Li return; 815c6e9847fSXianglai Li } 816c6e9847fSXianglai Li 81798afb0d4SXiaojuan Yang if (filename) { 81898afb0d4SXiaojuan Yang bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename); 81998afb0d4SXiaojuan Yang if (!bios_name) { 82098afb0d4SXiaojuan Yang error_report("Could not find ROM image '%s'", filename); 82198afb0d4SXiaojuan Yang exit(1); 82298afb0d4SXiaojuan Yang } 82398afb0d4SXiaojuan Yang 824*d804ad98SBibo Mao mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lvms->flash[0]), 0); 825c6e9847fSXianglai Li bios_size = load_image_mr(bios_name, mr); 82698afb0d4SXiaojuan Yang if (bios_size < 0) { 82798afb0d4SXiaojuan Yang error_report("Could not load ROM image '%s'", bios_name); 82898afb0d4SXiaojuan Yang exit(1); 82998afb0d4SXiaojuan Yang } 83098afb0d4SXiaojuan Yang g_free(bios_name); 831*d804ad98SBibo Mao lvms->bios_loaded = true; 83298afb0d4SXiaojuan Yang } 83398afb0d4SXiaojuan Yang } 83498afb0d4SXiaojuan Yang 835fb1cd3a2SXiaojuan Yang 836*d804ad98SBibo Mao static void virt_iocsr_misc_write(void *opaque, hwaddr addr, 8375e90b8dbSBibo Mao uint64_t val, unsigned size) 8385e90b8dbSBibo Mao { 8395e90b8dbSBibo Mao } 8405e90b8dbSBibo Mao 841*d804ad98SBibo Mao static uint64_t virt_iocsr_misc_read(void *opaque, hwaddr addr, unsigned size) 8425e90b8dbSBibo Mao { 8435e90b8dbSBibo Mao switch (addr) { 8445e90b8dbSBibo Mao case VERSION_REG: 8455e90b8dbSBibo Mao return 0x11ULL; 8465e90b8dbSBibo Mao case FEATURE_REG: 8475e90b8dbSBibo Mao return 1ULL << IOCSRF_MSI | 1ULL << IOCSRF_EXTIOI | 8485e90b8dbSBibo Mao 1ULL << IOCSRF_CSRIPI; 8495e90b8dbSBibo Mao case VENDOR_REG: 8505e90b8dbSBibo Mao return 0x6e6f73676e6f6f4cULL; /* "Loongson" */ 8515e90b8dbSBibo Mao case CPUNAME_REG: 8525e90b8dbSBibo Mao return 0x303030354133ULL; /* "3A5000" */ 8535e90b8dbSBibo Mao case MISC_FUNC_REG: 8545e90b8dbSBibo Mao return 1ULL << IOCSRM_EXTIOI_EN; 8555e90b8dbSBibo Mao } 8565e90b8dbSBibo Mao return 0ULL; 8575e90b8dbSBibo Mao } 8585e90b8dbSBibo Mao 859*d804ad98SBibo Mao static const MemoryRegionOps virt_iocsr_misc_ops = { 860*d804ad98SBibo Mao .read = virt_iocsr_misc_read, 861*d804ad98SBibo Mao .write = virt_iocsr_misc_write, 8625e90b8dbSBibo Mao .endianness = DEVICE_LITTLE_ENDIAN, 8635e90b8dbSBibo Mao .valid = { 8645e90b8dbSBibo Mao .min_access_size = 4, 8655e90b8dbSBibo Mao .max_access_size = 8, 8665e90b8dbSBibo Mao }, 8675e90b8dbSBibo Mao .impl = { 8685e90b8dbSBibo Mao .min_access_size = 8, 8695e90b8dbSBibo Mao .max_access_size = 8, 8705e90b8dbSBibo Mao }, 8715e90b8dbSBibo Mao }; 8725e90b8dbSBibo Mao 873*d804ad98SBibo Mao static void virt_init(MachineState *machine) 874a8a506c3SXiaojuan Yang { 875fb1cd3a2SXiaojuan Yang LoongArchCPU *lacpu; 876a8a506c3SXiaojuan Yang const char *cpu_model = machine->cpu_type; 877a8a506c3SXiaojuan Yang ram_addr_t offset = 0; 878a8a506c3SXiaojuan Yang ram_addr_t ram_size = machine->ram_size; 8790cf1478dSTianrui Zhao uint64_t highram_size = 0, phyAddr = 0; 880a8a506c3SXiaojuan Yang MemoryRegion *address_space_mem = get_system_memory(); 881*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(machine); 8820cf1478dSTianrui Zhao int nb_numa_nodes = machine->numa_state->num_nodes; 8830cf1478dSTianrui Zhao NodeInfo *numa_info = machine->numa_state->nodes; 884a8a506c3SXiaojuan Yang int i; 8858f30771cSTianrui Zhao const CPUArchIdList *possible_cpus; 8868f30771cSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(machine); 8878f30771cSTianrui Zhao CPUState *cpu; 888a8a506c3SXiaojuan Yang 889a8a506c3SXiaojuan Yang if (!cpu_model) { 890a8a506c3SXiaojuan Yang cpu_model = LOONGARCH_CPU_TYPE_NAME("la464"); 891a8a506c3SXiaojuan Yang } 892a8a506c3SXiaojuan Yang 893a8a506c3SXiaojuan Yang if (ram_size < 1 * GiB) { 894a8a506c3SXiaojuan Yang error_report("ram_size must be greater than 1G."); 895a8a506c3SXiaojuan Yang exit(1); 896a8a506c3SXiaojuan Yang } 897*d804ad98SBibo Mao create_fdt(lvms); 8988f30771cSTianrui Zhao 8995e90b8dbSBibo Mao /* Create IOCSR space */ 900*d804ad98SBibo Mao memory_region_init_io(&lvms->system_iocsr, OBJECT(machine), NULL, 9015e90b8dbSBibo Mao machine, "iocsr", UINT64_MAX); 902*d804ad98SBibo Mao address_space_init(&lvms->as_iocsr, &lvms->system_iocsr, "IOCSR"); 903*d804ad98SBibo Mao memory_region_init_io(&lvms->iocsr_mem, OBJECT(machine), 904*d804ad98SBibo Mao &virt_iocsr_misc_ops, 9055e90b8dbSBibo Mao machine, "iocsr_misc", 0x428); 906*d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, 0, &lvms->iocsr_mem); 9075e90b8dbSBibo Mao 9085e90b8dbSBibo Mao /* Init CPUs */ 9098f30771cSTianrui Zhao possible_cpus = mc->possible_cpu_arch_ids(machine); 9108f30771cSTianrui Zhao for (i = 0; i < possible_cpus->len; i++) { 9118f30771cSTianrui Zhao cpu = cpu_create(machine->cpu_type); 9128f30771cSTianrui Zhao cpu->cpu_index = i; 91397e03106SPhilippe Mathieu-Daudé machine->possible_cpus->cpus[i].cpu = cpu; 91414f21f67SBibo Mao lacpu = LOONGARCH_CPU(cpu); 91514f21f67SBibo Mao lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id; 916a8a506c3SXiaojuan Yang } 917*d804ad98SBibo Mao fdt_add_cpu_nodes(lvms); 9180cf1478dSTianrui Zhao 9190cf1478dSTianrui Zhao /* Node0 memory */ 9200cf1478dSTianrui Zhao memmap_add_entry(VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 1); 9210cf1478dSTianrui Zhao fdt_add_memory_node(machine, VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 0); 922*d804ad98SBibo Mao memory_region_init_alias(&lvms->lowmem, NULL, "loongarch.node0.lowram", 9230cf1478dSTianrui Zhao machine->ram, offset, VIRT_LOWMEM_SIZE); 924*d804ad98SBibo Mao memory_region_add_subregion(address_space_mem, phyAddr, &lvms->lowmem); 9250cf1478dSTianrui Zhao 9260cf1478dSTianrui Zhao offset += VIRT_LOWMEM_SIZE; 9270cf1478dSTianrui Zhao if (nb_numa_nodes > 0) { 9280cf1478dSTianrui Zhao assert(numa_info[0].node_mem > VIRT_LOWMEM_SIZE); 9290cf1478dSTianrui Zhao highram_size = numa_info[0].node_mem - VIRT_LOWMEM_SIZE; 9300cf1478dSTianrui Zhao } else { 9310cf1478dSTianrui Zhao highram_size = ram_size - VIRT_LOWMEM_SIZE; 9320cf1478dSTianrui Zhao } 9330cf1478dSTianrui Zhao phyAddr = VIRT_HIGHMEM_BASE; 9340cf1478dSTianrui Zhao memmap_add_entry(phyAddr, highram_size, 1); 9350cf1478dSTianrui Zhao fdt_add_memory_node(machine, phyAddr, highram_size, 0); 936*d804ad98SBibo Mao memory_region_init_alias(&lvms->highmem, NULL, "loongarch.node0.highram", 937a8a506c3SXiaojuan Yang machine->ram, offset, highram_size); 938*d804ad98SBibo Mao memory_region_add_subregion(address_space_mem, phyAddr, &lvms->highmem); 9390cf1478dSTianrui Zhao 9400cf1478dSTianrui Zhao /* Node1 - Nodemax memory */ 9410cf1478dSTianrui Zhao offset += highram_size; 9420cf1478dSTianrui Zhao phyAddr += highram_size; 9430cf1478dSTianrui Zhao 9440cf1478dSTianrui Zhao for (i = 1; i < nb_numa_nodes; i++) { 9450cf1478dSTianrui Zhao MemoryRegion *nodemem = g_new(MemoryRegion, 1); 94654c52ec7SSong Gao g_autofree char *ramName = g_strdup_printf("loongarch.node%d.ram", i); 9470cf1478dSTianrui Zhao memory_region_init_alias(nodemem, NULL, ramName, machine->ram, 9480cf1478dSTianrui Zhao offset, numa_info[i].node_mem); 9490cf1478dSTianrui Zhao memory_region_add_subregion(address_space_mem, phyAddr, nodemem); 9500cf1478dSTianrui Zhao memmap_add_entry(phyAddr, numa_info[i].node_mem, 1); 9510cf1478dSTianrui Zhao fdt_add_memory_node(machine, phyAddr, numa_info[i].node_mem, i); 9520cf1478dSTianrui Zhao offset += numa_info[i].node_mem; 9530cf1478dSTianrui Zhao phyAddr += numa_info[i].node_mem; 9540cf1478dSTianrui Zhao } 955c3da26f3SXiaojuan Yang 956c3da26f3SXiaojuan Yang /* initialize device memory address space */ 957c3da26f3SXiaojuan Yang if (machine->ram_size < machine->maxram_size) { 958c3da26f3SXiaojuan Yang ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size; 959b13e115fSDavid Hildenbrand hwaddr device_mem_base; 960c3da26f3SXiaojuan Yang 961c3da26f3SXiaojuan Yang if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) { 962c3da26f3SXiaojuan Yang error_report("unsupported amount of memory slots: %"PRIu64, 963c3da26f3SXiaojuan Yang machine->ram_slots); 964c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 965c3da26f3SXiaojuan Yang } 966c3da26f3SXiaojuan Yang 967c3da26f3SXiaojuan Yang if (QEMU_ALIGN_UP(machine->maxram_size, 968c3da26f3SXiaojuan Yang TARGET_PAGE_SIZE) != machine->maxram_size) { 969c3da26f3SXiaojuan Yang error_report("maximum memory size must by aligned to multiple of " 970c3da26f3SXiaojuan Yang "%d bytes", TARGET_PAGE_SIZE); 971c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 972c3da26f3SXiaojuan Yang } 973c3da26f3SXiaojuan Yang /* device memory base is the top of high memory address. */ 974b13e115fSDavid Hildenbrand device_mem_base = ROUND_UP(VIRT_HIGHMEM_BASE + highram_size, 1 * GiB); 975b13e115fSDavid Hildenbrand machine_memory_devices_init(machine, device_mem_base, device_mem_size); 976c3da26f3SXiaojuan Yang } 977c3da26f3SXiaojuan Yang 97898afb0d4SXiaojuan Yang /* load the BIOS image. */ 979*d804ad98SBibo Mao virt_firmware_init(lvms); 98098afb0d4SXiaojuan Yang 98127ad7564SXiaojuan Yang /* fw_cfg init */ 982*d804ad98SBibo Mao lvms->fw_cfg = virt_fw_cfg_init(ram_size, machine); 983*d804ad98SBibo Mao rom_set_fw(lvms->fw_cfg); 984*d804ad98SBibo Mao if (lvms->fw_cfg != NULL) { 985*d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/memmap", 98627ad7564SXiaojuan Yang memmap_table, 98727ad7564SXiaojuan Yang sizeof(struct memmap_entry) * (memmap_entries)); 98827ad7564SXiaojuan Yang } 989*d804ad98SBibo Mao fdt_add_fw_cfg_node(lvms); 990*d804ad98SBibo Mao fdt_add_flash_node(lvms); 991d771ca1cSSong Gao 99269d9c74fSXiaojuan Yang /* Initialize the IO interrupt subsystem */ 993*d804ad98SBibo Mao virt_irq_init(lvms); 99422126fdbSSong Gao platform_bus_add_all_fdt_nodes(machine->fdt, "/platic", 995a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 996a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_SIZE, 997a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_IRQ); 998*d804ad98SBibo Mao lvms->machine_done.notify = virt_done; 999*d804ad98SBibo Mao qemu_add_machine_init_done_notifier(&lvms->machine_done); 10000d588c4fSSong Gao /* connect powerdown request */ 1001*d804ad98SBibo Mao lvms->powerdown_notifier.notify = virt_powerdown_req; 1002*d804ad98SBibo Mao qemu_register_powerdown_notifier(&lvms->powerdown_notifier); 10030d588c4fSSong Gao 100402183693SXiaojuan Yang /* 100546b21de2SSong Gao * Since lowmem region starts from 0 and Linux kernel legacy start address 100646b21de2SSong Gao * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer 100746b21de2SSong Gao * access. FDT size limit with 1 MiB. 100802183693SXiaojuan Yang * Put the FDT into the memory map as a ROM image: this will ensure 100902183693SXiaojuan Yang * the FDT is copied again upon reset, even if addr points into RAM. 101002183693SXiaojuan Yang */ 1011*d804ad98SBibo Mao qemu_fdt_dumpdtb(machine->fdt, lvms->fdt_size); 1012*d804ad98SBibo Mao rom_add_blob_fixed_as("fdt", machine->fdt, lvms->fdt_size, FDT_BASE, 1013d771ca1cSSong Gao &address_space_memory); 1014d771ca1cSSong Gao qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds, 1015*d804ad98SBibo Mao rom_ptr_for_as(&address_space_memory, FDT_BASE, lvms->fdt_size)); 1016d771ca1cSSong Gao 1017*d804ad98SBibo Mao lvms->bootinfo.ram_size = ram_size; 1018*d804ad98SBibo Mao loongarch_load_kernel(machine, &lvms->bootinfo); 1019a8a506c3SXiaojuan Yang } 1020a8a506c3SXiaojuan Yang 1021*d804ad98SBibo Mao static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1022735143f1SXiaojuan Yang void *opaque, Error **errp) 1023735143f1SXiaojuan Yang { 1024*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1025*d804ad98SBibo Mao OnOffAuto acpi = lvms->acpi; 1026735143f1SXiaojuan Yang 1027735143f1SXiaojuan Yang visit_type_OnOffAuto(v, name, &acpi, errp); 1028735143f1SXiaojuan Yang } 1029735143f1SXiaojuan Yang 1030*d804ad98SBibo Mao static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1031735143f1SXiaojuan Yang void *opaque, Error **errp) 1032735143f1SXiaojuan Yang { 1033*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1034735143f1SXiaojuan Yang 1035*d804ad98SBibo Mao visit_type_OnOffAuto(v, name, &lvms->acpi, errp); 1036735143f1SXiaojuan Yang } 1037735143f1SXiaojuan Yang 1038*d804ad98SBibo Mao static void virt_initfn(Object *obj) 1039735143f1SXiaojuan Yang { 1040*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1041735143f1SXiaojuan Yang 1042*d804ad98SBibo Mao lvms->acpi = ON_OFF_AUTO_AUTO; 1043*d804ad98SBibo Mao lvms->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 1044*d804ad98SBibo Mao lvms->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1045*d804ad98SBibo Mao virt_flash_create(lvms); 1046735143f1SXiaojuan Yang } 1047735143f1SXiaojuan Yang 1048c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev) 1049c3da26f3SXiaojuan Yang { 1050c3da26f3SXiaojuan Yang /* we only support pc dimm now */ 1051c3da26f3SXiaojuan Yang return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) && 1052c3da26f3SXiaojuan Yang !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM); 1053c3da26f3SXiaojuan Yang } 1054c3da26f3SXiaojuan Yang 1055c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, 1056c3da26f3SXiaojuan Yang Error **errp) 1057c3da26f3SXiaojuan Yang { 1058c3da26f3SXiaojuan Yang pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), NULL, errp); 1059c3da26f3SXiaojuan Yang } 1060c3da26f3SXiaojuan Yang 1061*d804ad98SBibo Mao static void virt_device_pre_plug(HotplugHandler *hotplug_dev, 1062c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1063c3da26f3SXiaojuan Yang { 1064c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1065c3da26f3SXiaojuan Yang virt_mem_pre_plug(hotplug_dev, dev, errp); 1066c3da26f3SXiaojuan Yang } 1067c3da26f3SXiaojuan Yang } 1068c3da26f3SXiaojuan Yang 1069c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev, 1070c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1071c3da26f3SXiaojuan Yang { 1072*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1073c3da26f3SXiaojuan Yang 1074c3da26f3SXiaojuan Yang /* the acpi ged is always exist */ 1075*d804ad98SBibo Mao hotplug_handler_unplug_request(HOTPLUG_HANDLER(lvms->acpi_ged), dev, 1076c3da26f3SXiaojuan Yang errp); 1077c3da26f3SXiaojuan Yang } 1078c3da26f3SXiaojuan Yang 1079*d804ad98SBibo Mao static void virt_device_unplug_request(HotplugHandler *hotplug_dev, 1080c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1081c3da26f3SXiaojuan Yang { 1082c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1083c3da26f3SXiaojuan Yang virt_mem_unplug_request(hotplug_dev, dev, errp); 1084c3da26f3SXiaojuan Yang } 1085c3da26f3SXiaojuan Yang } 1086c3da26f3SXiaojuan Yang 1087c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev, 1088c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1089c3da26f3SXiaojuan Yang { 1090*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1091c3da26f3SXiaojuan Yang 1092*d804ad98SBibo Mao hotplug_handler_unplug(HOTPLUG_HANDLER(lvms->acpi_ged), dev, errp); 1093*d804ad98SBibo Mao pc_dimm_unplug(PC_DIMM(dev), MACHINE(lvms)); 1094c3da26f3SXiaojuan Yang qdev_unrealize(dev); 1095c3da26f3SXiaojuan Yang } 1096c3da26f3SXiaojuan Yang 1097*d804ad98SBibo Mao static void virt_device_unplug(HotplugHandler *hotplug_dev, 1098c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1099c3da26f3SXiaojuan Yang { 1100c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1101c3da26f3SXiaojuan Yang virt_mem_unplug(hotplug_dev, dev, errp); 1102c3da26f3SXiaojuan Yang } 1103c3da26f3SXiaojuan Yang } 1104c3da26f3SXiaojuan Yang 1105c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev, 1106c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1107c3da26f3SXiaojuan Yang { 1108*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1109c3da26f3SXiaojuan Yang 1110*d804ad98SBibo Mao pc_dimm_plug(PC_DIMM(dev), MACHINE(lvms)); 1111*d804ad98SBibo Mao hotplug_handler_plug(HOTPLUG_HANDLER(lvms->acpi_ged), 1112c3da26f3SXiaojuan Yang dev, &error_abort); 1113c3da26f3SXiaojuan Yang } 1114c3da26f3SXiaojuan Yang 1115*d804ad98SBibo Mao static void virt_device_plug_cb(HotplugHandler *hotplug_dev, 1116e27e5357SXiaojuan Yang DeviceState *dev, Error **errp) 1117e27e5357SXiaojuan Yang { 1118*d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1119*d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 1120*d804ad98SBibo Mao PlatformBusDevice *pbus; 1121e27e5357SXiaojuan Yang 1122e27e5357SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev)) { 1123*d804ad98SBibo Mao if (lvms->platform_bus_dev) { 1124*d804ad98SBibo Mao pbus = PLATFORM_BUS_DEVICE(lvms->platform_bus_dev); 1125*d804ad98SBibo Mao platform_bus_link_device(pbus, SYS_BUS_DEVICE(dev)); 1126e27e5357SXiaojuan Yang } 1127c3da26f3SXiaojuan Yang } else if (memhp_type_supported(dev)) { 1128c3da26f3SXiaojuan Yang virt_mem_plug(hotplug_dev, dev, errp); 1129e27e5357SXiaojuan Yang } 1130e27e5357SXiaojuan Yang } 1131e27e5357SXiaojuan Yang 1132*d804ad98SBibo Mao static HotplugHandler *virt_get_hotplug_handler(MachineState *machine, 1133e27e5357SXiaojuan Yang DeviceState *dev) 1134e27e5357SXiaojuan Yang { 1135e27e5357SXiaojuan Yang MachineClass *mc = MACHINE_GET_CLASS(machine); 1136e27e5357SXiaojuan Yang 1137c3da26f3SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev) || 1138c3da26f3SXiaojuan Yang memhp_type_supported(dev)) { 1139e27e5357SXiaojuan Yang return HOTPLUG_HANDLER(machine); 1140e27e5357SXiaojuan Yang } 1141e27e5357SXiaojuan Yang return NULL; 1142e27e5357SXiaojuan Yang } 1143e27e5357SXiaojuan Yang 11448f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) 11458f30771cSTianrui Zhao { 11468f30771cSTianrui Zhao int n; 11478f30771cSTianrui Zhao unsigned int max_cpus = ms->smp.max_cpus; 11488f30771cSTianrui Zhao 11498f30771cSTianrui Zhao if (ms->possible_cpus) { 11508f30771cSTianrui Zhao assert(ms->possible_cpus->len == max_cpus); 11518f30771cSTianrui Zhao return ms->possible_cpus; 11528f30771cSTianrui Zhao } 11538f30771cSTianrui Zhao 11548f30771cSTianrui Zhao ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 11558f30771cSTianrui Zhao sizeof(CPUArchId) * max_cpus); 11568f30771cSTianrui Zhao ms->possible_cpus->len = max_cpus; 11578f30771cSTianrui Zhao for (n = 0; n < ms->possible_cpus->len; n++) { 11588f30771cSTianrui Zhao ms->possible_cpus->cpus[n].type = ms->cpu_type; 11598f30771cSTianrui Zhao ms->possible_cpus->cpus[n].arch_id = n; 1160f3323883STianrui Zhao 1161f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_socket_id = true; 1162f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.socket_id = 1163f3323883STianrui Zhao n / (ms->smp.cores * ms->smp.threads); 11648f30771cSTianrui Zhao ms->possible_cpus->cpus[n].props.has_core_id = true; 1165f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.core_id = 1166f3323883STianrui Zhao n / ms->smp.threads % ms->smp.cores; 1167f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_thread_id = true; 1168f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads; 11698f30771cSTianrui Zhao } 11708f30771cSTianrui Zhao return ms->possible_cpus; 11718f30771cSTianrui Zhao } 11728f30771cSTianrui Zhao 1173*d804ad98SBibo Mao static CpuInstanceProperties virt_cpu_index_to_props(MachineState *ms, 1174*d804ad98SBibo Mao unsigned cpu_index) 11750cf1478dSTianrui Zhao { 11760cf1478dSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(ms); 11770cf1478dSTianrui Zhao const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 11780cf1478dSTianrui Zhao 11790cf1478dSTianrui Zhao assert(cpu_index < possible_cpus->len); 11800cf1478dSTianrui Zhao return possible_cpus->cpus[cpu_index].props; 11810cf1478dSTianrui Zhao } 11820cf1478dSTianrui Zhao 11830cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) 11840cf1478dSTianrui Zhao { 11850cf1478dSTianrui Zhao int64_t nidx = 0; 11860cf1478dSTianrui Zhao 11870cf1478dSTianrui Zhao if (ms->numa_state->num_nodes) { 11880cf1478dSTianrui Zhao nidx = idx / (ms->smp.cpus / ms->numa_state->num_nodes); 11890cf1478dSTianrui Zhao if (ms->numa_state->num_nodes <= nidx) { 11900cf1478dSTianrui Zhao nidx = ms->numa_state->num_nodes - 1; 11910cf1478dSTianrui Zhao } 11920cf1478dSTianrui Zhao } 11930cf1478dSTianrui Zhao return nidx; 11940cf1478dSTianrui Zhao } 11950cf1478dSTianrui Zhao 1196*d804ad98SBibo Mao static void virt_class_init(ObjectClass *oc, void *data) 1197a8a506c3SXiaojuan Yang { 1198a8a506c3SXiaojuan Yang MachineClass *mc = MACHINE_CLASS(oc); 1199e27e5357SXiaojuan Yang HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1200a8a506c3SXiaojuan Yang 1201*d804ad98SBibo Mao mc->init = virt_init; 1202a8a506c3SXiaojuan Yang mc->default_ram_size = 1 * GiB; 1203a8a506c3SXiaojuan Yang mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464"); 1204a8a506c3SXiaojuan Yang mc->default_ram_id = "loongarch.ram"; 1205646c39b2SSong Gao mc->max_cpus = LOONGARCH_MAX_CPUS; 1206a8a506c3SXiaojuan Yang mc->is_default = 1; 1207a8a506c3SXiaojuan Yang mc->default_kernel_irqchip_split = false; 1208a8a506c3SXiaojuan Yang mc->block_default_type = IF_VIRTIO; 1209a8a506c3SXiaojuan Yang mc->default_boot_order = "c"; 1210a8a506c3SXiaojuan Yang mc->no_cdrom = 1; 12118f30771cSTianrui Zhao mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids; 12120cf1478dSTianrui Zhao mc->cpu_index_to_instance_props = virt_cpu_index_to_props; 12130cf1478dSTianrui Zhao mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; 12140cf1478dSTianrui Zhao mc->numa_mem_supported = true; 12150cf1478dSTianrui Zhao mc->auto_enable_numa_with_memhp = true; 12160cf1478dSTianrui Zhao mc->auto_enable_numa_with_memdev = true; 1217*d804ad98SBibo Mao mc->get_hotplug_handler = virt_get_hotplug_handler; 1218240294caSThomas Huth mc->default_nic = "virtio-net-pci"; 1219*d804ad98SBibo Mao hc->plug = virt_device_plug_cb; 1220*d804ad98SBibo Mao hc->pre_plug = virt_device_pre_plug; 1221*d804ad98SBibo Mao hc->unplug_request = virt_device_unplug_request; 1222*d804ad98SBibo Mao hc->unplug = virt_device_unplug; 1223735143f1SXiaojuan Yang 1224735143f1SXiaojuan Yang object_class_property_add(oc, "acpi", "OnOffAuto", 1225*d804ad98SBibo Mao virt_get_acpi, virt_set_acpi, 1226735143f1SXiaojuan Yang NULL, NULL); 1227735143f1SXiaojuan Yang object_class_property_set_description(oc, "acpi", 1228735143f1SXiaojuan Yang "Enable ACPI"); 1229f8ab9aa2SXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 12303dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM 12313dfbb6deSXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 12323dfbb6deSXiaojuan Yang #endif 1233a8a506c3SXiaojuan Yang } 1234a8a506c3SXiaojuan Yang 1235*d804ad98SBibo Mao static const TypeInfo virt_machine_types[] = { 1236a8a506c3SXiaojuan Yang { 1237df0d93c1SBibo Mao .name = TYPE_LOONGARCH_VIRT_MACHINE, 1238a8a506c3SXiaojuan Yang .parent = TYPE_MACHINE, 1239*d804ad98SBibo Mao .instance_size = sizeof(LoongArchVirtMachineState), 1240*d804ad98SBibo Mao .class_init = virt_class_init, 1241*d804ad98SBibo Mao .instance_init = virt_initfn, 1242e27e5357SXiaojuan Yang .interfaces = (InterfaceInfo[]) { 1243e27e5357SXiaojuan Yang { TYPE_HOTPLUG_HANDLER }, 1244e27e5357SXiaojuan Yang { } 1245e27e5357SXiaojuan Yang }, 1246a8a506c3SXiaojuan Yang } 1247a8a506c3SXiaojuan Yang }; 1248a8a506c3SXiaojuan Yang 1249*d804ad98SBibo Mao DEFINE_TYPES(virt_machine_types) 1250