xref: /qemu/hw/loongarch/virt.c (revision c338128e80237ef4c8ca238940d9ffaed6211fd1)
1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2a8a506c3SXiaojuan Yang /*
3a8a506c3SXiaojuan Yang  * QEMU loongson 3a5000 develop board emulation
4a8a506c3SXiaojuan Yang  *
5a8a506c3SXiaojuan Yang  * Copyright (c) 2021 Loongson Technology Corporation Limited
6a8a506c3SXiaojuan Yang  */
7a8a506c3SXiaojuan Yang #include "qemu/osdep.h"
8a8a506c3SXiaojuan Yang #include "qemu/units.h"
9a8a506c3SXiaojuan Yang #include "qemu/datadir.h"
10a8a506c3SXiaojuan Yang #include "qapi/error.h"
11a8a506c3SXiaojuan Yang #include "hw/boards.h"
12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h"
13a7701b61SBibo Mao #include "sysemu/kvm.h"
142b284fa9SSong Gao #include "sysemu/tcg.h"
15a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h"
16a8a506c3SXiaojuan Yang #include "sysemu/qtest.h"
17a8a506c3SXiaojuan Yang #include "sysemu/runstate.h"
18a8a506c3SXiaojuan Yang #include "sysemu/reset.h"
19a8a506c3SXiaojuan Yang #include "sysemu/rtc.h"
20a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h"
21a8a506c3SXiaojuan Yang #include "exec/address-spaces.h"
22dc93b8dfSXiaojuan Yang #include "hw/irq.h"
23dc93b8dfSXiaojuan Yang #include "net/net.h"
246a6f26f4SXiaojuan Yang #include "hw/loader.h"
256a6f26f4SXiaojuan Yang #include "elf.h"
26b4a12dfcSJiaxun Yang #include "hw/intc/loongson_ipi.h"
2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h"
2869d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h"
2969d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h"
3069d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h"
31dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h"
32dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h"
3327ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h"
34a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h"
353efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h"
36735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h"
37735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h"
38735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h"
39735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h"
40fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h"
41fda3f15bSXiaojuan Yang #include <libfdt.h>
42a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h"
43a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h"
44f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h"
45c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h"
463dfbb6deSXiaojuan Yang #include "sysemu/tpm.h"
47288431a1SXiaojuan Yang #include "sysemu/block-backend.h"
48288431a1SXiaojuan Yang #include "hw/block/flash.h"
49fe43cc5bSBibo Mao #include "hw/virtio/virtio-iommu.h"
50cc37d98bSRichard Henderson #include "qemu/error-report.h"
51cc37d98bSRichard Henderson 
522b284fa9SSong Gao static bool virt_is_veiointc_enabled(LoongArchVirtMachineState *lvms)
532b284fa9SSong Gao {
542b284fa9SSong Gao     if (lvms->veiointc == ON_OFF_AUTO_OFF) {
552b284fa9SSong Gao         return false;
562b284fa9SSong Gao     }
572b284fa9SSong Gao     return true;
582b284fa9SSong Gao }
592b284fa9SSong Gao 
602b284fa9SSong Gao static void virt_get_veiointc(Object *obj, Visitor *v, const char *name,
612b284fa9SSong Gao                               void *opaque, Error **errp)
622b284fa9SSong Gao {
632b284fa9SSong Gao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
642b284fa9SSong Gao     OnOffAuto veiointc = lvms->veiointc;
652b284fa9SSong Gao 
662b284fa9SSong Gao     visit_type_OnOffAuto(v, name, &veiointc, errp);
672b284fa9SSong Gao }
682b284fa9SSong Gao 
692b284fa9SSong Gao static void virt_set_veiointc(Object *obj, Visitor *v, const char *name,
702b284fa9SSong Gao                               void *opaque, Error **errp)
712b284fa9SSong Gao {
722b284fa9SSong Gao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
732b284fa9SSong Gao 
742b284fa9SSong Gao     visit_type_OnOffAuto(v, name, &lvms->veiointc, errp);
752b284fa9SSong Gao }
762b284fa9SSong Gao 
77d804ad98SBibo Mao static PFlashCFI01 *virt_flash_create1(LoongArchVirtMachineState *lvms,
78c6e9847fSXianglai Li                                        const char *name,
79c6e9847fSXianglai Li                                        const char *alias_prop_name)
80288431a1SXiaojuan Yang {
81288431a1SXiaojuan Yang     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
82288431a1SXiaojuan Yang 
83288431a1SXiaojuan Yang     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
84288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "width", 4);
85288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "device-width", 2);
86288431a1SXiaojuan Yang     qdev_prop_set_bit(dev, "big-endian", false);
87288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id0", 0x89);
88288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id1", 0x18);
89288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id2", 0x00);
90288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id3", 0x00);
91c6e9847fSXianglai Li     qdev_prop_set_string(dev, "name", name);
92d804ad98SBibo Mao     object_property_add_child(OBJECT(lvms), name, OBJECT(dev));
93d804ad98SBibo Mao     object_property_add_alias(OBJECT(lvms), alias_prop_name,
94288431a1SXiaojuan Yang                               OBJECT(dev), "drive");
95c6e9847fSXianglai Li     return PFLASH_CFI01(dev);
96c6e9847fSXianglai Li }
97288431a1SXiaojuan Yang 
98d804ad98SBibo Mao static void virt_flash_create(LoongArchVirtMachineState *lvms)
99c6e9847fSXianglai Li {
100d804ad98SBibo Mao     lvms->flash[0] = virt_flash_create1(lvms, "virt.flash0", "pflash0");
101d804ad98SBibo Mao     lvms->flash[1] = virt_flash_create1(lvms, "virt.flash1", "pflash1");
102c6e9847fSXianglai Li }
103c6e9847fSXianglai Li 
104c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash,
105c6e9847fSXianglai Li                             hwaddr base, hwaddr size,
106c6e9847fSXianglai Li                             MemoryRegion *sysmem)
107c6e9847fSXianglai Li {
108c6e9847fSXianglai Li     DeviceState *dev = DEVICE(flash);
109c6e9847fSXianglai Li     BlockBackend *blk;
110c6e9847fSXianglai Li     hwaddr real_size = size;
111c6e9847fSXianglai Li 
112c6e9847fSXianglai Li     blk = pflash_cfi01_get_blk(flash);
113c6e9847fSXianglai Li     if (blk) {
114c6e9847fSXianglai Li         real_size = blk_getlength(blk);
115c6e9847fSXianglai Li         assert(real_size && real_size <= size);
116c6e9847fSXianglai Li     }
117c6e9847fSXianglai Li 
118c6e9847fSXianglai Li     assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE));
119c6e9847fSXianglai Li     assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
120c6e9847fSXianglai Li 
121c6e9847fSXianglai Li     qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE);
122c6e9847fSXianglai Li     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
123c6e9847fSXianglai Li     memory_region_add_subregion(sysmem, base,
124c6e9847fSXianglai Li                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
125288431a1SXiaojuan Yang }
126288431a1SXiaojuan Yang 
127d804ad98SBibo Mao static void virt_flash_map(LoongArchVirtMachineState *lvms,
128288431a1SXiaojuan Yang                            MemoryRegion *sysmem)
129288431a1SXiaojuan Yang {
130d804ad98SBibo Mao     PFlashCFI01 *flash0 = lvms->flash[0];
131d804ad98SBibo Mao     PFlashCFI01 *flash1 = lvms->flash[1];
132288431a1SXiaojuan Yang 
133c6e9847fSXianglai Li     virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem);
134c6e9847fSXianglai Li     virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem);
135288431a1SXiaojuan Yang }
136288431a1SXiaojuan Yang 
137d804ad98SBibo Mao static void fdt_add_cpuic_node(LoongArchVirtMachineState *lvms,
138a0663efdSSong Gao                                uint32_t *cpuintc_phandle)
139a0663efdSSong Gao {
140d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
141a0663efdSSong Gao     char *nodename;
142a0663efdSSong Gao 
143a0663efdSSong Gao     *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
144a0663efdSSong Gao     nodename = g_strdup_printf("/cpuic");
145a0663efdSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
146a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle);
147a0663efdSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
148a0663efdSSong Gao                             "loongson,cpu-interrupt-controller");
149a0663efdSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
150a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
151a0663efdSSong Gao     g_free(nodename);
152a0663efdSSong Gao }
153a0663efdSSong Gao 
154d804ad98SBibo Mao static void fdt_add_eiointc_node(LoongArchVirtMachineState *lvms,
155975a5afeSSong Gao                                   uint32_t *cpuintc_phandle,
156975a5afeSSong Gao                                   uint32_t *eiointc_phandle)
157975a5afeSSong Gao {
158d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
159975a5afeSSong Gao     char *nodename;
160975a5afeSSong Gao     hwaddr extioi_base = APIC_BASE;
161975a5afeSSong Gao     hwaddr extioi_size = EXTIOI_SIZE;
162975a5afeSSong Gao 
163975a5afeSSong Gao     *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
164975a5afeSSong Gao     nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base);
165975a5afeSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
166975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle);
167975a5afeSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
168975a5afeSSong Gao                             "loongson,ls2k2000-eiointc");
169975a5afeSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
170975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
171975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
172975a5afeSSong Gao                           *cpuintc_phandle);
173975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3);
174975a5afeSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0,
175975a5afeSSong Gao                            extioi_base, 0x0, extioi_size);
176975a5afeSSong Gao     g_free(nodename);
177975a5afeSSong Gao }
178975a5afeSSong Gao 
179d804ad98SBibo Mao static void fdt_add_pch_pic_node(LoongArchVirtMachineState *lvms,
1802904f50aSSong Gao                                  uint32_t *eiointc_phandle,
1812904f50aSSong Gao                                  uint32_t *pch_pic_phandle)
1822904f50aSSong Gao {
183d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
1842904f50aSSong Gao     char *nodename;
1852904f50aSSong Gao     hwaddr pch_pic_base = VIRT_PCH_REG_BASE;
1862904f50aSSong Gao     hwaddr pch_pic_size = VIRT_PCH_REG_SIZE;
1872904f50aSSong Gao 
1882904f50aSSong Gao     *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt);
1892904f50aSSong Gao     nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base);
1902904f50aSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
1912904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt,  nodename, "phandle", *pch_pic_phandle);
1922904f50aSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
1932904f50aSSong Gao                             "loongson,pch-pic-1.0");
1942904f50aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0,
1952904f50aSSong Gao                            pch_pic_base, 0, pch_pic_size);
1962904f50aSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
1972904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2);
1982904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
1992904f50aSSong Gao                           *eiointc_phandle);
2002904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0);
2012904f50aSSong Gao     g_free(nodename);
2022904f50aSSong Gao }
2032904f50aSSong Gao 
204d804ad98SBibo Mao static void fdt_add_pch_msi_node(LoongArchVirtMachineState *lvms,
205572d45e5SSong Gao                                  uint32_t *eiointc_phandle,
206572d45e5SSong Gao                                  uint32_t *pch_msi_phandle)
207572d45e5SSong Gao {
208d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
209572d45e5SSong Gao     char *nodename;
210572d45e5SSong Gao     hwaddr pch_msi_base = VIRT_PCH_MSI_ADDR_LOW;
211572d45e5SSong Gao     hwaddr pch_msi_size = VIRT_PCH_MSI_SIZE;
212572d45e5SSong Gao 
213572d45e5SSong Gao     *pch_msi_phandle = qemu_fdt_alloc_phandle(ms->fdt);
214572d45e5SSong Gao     nodename = g_strdup_printf("/msi@%" PRIx64, pch_msi_base);
215572d45e5SSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
216572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_msi_phandle);
217572d45e5SSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
218572d45e5SSong Gao                             "loongson,pch-msi-1.0");
219572d45e5SSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg",
220572d45e5SSong Gao                            0, pch_msi_base,
221572d45e5SSong Gao                            0, pch_msi_size);
222572d45e5SSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
223572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
224572d45e5SSong Gao                           *eiointc_phandle);
225572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-base-vec",
226572d45e5SSong Gao                           VIRT_PCH_PIC_IRQ_NUM);
227572d45e5SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-num-vecs",
228572d45e5SSong Gao                           EXTIOI_IRQS - VIRT_PCH_PIC_IRQ_NUM);
229572d45e5SSong Gao     g_free(nodename);
230572d45e5SSong Gao }
231572d45e5SSong Gao 
232d804ad98SBibo Mao static void fdt_add_flash_node(LoongArchVirtMachineState *lvms)
233288431a1SXiaojuan Yang {
234d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
235288431a1SXiaojuan Yang     char *nodename;
236c6e9847fSXianglai Li     MemoryRegion *flash_mem;
237288431a1SXiaojuan Yang 
238c6e9847fSXianglai Li     hwaddr flash0_base;
239c6e9847fSXianglai Li     hwaddr flash0_size;
240288431a1SXiaojuan Yang 
241c6e9847fSXianglai Li     hwaddr flash1_base;
242c6e9847fSXianglai Li     hwaddr flash1_size;
243c6e9847fSXianglai Li 
244d804ad98SBibo Mao     flash_mem = pflash_cfi01_get_memory(lvms->flash[0]);
245c6e9847fSXianglai Li     flash0_base = flash_mem->addr;
246c6e9847fSXianglai Li     flash0_size = memory_region_size(flash_mem);
247c6e9847fSXianglai Li 
248d804ad98SBibo Mao     flash_mem = pflash_cfi01_get_memory(lvms->flash[1]);
249c6e9847fSXianglai Li     flash1_base = flash_mem->addr;
250c6e9847fSXianglai Li     flash1_size = memory_region_size(flash_mem);
251c6e9847fSXianglai Li 
252c6e9847fSXianglai Li     nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base);
253288431a1SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
254288431a1SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash");
255288431a1SXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
256c6e9847fSXianglai Li                                  2, flash0_base, 2, flash0_size,
257c6e9847fSXianglai Li                                  2, flash1_base, 2, flash1_size);
258288431a1SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4);
259288431a1SXiaojuan Yang     g_free(nodename);
260288431a1SXiaojuan Yang }
261fda3f15bSXiaojuan Yang 
262d804ad98SBibo Mao static void fdt_add_rtc_node(LoongArchVirtMachineState *lvms,
263841ef2c9SSong Gao                              uint32_t *pch_pic_phandle)
264ca5bf7adSXiaojuan Yang {
265ca5bf7adSXiaojuan Yang     char *nodename;
266ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_RTC_REG_BASE;
267ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_RTC_LEN;
268d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
269ca5bf7adSXiaojuan Yang 
270ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/rtc@%" PRIx64, base);
271ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
272841ef2c9SSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
273841ef2c9SSong Gao                             "loongson,ls7a-rtc");
274e8c8203eSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size);
275841ef2c9SSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts",
276841ef2c9SSong Gao                            VIRT_RTC_IRQ - VIRT_GSI_BASE , 0x4);
277841ef2c9SSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
278841ef2c9SSong Gao                           *pch_pic_phandle);
279ca5bf7adSXiaojuan Yang     g_free(nodename);
280ca5bf7adSXiaojuan Yang }
281ca5bf7adSXiaojuan Yang 
282d804ad98SBibo Mao static void fdt_add_uart_node(LoongArchVirtMachineState *lvms,
283f5cce57fSSong Gao                               uint32_t *pch_pic_phandle)
284ca5bf7adSXiaojuan Yang {
285ca5bf7adSXiaojuan Yang     char *nodename;
286ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_UART_BASE;
287ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_UART_SIZE;
288d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
289ca5bf7adSXiaojuan Yang 
290ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/serial@%" PRIx64, base);
291ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
292ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a");
293ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size);
294ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000);
2950208ba74SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename);
296f5cce57fSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts",
297f5cce57fSSong Gao                            VIRT_UART_IRQ - VIRT_GSI_BASE, 0x4);
298f5cce57fSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
299f5cce57fSSong Gao                           *pch_pic_phandle);
300ca5bf7adSXiaojuan Yang     g_free(nodename);
301ca5bf7adSXiaojuan Yang }
302ca5bf7adSXiaojuan Yang 
303d804ad98SBibo Mao static void create_fdt(LoongArchVirtMachineState *lvms)
304fda3f15bSXiaojuan Yang {
305d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
306fda3f15bSXiaojuan Yang 
307d804ad98SBibo Mao     ms->fdt = create_device_tree(&lvms->fdt_size);
308fda3f15bSXiaojuan Yang     if (!ms->fdt) {
309fda3f15bSXiaojuan Yang         error_report("create_device_tree() failed");
310fda3f15bSXiaojuan Yang         exit(1);
311fda3f15bSXiaojuan Yang     }
312fda3f15bSXiaojuan Yang 
313fda3f15bSXiaojuan Yang     /* Header */
314fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/", "compatible",
315fda3f15bSXiaojuan Yang                             "linux,dummy-loongson3");
316fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
317fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
3180208ba74SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/chosen");
319fda3f15bSXiaojuan Yang }
320fda3f15bSXiaojuan Yang 
321d804ad98SBibo Mao static void fdt_add_cpu_nodes(const LoongArchVirtMachineState *lvms)
322fda3f15bSXiaojuan Yang {
323fda3f15bSXiaojuan Yang     int num;
324d804ad98SBibo Mao     const MachineState *ms = MACHINE(lvms);
325fda3f15bSXiaojuan Yang     int smp_cpus = ms->smp.cpus;
326fda3f15bSXiaojuan Yang 
327fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus");
328fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
329fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
330fda3f15bSXiaojuan Yang 
331fda3f15bSXiaojuan Yang     /* cpu nodes */
332fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
333fda3f15bSXiaojuan Yang         char *nodename = g_strdup_printf("/cpus/cpu@%d", num);
334fda3f15bSXiaojuan Yang         LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num));
3350cf1478dSTianrui Zhao         CPUState *cs = CPU(cpu);
336fda3f15bSXiaojuan Yang 
337fda3f15bSXiaojuan Yang         qemu_fdt_add_subnode(ms->fdt, nodename);
338fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu");
339fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
340fda3f15bSXiaojuan Yang                                 cpu->dtb_compatible);
3410cf1478dSTianrui Zhao         if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) {
3420cf1478dSTianrui Zhao             qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id",
3430cf1478dSTianrui Zhao                 ms->possible_cpus->cpus[cs->cpu_index].props.node_id);
3440cf1478dSTianrui Zhao         }
345fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num);
346fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle",
347fda3f15bSXiaojuan Yang                               qemu_fdt_alloc_phandle(ms->fdt));
348fda3f15bSXiaojuan Yang         g_free(nodename);
349fda3f15bSXiaojuan Yang     }
350fda3f15bSXiaojuan Yang 
351fda3f15bSXiaojuan Yang     /*cpu map */
352fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
353fda3f15bSXiaojuan Yang 
354fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
355fda3f15bSXiaojuan Yang         char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num);
356fda3f15bSXiaojuan Yang         char *map_path;
357fda3f15bSXiaojuan Yang 
358fda3f15bSXiaojuan Yang         if (ms->smp.threads > 1) {
359fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
360fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d/thread%d",
361fda3f15bSXiaojuan Yang                 num / (ms->smp.cores * ms->smp.threads),
362fda3f15bSXiaojuan Yang                 (num / ms->smp.threads) % ms->smp.cores,
363fda3f15bSXiaojuan Yang                 num % ms->smp.threads);
364fda3f15bSXiaojuan Yang         } else {
365fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
366fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d",
367fda3f15bSXiaojuan Yang                 num / ms->smp.cores,
368fda3f15bSXiaojuan Yang                 num % ms->smp.cores);
369fda3f15bSXiaojuan Yang         }
370fda3f15bSXiaojuan Yang         qemu_fdt_add_path(ms->fdt, map_path);
371fda3f15bSXiaojuan Yang         qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path);
372fda3f15bSXiaojuan Yang 
373fda3f15bSXiaojuan Yang         g_free(map_path);
374fda3f15bSXiaojuan Yang         g_free(cpu_path);
375fda3f15bSXiaojuan Yang     }
376fda3f15bSXiaojuan Yang }
377fda3f15bSXiaojuan Yang 
378d804ad98SBibo Mao static void fdt_add_fw_cfg_node(const LoongArchVirtMachineState *lvms)
379fda3f15bSXiaojuan Yang {
380fda3f15bSXiaojuan Yang     char *nodename;
381fda3f15bSXiaojuan Yang     hwaddr base = VIRT_FWCFG_BASE;
382d804ad98SBibo Mao     const MachineState *ms = MACHINE(lvms);
383fda3f15bSXiaojuan Yang 
384fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base);
385fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
386fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
387fda3f15bSXiaojuan Yang                             "compatible", "qemu,fw-cfg-mmio");
388fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
389feae45dcSXiaojuan Yang                                  2, base, 2, 0x18);
390fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
391fda3f15bSXiaojuan Yang     g_free(nodename);
392fda3f15bSXiaojuan Yang }
393fda3f15bSXiaojuan Yang 
394d804ad98SBibo Mao static void fdt_add_pcie_irq_map_node(const LoongArchVirtMachineState *lvms,
39507bf0b6aSSong Gao                                       char *nodename,
39607bf0b6aSSong Gao                                       uint32_t *pch_pic_phandle)
39707bf0b6aSSong Gao {
39807bf0b6aSSong Gao     int pin, dev;
39907bf0b6aSSong Gao     uint32_t irq_map_stride = 0;
40007bf0b6aSSong Gao     uint32_t full_irq_map[GPEX_NUM_IRQS *GPEX_NUM_IRQS * 10] = {};
40107bf0b6aSSong Gao     uint32_t *irq_map = full_irq_map;
402d804ad98SBibo Mao     const MachineState *ms = MACHINE(lvms);
40307bf0b6aSSong Gao 
40407bf0b6aSSong Gao     /* This code creates a standard swizzle of interrupts such that
40507bf0b6aSSong Gao      * each device's first interrupt is based on it's PCI_SLOT number.
40607bf0b6aSSong Gao      * (See pci_swizzle_map_irq_fn())
40707bf0b6aSSong Gao      *
40807bf0b6aSSong Gao      * We only need one entry per interrupt in the table (not one per
40907bf0b6aSSong Gao      * possible slot) seeing the interrupt-map-mask will allow the table
41007bf0b6aSSong Gao      * to wrap to any number of devices.
41107bf0b6aSSong Gao      */
41207bf0b6aSSong Gao 
41307bf0b6aSSong Gao     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
41407bf0b6aSSong Gao         int devfn = dev * 0x8;
41507bf0b6aSSong Gao 
41607bf0b6aSSong Gao         for (pin = 0; pin  < GPEX_NUM_IRQS; pin++) {
41707bf0b6aSSong Gao             int irq_nr = 16 + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
41807bf0b6aSSong Gao             int i = 0;
41907bf0b6aSSong Gao 
42007bf0b6aSSong Gao             /* Fill PCI address cells */
42107bf0b6aSSong Gao             irq_map[i] = cpu_to_be32(devfn << 8);
42207bf0b6aSSong Gao             i += 3;
42307bf0b6aSSong Gao 
42407bf0b6aSSong Gao             /* Fill PCI Interrupt cells */
42507bf0b6aSSong Gao             irq_map[i] = cpu_to_be32(pin + 1);
42607bf0b6aSSong Gao             i += 1;
42707bf0b6aSSong Gao 
42807bf0b6aSSong Gao             /* Fill interrupt controller phandle and cells */
42907bf0b6aSSong Gao             irq_map[i++] = cpu_to_be32(*pch_pic_phandle);
43007bf0b6aSSong Gao             irq_map[i++] = cpu_to_be32(irq_nr);
43107bf0b6aSSong Gao 
43207bf0b6aSSong Gao             if (!irq_map_stride) {
43307bf0b6aSSong Gao                 irq_map_stride = i;
43407bf0b6aSSong Gao             }
43507bf0b6aSSong Gao             irq_map += irq_map_stride;
43607bf0b6aSSong Gao         }
43707bf0b6aSSong Gao     }
43807bf0b6aSSong Gao 
43907bf0b6aSSong Gao 
44007bf0b6aSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-map", full_irq_map,
44107bf0b6aSSong Gao                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
44207bf0b6aSSong Gao                      irq_map_stride * sizeof(uint32_t));
44307bf0b6aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupt-map-mask",
44407bf0b6aSSong Gao                      0x1800, 0, 0, 0x7);
44507bf0b6aSSong Gao }
44607bf0b6aSSong Gao 
447d804ad98SBibo Mao static void fdt_add_pcie_node(const LoongArchVirtMachineState *lvms,
44807bf0b6aSSong Gao                               uint32_t *pch_pic_phandle,
44907bf0b6aSSong Gao                               uint32_t *pch_msi_phandle)
450fda3f15bSXiaojuan Yang {
451fda3f15bSXiaojuan Yang     char *nodename;
45274725231SXiaojuan Yang     hwaddr base_mmio = VIRT_PCI_MEM_BASE;
45374725231SXiaojuan Yang     hwaddr size_mmio = VIRT_PCI_MEM_SIZE;
45474725231SXiaojuan Yang     hwaddr base_pio = VIRT_PCI_IO_BASE;
45574725231SXiaojuan Yang     hwaddr size_pio = VIRT_PCI_IO_SIZE;
45674725231SXiaojuan Yang     hwaddr base_pcie = VIRT_PCI_CFG_BASE;
45774725231SXiaojuan Yang     hwaddr size_pcie = VIRT_PCI_CFG_SIZE;
458fda3f15bSXiaojuan Yang     hwaddr base = base_pcie;
459fda3f15bSXiaojuan Yang 
460d804ad98SBibo Mao     const MachineState *ms = MACHINE(lvms);
461fda3f15bSXiaojuan Yang 
462fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/pcie@%" PRIx64, base);
463fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
464fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
465fda3f15bSXiaojuan Yang                             "compatible", "pci-host-ecam-generic");
466fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci");
467fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3);
468fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2);
469fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0);
470fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0,
47174725231SXiaojuan Yang                            PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1));
472fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
473fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
474fda3f15bSXiaojuan Yang                                  2, base_pcie, 2, size_pcie);
475fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges",
47674725231SXiaojuan Yang                                  1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET,
477fda3f15bSXiaojuan Yang                                  2, base_pio, 2, size_pio,
478fda3f15bSXiaojuan Yang                                  1, FDT_PCI_RANGE_MMIO, 2, base_mmio,
479fda3f15bSXiaojuan Yang                                  2, base_mmio, 2, size_mmio);
48007bf0b6aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "msi-map",
48107bf0b6aSSong Gao                            0, *pch_msi_phandle, 0, 0x10000);
48207bf0b6aSSong Gao 
483d804ad98SBibo Mao     fdt_add_pcie_irq_map_node(lvms, nodename, pch_pic_phandle);
48407bf0b6aSSong Gao 
485fda3f15bSXiaojuan Yang     g_free(nodename);
486fda3f15bSXiaojuan Yang }
487fda3f15bSXiaojuan Yang 
4880cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms,
4890cf1478dSTianrui Zhao                                 uint64_t base, uint64_t size, int node_id)
4900cf1478dSTianrui Zhao {
4910cf1478dSTianrui Zhao     char *nodename = g_strdup_printf("/memory@%" PRIx64, base);
4920cf1478dSTianrui Zhao 
4930cf1478dSTianrui Zhao     qemu_fdt_add_subnode(ms->fdt, nodename);
4946204af70SJiaxun Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", base >> 32, base,
4956204af70SJiaxun Yang                            size >> 32, size);
4960cf1478dSTianrui Zhao     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory");
4970cf1478dSTianrui Zhao 
4980cf1478dSTianrui Zhao     if (ms->numa_state && ms->numa_state->num_nodes) {
4990cf1478dSTianrui Zhao         qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id);
5000cf1478dSTianrui Zhao     }
5010cf1478dSTianrui Zhao 
5020cf1478dSTianrui Zhao     g_free(nodename);
5030cf1478dSTianrui Zhao }
5040cf1478dSTianrui Zhao 
50509ec6579SBibo Mao static void fdt_add_memory_nodes(MachineState *ms)
50609ec6579SBibo Mao {
50709ec6579SBibo Mao     hwaddr base, size, ram_size, gap;
50809ec6579SBibo Mao     int i, nb_numa_nodes, nodes;
50909ec6579SBibo Mao     NodeInfo *numa_info;
51009ec6579SBibo Mao 
51109ec6579SBibo Mao     ram_size = ms->ram_size;
51209ec6579SBibo Mao     base = VIRT_LOWMEM_BASE;
51309ec6579SBibo Mao     gap = VIRT_LOWMEM_SIZE;
51409ec6579SBibo Mao     nodes = nb_numa_nodes = ms->numa_state->num_nodes;
51509ec6579SBibo Mao     numa_info = ms->numa_state->nodes;
51609ec6579SBibo Mao     if (!nodes) {
51709ec6579SBibo Mao         nodes = 1;
51809ec6579SBibo Mao     }
51909ec6579SBibo Mao 
52009ec6579SBibo Mao     for (i = 0; i < nodes; i++) {
52109ec6579SBibo Mao         if (nb_numa_nodes) {
52209ec6579SBibo Mao             size = numa_info[i].node_mem;
52309ec6579SBibo Mao         } else {
52409ec6579SBibo Mao             size = ram_size;
52509ec6579SBibo Mao         }
52609ec6579SBibo Mao 
52709ec6579SBibo Mao         /*
52809ec6579SBibo Mao          * memory for the node splited into two part
52909ec6579SBibo Mao          *   lowram:  [base, +gap)
53009ec6579SBibo Mao          *   highram: [VIRT_HIGHMEM_BASE, +(len - gap))
53109ec6579SBibo Mao          */
53209ec6579SBibo Mao         if (size >= gap) {
53309ec6579SBibo Mao             fdt_add_memory_node(ms, base, gap, i);
53409ec6579SBibo Mao             size -= gap;
53509ec6579SBibo Mao             base = VIRT_HIGHMEM_BASE;
53609ec6579SBibo Mao             gap = ram_size - VIRT_LOWMEM_SIZE;
53709ec6579SBibo Mao         }
53809ec6579SBibo Mao 
53909ec6579SBibo Mao         if (size) {
54009ec6579SBibo Mao             fdt_add_memory_node(ms, base, size, i);
54109ec6579SBibo Mao             base += size;
54209ec6579SBibo Mao             gap -= size;
54309ec6579SBibo Mao         }
54409ec6579SBibo Mao     }
54509ec6579SBibo Mao }
54609ec6579SBibo Mao 
547d804ad98SBibo Mao static void virt_build_smbios(LoongArchVirtMachineState *lvms)
5483efa6fa1SXiaojuan Yang {
549d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
550d804ad98SBibo Mao     MachineClass *mc = MACHINE_GET_CLASS(lvms);
5513efa6fa1SXiaojuan Yang     uint8_t *smbios_tables, *smbios_anchor;
5523efa6fa1SXiaojuan Yang     size_t smbios_tables_len, smbios_anchor_len;
5533efa6fa1SXiaojuan Yang     const char *product = "QEMU Virtual Machine";
5543efa6fa1SXiaojuan Yang 
555d804ad98SBibo Mao     if (!lvms->fw_cfg) {
5563efa6fa1SXiaojuan Yang         return;
5573efa6fa1SXiaojuan Yang     }
5583efa6fa1SXiaojuan Yang 
559*c338128eSPhilippe Mathieu-Daudé     smbios_set_defaults("QEMU", product, mc->name);
5603efa6fa1SXiaojuan Yang 
56169ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
56269ea07a5SIgor Mammedov                       NULL, 0,
56369ea07a5SIgor Mammedov                       &smbios_tables, &smbios_tables_len,
5643efa6fa1SXiaojuan Yang                       &smbios_anchor, &smbios_anchor_len, &error_fatal);
5653efa6fa1SXiaojuan Yang 
5663efa6fa1SXiaojuan Yang     if (smbios_anchor) {
567d804ad98SBibo Mao         fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-tables",
5683efa6fa1SXiaojuan Yang                         smbios_tables, smbios_tables_len);
569d804ad98SBibo Mao         fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-anchor",
5703efa6fa1SXiaojuan Yang                         smbios_anchor, smbios_anchor_len);
5713efa6fa1SXiaojuan Yang     }
5723efa6fa1SXiaojuan Yang }
5733efa6fa1SXiaojuan Yang 
574d804ad98SBibo Mao static void virt_done(Notifier *notifier, void *data)
5753efa6fa1SXiaojuan Yang {
576d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = container_of(notifier,
577d804ad98SBibo Mao                                       LoongArchVirtMachineState, machine_done);
578d804ad98SBibo Mao     virt_build_smbios(lvms);
579d804ad98SBibo Mao     loongarch_acpi_setup(lvms);
5803efa6fa1SXiaojuan Yang }
5813efa6fa1SXiaojuan Yang 
5820d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque)
5830d588c4fSSong Gao {
584d804ad98SBibo Mao     LoongArchVirtMachineState *s;
5850d588c4fSSong Gao 
586d804ad98SBibo Mao     s = container_of(notifier, LoongArchVirtMachineState, powerdown_notifier);
5870d588c4fSSong Gao     acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS);
5880d588c4fSSong Gao }
5890d588c4fSSong Gao 
59027ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type)
59127ad7564SXiaojuan Yang {
59227ad7564SXiaojuan Yang     /* Ensure there are no duplicate entries. */
59327ad7564SXiaojuan Yang     for (unsigned i = 0; i < memmap_entries; i++) {
59427ad7564SXiaojuan Yang         assert(memmap_table[i].address != address);
59527ad7564SXiaojuan Yang     }
59627ad7564SXiaojuan Yang 
59727ad7564SXiaojuan Yang     memmap_table = g_renew(struct memmap_entry, memmap_table,
59827ad7564SXiaojuan Yang                            memmap_entries + 1);
59927ad7564SXiaojuan Yang     memmap_table[memmap_entries].address = cpu_to_le64(address);
60027ad7564SXiaojuan Yang     memmap_table[memmap_entries].length = cpu_to_le64(length);
60127ad7564SXiaojuan Yang     memmap_table[memmap_entries].type = cpu_to_le32(type);
60227ad7564SXiaojuan Yang     memmap_table[memmap_entries].reserved = 0;
60327ad7564SXiaojuan Yang     memmap_entries++;
60427ad7564SXiaojuan Yang }
60527ad7564SXiaojuan Yang 
606d804ad98SBibo Mao static DeviceState *create_acpi_ged(DeviceState *pch_pic,
607d804ad98SBibo Mao                                     LoongArchVirtMachineState *lvms)
608735143f1SXiaojuan Yang {
609735143f1SXiaojuan Yang     DeviceState *dev;
610d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
611735143f1SXiaojuan Yang     uint32_t event = ACPI_GED_PWR_DOWN_EVT;
612735143f1SXiaojuan Yang 
613735143f1SXiaojuan Yang     if (ms->ram_slots) {
614735143f1SXiaojuan Yang         event |= ACPI_GED_MEM_HOTPLUG_EVT;
615735143f1SXiaojuan Yang     }
616735143f1SXiaojuan Yang     dev = qdev_new(TYPE_ACPI_GED);
617735143f1SXiaojuan Yang     qdev_prop_set_uint32(dev, "ged-event", event);
618bec4be77SPhilippe Mathieu-Daudé     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
619735143f1SXiaojuan Yang 
620735143f1SXiaojuan Yang     /* ged event */
621735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR);
622735143f1SXiaojuan Yang     /* memory hotplug */
623735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR);
624735143f1SXiaojuan Yang     /* ged regs used for reset and power down */
625735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR);
626735143f1SXiaojuan Yang 
627735143f1SXiaojuan Yang     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
628456eb81fSBibo Mao                        qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE));
629735143f1SXiaojuan Yang     return dev;
630735143f1SXiaojuan Yang }
631735143f1SXiaojuan Yang 
632a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic)
633a1f7d78eSXiaojuan Yang {
634a1f7d78eSXiaojuan Yang     DeviceState *dev;
635a1f7d78eSXiaojuan Yang     SysBusDevice *sysbus;
636a1f7d78eSXiaojuan Yang     int i, irq;
637a1f7d78eSXiaojuan Yang     MemoryRegion *sysmem = get_system_memory();
638a1f7d78eSXiaojuan Yang 
639a1f7d78eSXiaojuan Yang     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
640a1f7d78eSXiaojuan Yang     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
641a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
642a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE);
643a1f7d78eSXiaojuan Yang     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
644a1f7d78eSXiaojuan Yang 
645a1f7d78eSXiaojuan Yang     sysbus = SYS_BUS_DEVICE(dev);
646a1f7d78eSXiaojuan Yang     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
647456eb81fSBibo Mao         irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i;
648a1f7d78eSXiaojuan Yang         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq));
649a1f7d78eSXiaojuan Yang     }
650a1f7d78eSXiaojuan Yang 
651a1f7d78eSXiaojuan Yang     memory_region_add_subregion(sysmem,
652a1f7d78eSXiaojuan Yang                                 VIRT_PLATFORM_BUS_BASEADDRESS,
653a1f7d78eSXiaojuan Yang                                 sysbus_mmio_get_region(sysbus, 0));
654a1f7d78eSXiaojuan Yang     return dev;
655a1f7d78eSXiaojuan Yang }
656a1f7d78eSXiaojuan Yang 
657d804ad98SBibo Mao static void virt_devices_init(DeviceState *pch_pic,
658d804ad98SBibo Mao                                    LoongArchVirtMachineState *lvms,
65907bf0b6aSSong Gao                                    uint32_t *pch_pic_phandle,
66007bf0b6aSSong Gao                                    uint32_t *pch_msi_phandle)
661dc93b8dfSXiaojuan Yang {
662d804ad98SBibo Mao     MachineClass *mc = MACHINE_GET_CLASS(lvms);
663dc93b8dfSXiaojuan Yang     DeviceState *gpex_dev;
664dc93b8dfSXiaojuan Yang     SysBusDevice *d;
665dc93b8dfSXiaojuan Yang     PCIBus *pci_bus;
666dc93b8dfSXiaojuan Yang     MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg;
66789daabe3SSong Gao     MemoryRegion *mmio_alias, *mmio_reg;
668dc93b8dfSXiaojuan Yang     int i;
669dc93b8dfSXiaojuan Yang 
670dc93b8dfSXiaojuan Yang     gpex_dev = qdev_new(TYPE_GPEX_HOST);
671dc93b8dfSXiaojuan Yang     d = SYS_BUS_DEVICE(gpex_dev);
672dc93b8dfSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
673dc93b8dfSXiaojuan Yang     pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus;
674d804ad98SBibo Mao     lvms->pci_bus = pci_bus;
675dc93b8dfSXiaojuan Yang 
676dc93b8dfSXiaojuan Yang     /* Map only part size_ecam bytes of ECAM space */
677dc93b8dfSXiaojuan Yang     ecam_alias = g_new0(MemoryRegion, 1);
678dc93b8dfSXiaojuan Yang     ecam_reg = sysbus_mmio_get_region(d, 0);
679dc93b8dfSXiaojuan Yang     memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam",
68074725231SXiaojuan Yang                              ecam_reg, 0, VIRT_PCI_CFG_SIZE);
68174725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE,
682dc93b8dfSXiaojuan Yang                                 ecam_alias);
683dc93b8dfSXiaojuan Yang 
684dc93b8dfSXiaojuan Yang     /* Map PCI mem space */
685dc93b8dfSXiaojuan Yang     mmio_alias = g_new0(MemoryRegion, 1);
686dc93b8dfSXiaojuan Yang     mmio_reg = sysbus_mmio_get_region(d, 1);
687dc93b8dfSXiaojuan Yang     memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio",
68874725231SXiaojuan Yang                              mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE);
68974725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE,
690dc93b8dfSXiaojuan Yang                                 mmio_alias);
691dc93b8dfSXiaojuan Yang 
692dc93b8dfSXiaojuan Yang     /* Map PCI IO port space. */
693dc93b8dfSXiaojuan Yang     pio_alias = g_new0(MemoryRegion, 1);
694dc93b8dfSXiaojuan Yang     pio_reg = sysbus_mmio_get_region(d, 2);
695dc93b8dfSXiaojuan Yang     memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg,
69674725231SXiaojuan Yang                              VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE);
69774725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE,
698dc93b8dfSXiaojuan Yang                                 pio_alias);
699dc93b8dfSXiaojuan Yang 
700dc93b8dfSXiaojuan Yang     for (i = 0; i < GPEX_NUM_IRQS; i++) {
701dc93b8dfSXiaojuan Yang         sysbus_connect_irq(d, i,
702dc93b8dfSXiaojuan Yang                            qdev_get_gpio_in(pch_pic, 16 + i));
703dc93b8dfSXiaojuan Yang         gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i);
704dc93b8dfSXiaojuan Yang     }
705dc93b8dfSXiaojuan Yang 
70607bf0b6aSSong Gao     /* Add pcie node */
707d804ad98SBibo Mao     fdt_add_pcie_node(lvms, pch_pic_phandle, pch_msi_phandle);
70807bf0b6aSSong Gao 
70974725231SXiaojuan Yang     serial_mm_init(get_system_memory(), VIRT_UART_BASE, 0,
710dc93b8dfSXiaojuan Yang                    qdev_get_gpio_in(pch_pic,
711456eb81fSBibo Mao                                     VIRT_UART_IRQ - VIRT_GSI_BASE),
712dc93b8dfSXiaojuan Yang                    115200, serial_hd(0), DEVICE_LITTLE_ENDIAN);
713d804ad98SBibo Mao     fdt_add_uart_node(lvms, pch_pic_phandle);
714dc93b8dfSXiaojuan Yang 
715dc93b8dfSXiaojuan Yang     /* Network init */
71613af77eeSDavid Woodhouse     pci_init_nic_devices(pci_bus, mc->default_nic);
717dc93b8dfSXiaojuan Yang 
718dc93b8dfSXiaojuan Yang     /*
719dc93b8dfSXiaojuan Yang      * There are some invalid guest memory access.
720dc93b8dfSXiaojuan Yang      * Create some unimplemented devices to emulate this.
721dc93b8dfSXiaojuan Yang      */
722dc93b8dfSXiaojuan Yang     create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4);
72374725231SXiaojuan Yang     sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE,
724c117f68aSXiaojuan Yang                          qdev_get_gpio_in(pch_pic,
725456eb81fSBibo Mao                          VIRT_RTC_IRQ - VIRT_GSI_BASE));
726d804ad98SBibo Mao     fdt_add_rtc_node(lvms, pch_pic_phandle);
7279e6602d6SXiaojuan Yang 
728735143f1SXiaojuan Yang     /* acpi ged */
729d804ad98SBibo Mao     lvms->acpi_ged = create_acpi_ged(pch_pic, lvms);
730a1f7d78eSXiaojuan Yang     /* platform bus */
731d804ad98SBibo Mao     lvms->platform_bus_dev = create_platform_bus(pch_pic);
732dc93b8dfSXiaojuan Yang }
733dc93b8dfSXiaojuan Yang 
734d804ad98SBibo Mao static void virt_irq_init(LoongArchVirtMachineState *lvms)
73569d9c74fSXiaojuan Yang {
736d804ad98SBibo Mao     MachineState *ms = MACHINE(lvms);
73769d9c74fSXiaojuan Yang     DeviceState *pch_pic, *pch_msi, *cpudev;
73869d9c74fSXiaojuan Yang     DeviceState *ipi, *extioi;
73969d9c74fSXiaojuan Yang     SysBusDevice *d;
74069d9c74fSXiaojuan Yang     LoongArchCPU *lacpu;
74169d9c74fSXiaojuan Yang     CPULoongArchState *env;
74269d9c74fSXiaojuan Yang     CPUState *cpu_state;
7436027d274STianrui Zhao     int cpu, pin, i, start, num;
744572d45e5SSong Gao     uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle, pch_msi_phandle;
74569d9c74fSXiaojuan Yang 
74669d9c74fSXiaojuan Yang     /*
747dc6f37ebSSong Gao      * Extended IRQ model.
748dc6f37ebSSong Gao      *                                 |
749dc6f37ebSSong Gao      * +-----------+     +-------------|--------+     +-----------+
750dc6f37ebSSong Gao      * | IPI/Timer | --> | CPUINTC(0-3)|(4-255) | <-- | IPI/Timer |
751dc6f37ebSSong Gao      * +-----------+     +-------------|--------+     +-----------+
752dc6f37ebSSong Gao      *                         ^       |
75369d9c74fSXiaojuan Yang      *                         |
75469d9c74fSXiaojuan Yang      *                    +---------+
75569d9c74fSXiaojuan Yang      *                    | EIOINTC |
75669d9c74fSXiaojuan Yang      *                    +---------+
75769d9c74fSXiaojuan Yang      *                     ^       ^
75869d9c74fSXiaojuan Yang      *                     |       |
75969d9c74fSXiaojuan Yang      *              +---------+ +---------+
76069d9c74fSXiaojuan Yang      *              | PCH-PIC | | PCH-MSI |
76169d9c74fSXiaojuan Yang      *              +---------+ +---------+
76269d9c74fSXiaojuan Yang      *                ^      ^          ^
76369d9c74fSXiaojuan Yang      *                |      |          |
76469d9c74fSXiaojuan Yang      *         +--------+ +---------+ +---------+
76569d9c74fSXiaojuan Yang      *         | UARTs  | | Devices | | Devices |
76669d9c74fSXiaojuan Yang      *         +--------+ +---------+ +---------+
767dc6f37ebSSong Gao      *
768dc6f37ebSSong Gao      * Virt extended IRQ model.
769dc6f37ebSSong Gao      *
770dc6f37ebSSong Gao      *   +-----+    +---------------+     +-------+
771dc6f37ebSSong Gao      *   | IPI |--> | CPUINTC(0-255)| <-- | Timer |
772dc6f37ebSSong Gao      *   +-----+    +---------------+     +-------+
773dc6f37ebSSong Gao      *                     ^
774dc6f37ebSSong Gao      *                     |
775dc6f37ebSSong Gao      *               +-----------+
776dc6f37ebSSong Gao      *               | V-EIOINTC |
777dc6f37ebSSong Gao      *               +-----------+
778dc6f37ebSSong Gao      *                ^         ^
779dc6f37ebSSong Gao      *                |         |
780dc6f37ebSSong Gao      *         +---------+ +---------+
781dc6f37ebSSong Gao      *         | PCH-PIC | | PCH-MSI |
782dc6f37ebSSong Gao      *         +---------+ +---------+
783dc6f37ebSSong Gao      *           ^      ^          ^
784dc6f37ebSSong Gao      *           |      |          |
785dc6f37ebSSong Gao      *    +--------+ +---------+ +---------+
786dc6f37ebSSong Gao      *    | UARTs  | | Devices | | Devices |
787dc6f37ebSSong Gao      *    +--------+ +---------+ +---------+
78869d9c74fSXiaojuan Yang      */
7895e90b8dbSBibo Mao 
7905e90b8dbSBibo Mao     /* Create IPI device */
791b4a12dfcSJiaxun Yang     ipi = qdev_new(TYPE_LOONGSON_IPI);
7925e90b8dbSBibo Mao     qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus);
7935e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal);
7945e90b8dbSBibo Mao 
7955e90b8dbSBibo Mao     /* IPI iocsr memory region */
796d804ad98SBibo Mao     memory_region_add_subregion(&lvms->system_iocsr, SMP_IPI_MAILBOX,
7975e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0));
798d804ad98SBibo Mao     memory_region_add_subregion(&lvms->system_iocsr, MAIL_SEND_ADDR,
7995e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1));
8005e90b8dbSBibo Mao 
801a0663efdSSong Gao     /* Add cpu interrupt-controller */
802d804ad98SBibo Mao     fdt_add_cpuic_node(lvms, &cpuintc_phandle);
803a0663efdSSong Gao 
80469d9c74fSXiaojuan Yang     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
80569d9c74fSXiaojuan Yang         cpu_state = qemu_get_cpu(cpu);
80669d9c74fSXiaojuan Yang         cpudev = DEVICE(cpu_state);
80769d9c74fSXiaojuan Yang         lacpu = LOONGARCH_CPU(cpu_state);
80869d9c74fSXiaojuan Yang         env = &(lacpu->env);
809d804ad98SBibo Mao         env->address_space_iocsr = &lvms->as_iocsr;
81078464f02SSong Gao 
81169d9c74fSXiaojuan Yang         /* connect ipi irq to cpu irq */
8125e90b8dbSBibo Mao         qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI));
813758a7475STianrui Zhao         env->ipistate = ipi;
81469d9c74fSXiaojuan Yang     }
81569d9c74fSXiaojuan Yang 
8165e90b8dbSBibo Mao     /* Create EXTIOI device */
8175e90b8dbSBibo Mao     extioi = qdev_new(TYPE_LOONGARCH_EXTIOI);
81810a8f7d2SBibo Mao     qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus);
8192b284fa9SSong Gao     if (virt_is_veiointc_enabled(lvms)) {
8202b284fa9SSong Gao         qdev_prop_set_bit(extioi, "has-virtualization-extension", true);
8212b284fa9SSong Gao     }
8225e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal);
823d804ad98SBibo Mao     memory_region_add_subregion(&lvms->system_iocsr, APIC_BASE,
8245e90b8dbSBibo Mao                     sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0));
8252b284fa9SSong Gao     if (virt_is_veiointc_enabled(lvms)) {
8262b284fa9SSong Gao         memory_region_add_subregion(&lvms->system_iocsr, EXTIOI_VIRT_BASE,
8272b284fa9SSong Gao                     sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 1));
8282b284fa9SSong Gao     }
8295e90b8dbSBibo Mao 
83069d9c74fSXiaojuan Yang     /*
83169d9c74fSXiaojuan Yang      * connect ext irq to the cpu irq
83269d9c74fSXiaojuan Yang      * cpu_pin[9:2] <= intc_pin[7:0]
83369d9c74fSXiaojuan Yang      */
83410a8f7d2SBibo Mao     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
83569d9c74fSXiaojuan Yang         cpudev = DEVICE(qemu_get_cpu(cpu));
83669d9c74fSXiaojuan Yang         for (pin = 0; pin < LS3A_INTC_IP; pin++) {
83769d9c74fSXiaojuan Yang             qdev_connect_gpio_out(extioi, (cpu * 8 + pin),
83869d9c74fSXiaojuan Yang                                   qdev_get_gpio_in(cpudev, pin + 2));
83969d9c74fSXiaojuan Yang         }
84069d9c74fSXiaojuan Yang     }
84169d9c74fSXiaojuan Yang 
842975a5afeSSong Gao     /* Add Extend I/O Interrupt Controller node */
843d804ad98SBibo Mao     fdt_add_eiointc_node(lvms, &cpuintc_phandle, &eiointc_phandle);
844975a5afeSSong Gao 
84569d9c74fSXiaojuan Yang     pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC);
846f4d10ce8STianrui Zhao     num = VIRT_PCH_PIC_IRQ_NUM;
847270950b4STianrui Zhao     qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num);
84869d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_pic);
84969d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
85074725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE,
85169d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 0));
85269d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
85374725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET,
85469d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 1));
85569d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
85674725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO,
85769d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 2));
85869d9c74fSXiaojuan Yang 
859270950b4STianrui Zhao     /* Connect pch_pic irqs to extioi */
86078bcc3ccSSong Gao     for (i = 0; i < num; i++) {
86169d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i));
86269d9c74fSXiaojuan Yang     }
86369d9c74fSXiaojuan Yang 
8642904f50aSSong Gao     /* Add PCH PIC node */
865d804ad98SBibo Mao     fdt_add_pch_pic_node(lvms, &eiointc_phandle, &pch_pic_phandle);
8662904f50aSSong Gao 
86769d9c74fSXiaojuan Yang     pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI);
868270950b4STianrui Zhao     start   =  num;
8696027d274STianrui Zhao     num = EXTIOI_IRQS - start;
8706027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_base", start);
8716027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_num", num);
87269d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_msi);
87369d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
87474725231SXiaojuan Yang     sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW);
8756027d274STianrui Zhao     for (i = 0; i < num; i++) {
8766027d274STianrui Zhao         /* Connect pch_msi irqs to extioi */
87769d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i,
8786027d274STianrui Zhao                               qdev_get_gpio_in(extioi, i + start));
87969d9c74fSXiaojuan Yang     }
880dc93b8dfSXiaojuan Yang 
881572d45e5SSong Gao     /* Add PCH MSI node */
882d804ad98SBibo Mao     fdt_add_pch_msi_node(lvms, &eiointc_phandle, &pch_msi_phandle);
883572d45e5SSong Gao 
884d804ad98SBibo Mao     virt_devices_init(pch_pic, lvms, &pch_pic_phandle, &pch_msi_phandle);
88569d9c74fSXiaojuan Yang }
88669d9c74fSXiaojuan Yang 
887d804ad98SBibo Mao static void virt_firmware_init(LoongArchVirtMachineState *lvms)
88898afb0d4SXiaojuan Yang {
889d804ad98SBibo Mao     char *filename = MACHINE(lvms)->firmware;
89098afb0d4SXiaojuan Yang     char *bios_name = NULL;
891c6e9847fSXianglai Li     int bios_size, i;
892c6e9847fSXianglai Li     BlockBackend *pflash_blk0;
893c6e9847fSXianglai Li     MemoryRegion *mr;
89498afb0d4SXiaojuan Yang 
895d804ad98SBibo Mao     lvms->bios_loaded = false;
896288431a1SXiaojuan Yang 
897c6e9847fSXianglai Li     /* Map legacy -drive if=pflash to machine properties */
898d804ad98SBibo Mao     for (i = 0; i < ARRAY_SIZE(lvms->flash); i++) {
899d804ad98SBibo Mao         pflash_cfi01_legacy_drive(lvms->flash[i],
900c6e9847fSXianglai Li                                   drive_get(IF_PFLASH, 0, i));
901c6e9847fSXianglai Li     }
902c6e9847fSXianglai Li 
903d804ad98SBibo Mao     virt_flash_map(lvms, get_system_memory());
904288431a1SXiaojuan Yang 
905d804ad98SBibo Mao     pflash_blk0 = pflash_cfi01_get_blk(lvms->flash[0]);
906c6e9847fSXianglai Li 
907c6e9847fSXianglai Li     if (pflash_blk0) {
908c6e9847fSXianglai Li         if (filename) {
909c6e9847fSXianglai Li             error_report("cannot use both '-bios' and '-drive if=pflash'"
910c6e9847fSXianglai Li                          "options at once");
911c6e9847fSXianglai Li             exit(1);
912c6e9847fSXianglai Li         }
913d804ad98SBibo Mao         lvms->bios_loaded = true;
914c6e9847fSXianglai Li         return;
915c6e9847fSXianglai Li     }
916c6e9847fSXianglai Li 
91798afb0d4SXiaojuan Yang     if (filename) {
91898afb0d4SXiaojuan Yang         bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename);
91998afb0d4SXiaojuan Yang         if (!bios_name) {
92098afb0d4SXiaojuan Yang             error_report("Could not find ROM image '%s'", filename);
92198afb0d4SXiaojuan Yang             exit(1);
92298afb0d4SXiaojuan Yang         }
92398afb0d4SXiaojuan Yang 
924d804ad98SBibo Mao         mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lvms->flash[0]), 0);
925c6e9847fSXianglai Li         bios_size = load_image_mr(bios_name, mr);
92698afb0d4SXiaojuan Yang         if (bios_size < 0) {
92798afb0d4SXiaojuan Yang             error_report("Could not load ROM image '%s'", bios_name);
92898afb0d4SXiaojuan Yang             exit(1);
92998afb0d4SXiaojuan Yang         }
93098afb0d4SXiaojuan Yang         g_free(bios_name);
931d804ad98SBibo Mao         lvms->bios_loaded = true;
93298afb0d4SXiaojuan Yang     }
93398afb0d4SXiaojuan Yang }
93498afb0d4SXiaojuan Yang 
935f2e61edbSSong Gao static MemTxResult virt_iocsr_misc_write(void *opaque, hwaddr addr,
936f2e61edbSSong Gao                                          uint64_t val, unsigned size,
937f2e61edbSSong Gao                                          MemTxAttrs attrs)
9385e90b8dbSBibo Mao {
9392b284fa9SSong Gao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(opaque);
9402b284fa9SSong Gao     uint64_t features;
9412b284fa9SSong Gao 
9422b284fa9SSong Gao     switch (addr) {
9432b284fa9SSong Gao     case MISC_FUNC_REG:
9442b284fa9SSong Gao         if (!virt_is_veiointc_enabled(lvms)) {
9452b284fa9SSong Gao             return MEMTX_OK;
9462b284fa9SSong Gao         }
9472b284fa9SSong Gao 
9482b284fa9SSong Gao         features = address_space_ldl(&lvms->as_iocsr,
9492b284fa9SSong Gao                                      EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG,
9502b284fa9SSong Gao                                      attrs, NULL);
9512b284fa9SSong Gao         if (val & BIT_ULL(IOCSRM_EXTIOI_EN)) {
9522b284fa9SSong Gao             features |= BIT(EXTIOI_ENABLE);
9532b284fa9SSong Gao         }
9542b284fa9SSong Gao         if (val & BIT_ULL(IOCSRM_EXTIOI_INT_ENCODE)) {
9552b284fa9SSong Gao             features |= BIT(EXTIOI_ENABLE_INT_ENCODE);
9562b284fa9SSong Gao         }
9572b284fa9SSong Gao 
9582b284fa9SSong Gao         address_space_stl(&lvms->as_iocsr,
9592b284fa9SSong Gao                           EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG,
9602b284fa9SSong Gao                           features, attrs, NULL);
9612b284fa9SSong Gao         break;
9622b284fa9SSong Gao     default:
9632b284fa9SSong Gao         g_assert_not_reached();
9642b284fa9SSong Gao     }
9652b284fa9SSong Gao 
966f2e61edbSSong Gao     return MEMTX_OK;
9675e90b8dbSBibo Mao }
9685e90b8dbSBibo Mao 
969f2e61edbSSong Gao static MemTxResult virt_iocsr_misc_read(void *opaque, hwaddr addr,
970f2e61edbSSong Gao                                         uint64_t *data,
971f2e61edbSSong Gao                                         unsigned size, MemTxAttrs attrs)
9725e90b8dbSBibo Mao {
9732b284fa9SSong Gao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(opaque);
974f2e61edbSSong Gao     uint64_t ret = 0;
9752b284fa9SSong Gao     int features;
976a7701b61SBibo Mao 
9775e90b8dbSBibo Mao     switch (addr) {
9785e90b8dbSBibo Mao     case VERSION_REG:
979f2e61edbSSong Gao         ret = 0x11ULL;
980f2e61edbSSong Gao         break;
9815e90b8dbSBibo Mao     case FEATURE_REG:
982a7701b61SBibo Mao         ret = BIT(IOCSRF_MSI) | BIT(IOCSRF_EXTIOI) | BIT(IOCSRF_CSRIPI);
983a7701b61SBibo Mao         if (kvm_enabled()) {
984a7701b61SBibo Mao             ret |= BIT(IOCSRF_VM);
985a7701b61SBibo Mao         }
986f2e61edbSSong Gao         break;
9875e90b8dbSBibo Mao     case VENDOR_REG:
988f2e61edbSSong Gao         ret = 0x6e6f73676e6f6f4cULL; /* "Loongson" */
989f2e61edbSSong Gao         break;
9905e90b8dbSBibo Mao     case CPUNAME_REG:
991f2e61edbSSong Gao         ret = 0x303030354133ULL;     /* "3A5000" */
992f2e61edbSSong Gao         break;
9935e90b8dbSBibo Mao     case MISC_FUNC_REG:
9942b284fa9SSong Gao         if (!virt_is_veiointc_enabled(lvms)) {
9952b284fa9SSong Gao             ret |= BIT_ULL(IOCSRM_EXTIOI_EN);
9962b284fa9SSong Gao             break;
9972b284fa9SSong Gao         }
9982b284fa9SSong Gao 
9992b284fa9SSong Gao         features = address_space_ldl(&lvms->as_iocsr,
10002b284fa9SSong Gao                                      EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG,
10012b284fa9SSong Gao                                      attrs, NULL);
10022b284fa9SSong Gao         if (features & BIT(EXTIOI_ENABLE)) {
10032b284fa9SSong Gao             ret |= BIT_ULL(IOCSRM_EXTIOI_EN);
10042b284fa9SSong Gao         }
10052b284fa9SSong Gao         if (features & BIT(EXTIOI_ENABLE_INT_ENCODE)) {
10062b284fa9SSong Gao             ret |= BIT_ULL(IOCSRM_EXTIOI_INT_ENCODE);
10072b284fa9SSong Gao         }
1008f2e61edbSSong Gao         break;
1009f2e61edbSSong Gao     default:
1010f2e61edbSSong Gao         g_assert_not_reached();
10115e90b8dbSBibo Mao     }
1012f2e61edbSSong Gao 
1013f2e61edbSSong Gao     *data = ret;
1014f2e61edbSSong Gao     return MEMTX_OK;
10155e90b8dbSBibo Mao }
10165e90b8dbSBibo Mao 
1017d804ad98SBibo Mao static const MemoryRegionOps virt_iocsr_misc_ops = {
1018f2e61edbSSong Gao     .read_with_attrs  = virt_iocsr_misc_read,
1019f2e61edbSSong Gao     .write_with_attrs = virt_iocsr_misc_write,
10205e90b8dbSBibo Mao     .endianness = DEVICE_LITTLE_ENDIAN,
10215e90b8dbSBibo Mao     .valid = {
10225e90b8dbSBibo Mao         .min_access_size = 4,
10235e90b8dbSBibo Mao         .max_access_size = 8,
10245e90b8dbSBibo Mao     },
10255e90b8dbSBibo Mao     .impl = {
10265e90b8dbSBibo Mao         .min_access_size = 8,
10275e90b8dbSBibo Mao         .max_access_size = 8,
10285e90b8dbSBibo Mao     },
10295e90b8dbSBibo Mao };
10305e90b8dbSBibo Mao 
10313cc451cbSBibo Mao static void fw_cfg_add_memory(MachineState *ms)
10323cc451cbSBibo Mao {
10333cc451cbSBibo Mao     hwaddr base, size, ram_size, gap;
10343cc451cbSBibo Mao     int nb_numa_nodes, nodes;
10353cc451cbSBibo Mao     NodeInfo *numa_info;
10363cc451cbSBibo Mao 
10373cc451cbSBibo Mao     ram_size = ms->ram_size;
10383cc451cbSBibo Mao     base = VIRT_LOWMEM_BASE;
10393cc451cbSBibo Mao     gap = VIRT_LOWMEM_SIZE;
10403cc451cbSBibo Mao     nodes = nb_numa_nodes = ms->numa_state->num_nodes;
10413cc451cbSBibo Mao     numa_info = ms->numa_state->nodes;
10423cc451cbSBibo Mao     if (!nodes) {
10433cc451cbSBibo Mao         nodes = 1;
10443cc451cbSBibo Mao     }
10453cc451cbSBibo Mao 
10463cc451cbSBibo Mao     /* add fw_cfg memory map of node0 */
10473cc451cbSBibo Mao     if (nb_numa_nodes) {
10483cc451cbSBibo Mao         size = numa_info[0].node_mem;
10493cc451cbSBibo Mao     } else {
10503cc451cbSBibo Mao         size = ram_size;
10513cc451cbSBibo Mao     }
10523cc451cbSBibo Mao 
10533cc451cbSBibo Mao     if (size >= gap) {
10543cc451cbSBibo Mao         memmap_add_entry(base, gap, 1);
10553cc451cbSBibo Mao         size -= gap;
10563cc451cbSBibo Mao         base = VIRT_HIGHMEM_BASE;
10573cc451cbSBibo Mao         gap = ram_size - VIRT_LOWMEM_SIZE;
10583cc451cbSBibo Mao     }
10593cc451cbSBibo Mao 
10603cc451cbSBibo Mao     if (size) {
10613cc451cbSBibo Mao         memmap_add_entry(base, size, 1);
10623cc451cbSBibo Mao         base += size;
10633cc451cbSBibo Mao     }
10643cc451cbSBibo Mao 
10653cc451cbSBibo Mao     if (nodes < 2) {
10663cc451cbSBibo Mao         return;
10673cc451cbSBibo Mao     }
10683cc451cbSBibo Mao 
10693cc451cbSBibo Mao     /* add fw_cfg memory map of other nodes */
10703cc451cbSBibo Mao     size = ram_size - numa_info[0].node_mem;
10713cc451cbSBibo Mao     gap  = VIRT_LOWMEM_BASE + VIRT_LOWMEM_SIZE;
10723cc451cbSBibo Mao     if (base < gap && (base + size) > gap) {
10733cc451cbSBibo Mao         /*
10743cc451cbSBibo Mao          * memory map for the maining nodes splited into two part
10753cc451cbSBibo Mao          *   lowram:  [base, +(gap - base))
10763cc451cbSBibo Mao          *   highram: [VIRT_HIGHMEM_BASE, +(size - (gap - base)))
10773cc451cbSBibo Mao          */
10783cc451cbSBibo Mao         memmap_add_entry(base, gap - base, 1);
10793cc451cbSBibo Mao         size -= gap - base;
10803cc451cbSBibo Mao         base = VIRT_HIGHMEM_BASE;
10813cc451cbSBibo Mao     }
10823cc451cbSBibo Mao 
10833cc451cbSBibo Mao    if (size)
10843cc451cbSBibo Mao         memmap_add_entry(base, size, 1);
10853cc451cbSBibo Mao }
10863cc451cbSBibo Mao 
1087d804ad98SBibo Mao static void virt_init(MachineState *machine)
1088a8a506c3SXiaojuan Yang {
1089fb1cd3a2SXiaojuan Yang     LoongArchCPU *lacpu;
1090a8a506c3SXiaojuan Yang     const char *cpu_model = machine->cpu_type;
1091a8a506c3SXiaojuan Yang     MemoryRegion *address_space_mem = get_system_memory();
1092d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(machine);
1093a8a506c3SXiaojuan Yang     int i;
10948d96788cSBibo Mao     hwaddr base, size, ram_size = machine->ram_size;
10958f30771cSTianrui Zhao     const CPUArchIdList *possible_cpus;
10968f30771cSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(machine);
10978f30771cSTianrui Zhao     CPUState *cpu;
1098a8a506c3SXiaojuan Yang 
1099a8a506c3SXiaojuan Yang     if (!cpu_model) {
1100a8a506c3SXiaojuan Yang         cpu_model = LOONGARCH_CPU_TYPE_NAME("la464");
1101a8a506c3SXiaojuan Yang     }
1102a8a506c3SXiaojuan Yang 
1103d804ad98SBibo Mao     create_fdt(lvms);
11048f30771cSTianrui Zhao 
11055e90b8dbSBibo Mao     /* Create IOCSR space */
1106d804ad98SBibo Mao     memory_region_init_io(&lvms->system_iocsr, OBJECT(machine), NULL,
11075e90b8dbSBibo Mao                           machine, "iocsr", UINT64_MAX);
1108d804ad98SBibo Mao     address_space_init(&lvms->as_iocsr, &lvms->system_iocsr, "IOCSR");
1109d804ad98SBibo Mao     memory_region_init_io(&lvms->iocsr_mem, OBJECT(machine),
1110d804ad98SBibo Mao                           &virt_iocsr_misc_ops,
11115e90b8dbSBibo Mao                           machine, "iocsr_misc", 0x428);
1112d804ad98SBibo Mao     memory_region_add_subregion(&lvms->system_iocsr, 0, &lvms->iocsr_mem);
11135e90b8dbSBibo Mao 
11145e90b8dbSBibo Mao     /* Init CPUs */
11158f30771cSTianrui Zhao     possible_cpus = mc->possible_cpu_arch_ids(machine);
11168f30771cSTianrui Zhao     for (i = 0; i < possible_cpus->len; i++) {
11178f30771cSTianrui Zhao         cpu = cpu_create(machine->cpu_type);
11188f30771cSTianrui Zhao         cpu->cpu_index = i;
111997e03106SPhilippe Mathieu-Daudé         machine->possible_cpus->cpus[i].cpu = cpu;
112014f21f67SBibo Mao         lacpu = LOONGARCH_CPU(cpu);
112114f21f67SBibo Mao         lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id;
1122a8a506c3SXiaojuan Yang     }
1123d804ad98SBibo Mao     fdt_add_cpu_nodes(lvms);
112409ec6579SBibo Mao     fdt_add_memory_nodes(machine);
11253cc451cbSBibo Mao     fw_cfg_add_memory(machine);
11260cf1478dSTianrui Zhao 
11270cf1478dSTianrui Zhao     /* Node0 memory */
11288d96788cSBibo Mao     size = ram_size;
11298d96788cSBibo Mao     base = VIRT_LOWMEM_BASE;
11308d96788cSBibo Mao     if (size > VIRT_LOWMEM_SIZE) {
11318d96788cSBibo Mao         size = VIRT_LOWMEM_SIZE;
11320cf1478dSTianrui Zhao     }
11330cf1478dSTianrui Zhao 
11348d96788cSBibo Mao     memory_region_init_alias(&lvms->lowmem, NULL, "loongarch.lowram",
11358d96788cSBibo Mao                               machine->ram, base, size);
11368d96788cSBibo Mao     memory_region_add_subregion(address_space_mem, base, &lvms->lowmem);
11378d96788cSBibo Mao     base += size;
11388d96788cSBibo Mao     if (ram_size - size) {
11398d96788cSBibo Mao         base = VIRT_HIGHMEM_BASE;
11408d96788cSBibo Mao         memory_region_init_alias(&lvms->highmem, NULL, "loongarch.highram",
11418d96788cSBibo Mao                 machine->ram, VIRT_LOWMEM_BASE + size, ram_size - size);
11428d96788cSBibo Mao         memory_region_add_subregion(address_space_mem, base, &lvms->highmem);
11438d96788cSBibo Mao         base += ram_size - size;
11440cf1478dSTianrui Zhao     }
1145c3da26f3SXiaojuan Yang 
1146c3da26f3SXiaojuan Yang     /* initialize device memory address space */
1147c3da26f3SXiaojuan Yang     if (machine->ram_size < machine->maxram_size) {
1148c3da26f3SXiaojuan Yang         ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
1149c3da26f3SXiaojuan Yang 
1150c3da26f3SXiaojuan Yang         if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1151c3da26f3SXiaojuan Yang             error_report("unsupported amount of memory slots: %"PRIu64,
1152c3da26f3SXiaojuan Yang                          machine->ram_slots);
1153c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
1154c3da26f3SXiaojuan Yang         }
1155c3da26f3SXiaojuan Yang 
1156c3da26f3SXiaojuan Yang         if (QEMU_ALIGN_UP(machine->maxram_size,
1157c3da26f3SXiaojuan Yang                           TARGET_PAGE_SIZE) != machine->maxram_size) {
1158c3da26f3SXiaojuan Yang             error_report("maximum memory size must by aligned to multiple of "
1159c3da26f3SXiaojuan Yang                          "%d bytes", TARGET_PAGE_SIZE);
1160c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
1161c3da26f3SXiaojuan Yang         }
11628d96788cSBibo Mao         machine_memory_devices_init(machine, base, device_mem_size);
1163c3da26f3SXiaojuan Yang     }
1164c3da26f3SXiaojuan Yang 
116598afb0d4SXiaojuan Yang     /* load the BIOS image. */
1166d804ad98SBibo Mao     virt_firmware_init(lvms);
116798afb0d4SXiaojuan Yang 
116827ad7564SXiaojuan Yang     /* fw_cfg init */
1169d804ad98SBibo Mao     lvms->fw_cfg = virt_fw_cfg_init(ram_size, machine);
1170d804ad98SBibo Mao     rom_set_fw(lvms->fw_cfg);
1171d804ad98SBibo Mao     if (lvms->fw_cfg != NULL) {
1172d804ad98SBibo Mao         fw_cfg_add_file(lvms->fw_cfg, "etc/memmap",
117327ad7564SXiaojuan Yang                         memmap_table,
117427ad7564SXiaojuan Yang                         sizeof(struct memmap_entry) * (memmap_entries));
117527ad7564SXiaojuan Yang     }
1176d804ad98SBibo Mao     fdt_add_fw_cfg_node(lvms);
1177d804ad98SBibo Mao     fdt_add_flash_node(lvms);
1178d771ca1cSSong Gao 
117969d9c74fSXiaojuan Yang     /* Initialize the IO interrupt subsystem */
1180d804ad98SBibo Mao     virt_irq_init(lvms);
118122126fdbSSong Gao     platform_bus_add_all_fdt_nodes(machine->fdt, "/platic",
1182a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_BASEADDRESS,
1183a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_SIZE,
1184a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_IRQ);
1185d804ad98SBibo Mao     lvms->machine_done.notify = virt_done;
1186d804ad98SBibo Mao     qemu_add_machine_init_done_notifier(&lvms->machine_done);
11870d588c4fSSong Gao      /* connect powerdown request */
1188d804ad98SBibo Mao     lvms->powerdown_notifier.notify = virt_powerdown_req;
1189d804ad98SBibo Mao     qemu_register_powerdown_notifier(&lvms->powerdown_notifier);
11900d588c4fSSong Gao 
119102183693SXiaojuan Yang     /*
119246b21de2SSong Gao      * Since lowmem region starts from 0 and Linux kernel legacy start address
119346b21de2SSong Gao      * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer
119446b21de2SSong Gao      * access. FDT size limit with 1 MiB.
119502183693SXiaojuan Yang      * Put the FDT into the memory map as a ROM image: this will ensure
119602183693SXiaojuan Yang      * the FDT is copied again upon reset, even if addr points into RAM.
119702183693SXiaojuan Yang      */
1198d804ad98SBibo Mao     qemu_fdt_dumpdtb(machine->fdt, lvms->fdt_size);
1199d804ad98SBibo Mao     rom_add_blob_fixed_as("fdt", machine->fdt, lvms->fdt_size, FDT_BASE,
1200d771ca1cSSong Gao                           &address_space_memory);
1201d771ca1cSSong Gao     qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds,
1202d804ad98SBibo Mao             rom_ptr_for_as(&address_space_memory, FDT_BASE, lvms->fdt_size));
1203d771ca1cSSong Gao 
1204d804ad98SBibo Mao     lvms->bootinfo.ram_size = ram_size;
1205d804ad98SBibo Mao     loongarch_load_kernel(machine, &lvms->bootinfo);
1206a8a506c3SXiaojuan Yang }
1207a8a506c3SXiaojuan Yang 
1208d804ad98SBibo Mao static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1209735143f1SXiaojuan Yang                           void *opaque, Error **errp)
1210735143f1SXiaojuan Yang {
1211d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
1212d804ad98SBibo Mao     OnOffAuto acpi = lvms->acpi;
1213735143f1SXiaojuan Yang 
1214735143f1SXiaojuan Yang     visit_type_OnOffAuto(v, name, &acpi, errp);
1215735143f1SXiaojuan Yang }
1216735143f1SXiaojuan Yang 
1217d804ad98SBibo Mao static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1218735143f1SXiaojuan Yang                                void *opaque, Error **errp)
1219735143f1SXiaojuan Yang {
1220d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
1221735143f1SXiaojuan Yang 
1222d804ad98SBibo Mao     visit_type_OnOffAuto(v, name, &lvms->acpi, errp);
1223735143f1SXiaojuan Yang }
1224735143f1SXiaojuan Yang 
1225d804ad98SBibo Mao static void virt_initfn(Object *obj)
1226735143f1SXiaojuan Yang {
1227d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj);
1228735143f1SXiaojuan Yang 
12292b284fa9SSong Gao     if (tcg_enabled()) {
12302b284fa9SSong Gao         lvms->veiointc = ON_OFF_AUTO_OFF;
12312b284fa9SSong Gao     }
1232d804ad98SBibo Mao     lvms->acpi = ON_OFF_AUTO_AUTO;
1233d804ad98SBibo Mao     lvms->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
1234d804ad98SBibo Mao     lvms->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1235d804ad98SBibo Mao     virt_flash_create(lvms);
1236735143f1SXiaojuan Yang }
1237735143f1SXiaojuan Yang 
1238c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev)
1239c3da26f3SXiaojuan Yang {
1240c3da26f3SXiaojuan Yang     /* we only support pc dimm now */
1241c3da26f3SXiaojuan Yang     return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) &&
1242c3da26f3SXiaojuan Yang            !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
1243c3da26f3SXiaojuan Yang }
1244c3da26f3SXiaojuan Yang 
1245c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
1246c3da26f3SXiaojuan Yang                                  Error **errp)
1247c3da26f3SXiaojuan Yang {
1248c3da26f3SXiaojuan Yang     pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), NULL, errp);
1249c3da26f3SXiaojuan Yang }
1250c3da26f3SXiaojuan Yang 
1251d804ad98SBibo Mao static void virt_device_pre_plug(HotplugHandler *hotplug_dev,
1252c3da26f3SXiaojuan Yang                                             DeviceState *dev, Error **errp)
1253c3da26f3SXiaojuan Yang {
1254c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1255c3da26f3SXiaojuan Yang         virt_mem_pre_plug(hotplug_dev, dev, errp);
1256c3da26f3SXiaojuan Yang     }
1257c3da26f3SXiaojuan Yang }
1258c3da26f3SXiaojuan Yang 
1259c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev,
1260c3da26f3SXiaojuan Yang                                      DeviceState *dev, Error **errp)
1261c3da26f3SXiaojuan Yang {
1262d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev);
1263c3da26f3SXiaojuan Yang 
1264c3da26f3SXiaojuan Yang     /* the acpi ged is always exist */
1265d804ad98SBibo Mao     hotplug_handler_unplug_request(HOTPLUG_HANDLER(lvms->acpi_ged), dev,
1266c3da26f3SXiaojuan Yang                                    errp);
1267c3da26f3SXiaojuan Yang }
1268c3da26f3SXiaojuan Yang 
1269d804ad98SBibo Mao static void virt_device_unplug_request(HotplugHandler *hotplug_dev,
1270c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
1271c3da26f3SXiaojuan Yang {
1272c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1273c3da26f3SXiaojuan Yang         virt_mem_unplug_request(hotplug_dev, dev, errp);
1274c3da26f3SXiaojuan Yang     }
1275c3da26f3SXiaojuan Yang }
1276c3da26f3SXiaojuan Yang 
1277c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev,
1278c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
1279c3da26f3SXiaojuan Yang {
1280d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev);
1281c3da26f3SXiaojuan Yang 
1282d804ad98SBibo Mao     hotplug_handler_unplug(HOTPLUG_HANDLER(lvms->acpi_ged), dev, errp);
1283d804ad98SBibo Mao     pc_dimm_unplug(PC_DIMM(dev), MACHINE(lvms));
1284c3da26f3SXiaojuan Yang     qdev_unrealize(dev);
1285c3da26f3SXiaojuan Yang }
1286c3da26f3SXiaojuan Yang 
1287d804ad98SBibo Mao static void virt_device_unplug(HotplugHandler *hotplug_dev,
1288c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
1289c3da26f3SXiaojuan Yang {
1290c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1291c3da26f3SXiaojuan Yang         virt_mem_unplug(hotplug_dev, dev, errp);
1292c3da26f3SXiaojuan Yang     }
1293c3da26f3SXiaojuan Yang }
1294c3da26f3SXiaojuan Yang 
1295c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev,
1296c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
1297c3da26f3SXiaojuan Yang {
1298d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev);
1299c3da26f3SXiaojuan Yang 
1300d804ad98SBibo Mao     pc_dimm_plug(PC_DIMM(dev), MACHINE(lvms));
1301d804ad98SBibo Mao     hotplug_handler_plug(HOTPLUG_HANDLER(lvms->acpi_ged),
1302c3da26f3SXiaojuan Yang                          dev, &error_abort);
1303c3da26f3SXiaojuan Yang }
1304c3da26f3SXiaojuan Yang 
1305d804ad98SBibo Mao static void virt_device_plug_cb(HotplugHandler *hotplug_dev,
1306e27e5357SXiaojuan Yang                                         DeviceState *dev, Error **errp)
1307e27e5357SXiaojuan Yang {
1308d804ad98SBibo Mao     LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev);
1309d804ad98SBibo Mao     MachineClass *mc = MACHINE_GET_CLASS(lvms);
1310d804ad98SBibo Mao     PlatformBusDevice *pbus;
1311e27e5357SXiaojuan Yang 
1312e27e5357SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev)) {
1313d804ad98SBibo Mao         if (lvms->platform_bus_dev) {
1314d804ad98SBibo Mao             pbus = PLATFORM_BUS_DEVICE(lvms->platform_bus_dev);
1315d804ad98SBibo Mao             platform_bus_link_device(pbus, SYS_BUS_DEVICE(dev));
1316e27e5357SXiaojuan Yang         }
1317c3da26f3SXiaojuan Yang     } else if (memhp_type_supported(dev)) {
1318c3da26f3SXiaojuan Yang         virt_mem_plug(hotplug_dev, dev, errp);
1319e27e5357SXiaojuan Yang     }
1320e27e5357SXiaojuan Yang }
1321e27e5357SXiaojuan Yang 
1322d804ad98SBibo Mao static HotplugHandler *virt_get_hotplug_handler(MachineState *machine,
1323e27e5357SXiaojuan Yang                                                 DeviceState *dev)
1324e27e5357SXiaojuan Yang {
1325e27e5357SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(machine);
1326e27e5357SXiaojuan Yang 
1327c3da26f3SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev) ||
1328fe43cc5bSBibo Mao         object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI) ||
1329c3da26f3SXiaojuan Yang         memhp_type_supported(dev)) {
1330e27e5357SXiaojuan Yang         return HOTPLUG_HANDLER(machine);
1331e27e5357SXiaojuan Yang     }
1332e27e5357SXiaojuan Yang     return NULL;
1333e27e5357SXiaojuan Yang }
1334e27e5357SXiaojuan Yang 
13358f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms)
13368f30771cSTianrui Zhao {
13378f30771cSTianrui Zhao     int n;
13388f30771cSTianrui Zhao     unsigned int max_cpus = ms->smp.max_cpus;
13398f30771cSTianrui Zhao 
13408f30771cSTianrui Zhao     if (ms->possible_cpus) {
13418f30771cSTianrui Zhao         assert(ms->possible_cpus->len == max_cpus);
13428f30771cSTianrui Zhao         return ms->possible_cpus;
13438f30771cSTianrui Zhao     }
13448f30771cSTianrui Zhao 
13458f30771cSTianrui Zhao     ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
13468f30771cSTianrui Zhao                                   sizeof(CPUArchId) * max_cpus);
13478f30771cSTianrui Zhao     ms->possible_cpus->len = max_cpus;
13488f30771cSTianrui Zhao     for (n = 0; n < ms->possible_cpus->len; n++) {
13498f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].type = ms->cpu_type;
13508f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].arch_id = n;
1351f3323883STianrui Zhao 
1352f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_socket_id = true;
1353f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.socket_id  =
1354f3323883STianrui Zhao                                    n / (ms->smp.cores * ms->smp.threads);
13558f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].props.has_core_id = true;
1356f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.core_id =
1357f3323883STianrui Zhao                                    n / ms->smp.threads % ms->smp.cores;
1358f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_thread_id = true;
1359f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads;
13608f30771cSTianrui Zhao     }
13618f30771cSTianrui Zhao     return ms->possible_cpus;
13628f30771cSTianrui Zhao }
13638f30771cSTianrui Zhao 
1364d804ad98SBibo Mao static CpuInstanceProperties virt_cpu_index_to_props(MachineState *ms,
1365d804ad98SBibo Mao                                                      unsigned cpu_index)
13660cf1478dSTianrui Zhao {
13670cf1478dSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(ms);
13680cf1478dSTianrui Zhao     const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
13690cf1478dSTianrui Zhao 
13700cf1478dSTianrui Zhao     assert(cpu_index < possible_cpus->len);
13710cf1478dSTianrui Zhao     return possible_cpus->cpus[cpu_index].props;
13720cf1478dSTianrui Zhao }
13730cf1478dSTianrui Zhao 
13740cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx)
13750cf1478dSTianrui Zhao {
1376f532cf01SBibo Mao     int64_t socket_id;
13770cf1478dSTianrui Zhao 
13780cf1478dSTianrui Zhao     if (ms->numa_state->num_nodes) {
1379f532cf01SBibo Mao         socket_id = ms->possible_cpus->cpus[idx].props.socket_id;
1380f532cf01SBibo Mao         return socket_id % ms->numa_state->num_nodes;
1381f532cf01SBibo Mao     } else {
1382f532cf01SBibo Mao         return 0;
13830cf1478dSTianrui Zhao     }
13840cf1478dSTianrui Zhao }
13850cf1478dSTianrui Zhao 
1386d804ad98SBibo Mao static void virt_class_init(ObjectClass *oc, void *data)
1387a8a506c3SXiaojuan Yang {
1388a8a506c3SXiaojuan Yang     MachineClass *mc = MACHINE_CLASS(oc);
1389e27e5357SXiaojuan Yang     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1390a8a506c3SXiaojuan Yang 
1391d804ad98SBibo Mao     mc->init = virt_init;
1392a8a506c3SXiaojuan Yang     mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464");
1393a8a506c3SXiaojuan Yang     mc->default_ram_id = "loongarch.ram";
1394646c39b2SSong Gao     mc->max_cpus = LOONGARCH_MAX_CPUS;
1395a8a506c3SXiaojuan Yang     mc->is_default = 1;
1396a8a506c3SXiaojuan Yang     mc->default_kernel_irqchip_split = false;
1397a8a506c3SXiaojuan Yang     mc->block_default_type = IF_VIRTIO;
1398a8a506c3SXiaojuan Yang     mc->default_boot_order = "c";
1399a8a506c3SXiaojuan Yang     mc->no_cdrom = 1;
14008f30771cSTianrui Zhao     mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids;
14010cf1478dSTianrui Zhao     mc->cpu_index_to_instance_props = virt_cpu_index_to_props;
14020cf1478dSTianrui Zhao     mc->get_default_cpu_node_id = virt_get_default_cpu_node_id;
14030cf1478dSTianrui Zhao     mc->numa_mem_supported = true;
14040cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memhp = true;
14050cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memdev = true;
1406d804ad98SBibo Mao     mc->get_hotplug_handler = virt_get_hotplug_handler;
1407240294caSThomas Huth     mc->default_nic = "virtio-net-pci";
1408d804ad98SBibo Mao     hc->plug = virt_device_plug_cb;
1409d804ad98SBibo Mao     hc->pre_plug = virt_device_pre_plug;
1410d804ad98SBibo Mao     hc->unplug_request = virt_device_unplug_request;
1411d804ad98SBibo Mao     hc->unplug = virt_device_unplug;
1412735143f1SXiaojuan Yang 
1413735143f1SXiaojuan Yang     object_class_property_add(oc, "acpi", "OnOffAuto",
1414d804ad98SBibo Mao         virt_get_acpi, virt_set_acpi,
1415735143f1SXiaojuan Yang         NULL, NULL);
1416735143f1SXiaojuan Yang     object_class_property_set_description(oc, "acpi",
1417735143f1SXiaojuan Yang         "Enable ACPI");
14182b284fa9SSong Gao     object_class_property_add(oc, "v-eiointc", "OnOffAuto",
14192b284fa9SSong Gao         virt_get_veiointc, virt_set_veiointc,
14202b284fa9SSong Gao         NULL, NULL);
14212b284fa9SSong Gao     object_class_property_set_description(oc, "v-eiointc",
14222b284fa9SSong Gao                             "Enable Virt Extend I/O Interrupt Controller.");
1423f8ab9aa2SXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
14243dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM
14253dfbb6deSXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
14263dfbb6deSXiaojuan Yang #endif
1427a8a506c3SXiaojuan Yang }
1428a8a506c3SXiaojuan Yang 
1429d804ad98SBibo Mao static const TypeInfo virt_machine_types[] = {
1430a8a506c3SXiaojuan Yang     {
1431df0d93c1SBibo Mao         .name           = TYPE_LOONGARCH_VIRT_MACHINE,
1432a8a506c3SXiaojuan Yang         .parent         = TYPE_MACHINE,
1433d804ad98SBibo Mao         .instance_size  = sizeof(LoongArchVirtMachineState),
1434d804ad98SBibo Mao         .class_init     = virt_class_init,
1435d804ad98SBibo Mao         .instance_init  = virt_initfn,
1436e27e5357SXiaojuan Yang         .interfaces = (InterfaceInfo[]) {
1437e27e5357SXiaojuan Yang          { TYPE_HOTPLUG_HANDLER },
1438e27e5357SXiaojuan Yang          { }
1439e27e5357SXiaojuan Yang         },
1440a8a506c3SXiaojuan Yang     }
1441a8a506c3SXiaojuan Yang };
1442a8a506c3SXiaojuan Yang 
1443d804ad98SBibo Mao DEFINE_TYPES(virt_machine_types)
1444