xref: /qemu/hw/loongarch/virt.c (revision a0663efd81e6252b12ea716d13db10fdd022435b)
1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2a8a506c3SXiaojuan Yang /*
3a8a506c3SXiaojuan Yang  * QEMU loongson 3a5000 develop board emulation
4a8a506c3SXiaojuan Yang  *
5a8a506c3SXiaojuan Yang  * Copyright (c) 2021 Loongson Technology Corporation Limited
6a8a506c3SXiaojuan Yang  */
7a8a506c3SXiaojuan Yang #include "qemu/osdep.h"
8a8a506c3SXiaojuan Yang #include "qemu/units.h"
9a8a506c3SXiaojuan Yang #include "qemu/datadir.h"
10a8a506c3SXiaojuan Yang #include "qapi/error.h"
11a8a506c3SXiaojuan Yang #include "hw/boards.h"
12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h"
13a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h"
14a8a506c3SXiaojuan Yang #include "sysemu/qtest.h"
15a8a506c3SXiaojuan Yang #include "sysemu/runstate.h"
16a8a506c3SXiaojuan Yang #include "sysemu/reset.h"
17a8a506c3SXiaojuan Yang #include "sysemu/rtc.h"
18a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h"
19a8a506c3SXiaojuan Yang #include "exec/address-spaces.h"
20dc93b8dfSXiaojuan Yang #include "hw/irq.h"
21dc93b8dfSXiaojuan Yang #include "net/net.h"
226a6f26f4SXiaojuan Yang #include "hw/loader.h"
236a6f26f4SXiaojuan Yang #include "elf.h"
2469d9c74fSXiaojuan Yang #include "hw/intc/loongarch_ipi.h"
2569d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h"
2669d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h"
2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h"
2869d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h"
29dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h"
30dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h"
3127ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h"
32a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h"
333efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h"
34735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h"
35735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h"
36735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h"
37735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h"
38fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h"
39fda3f15bSXiaojuan Yang #include <libfdt.h>
40a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h"
41a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h"
42f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h"
43c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h"
443dfbb6deSXiaojuan Yang #include "sysemu/tpm.h"
45288431a1SXiaojuan Yang #include "sysemu/block-backend.h"
46288431a1SXiaojuan Yang #include "hw/block/flash.h"
47cc37d98bSRichard Henderson #include "qemu/error-report.h"
48cc37d98bSRichard Henderson 
49c6e9847fSXianglai Li static PFlashCFI01 *virt_flash_create1(LoongArchMachineState *lams,
50c6e9847fSXianglai Li                                        const char *name,
51c6e9847fSXianglai Li                                        const char *alias_prop_name)
52288431a1SXiaojuan Yang {
53288431a1SXiaojuan Yang     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
54288431a1SXiaojuan Yang 
55288431a1SXiaojuan Yang     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
56288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "width", 4);
57288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "device-width", 2);
58288431a1SXiaojuan Yang     qdev_prop_set_bit(dev, "big-endian", false);
59288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id0", 0x89);
60288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id1", 0x18);
61288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id2", 0x00);
62288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id3", 0x00);
63c6e9847fSXianglai Li     qdev_prop_set_string(dev, "name", name);
64c6e9847fSXianglai Li     object_property_add_child(OBJECT(lams), name, OBJECT(dev));
65c6e9847fSXianglai Li     object_property_add_alias(OBJECT(lams), alias_prop_name,
66288431a1SXiaojuan Yang                               OBJECT(dev), "drive");
67c6e9847fSXianglai Li     return PFLASH_CFI01(dev);
68c6e9847fSXianglai Li }
69288431a1SXiaojuan Yang 
70c6e9847fSXianglai Li static void virt_flash_create(LoongArchMachineState *lams)
71c6e9847fSXianglai Li {
72c6e9847fSXianglai Li     lams->flash[0] = virt_flash_create1(lams, "virt.flash0", "pflash0");
73c6e9847fSXianglai Li     lams->flash[1] = virt_flash_create1(lams, "virt.flash1", "pflash1");
74c6e9847fSXianglai Li }
75c6e9847fSXianglai Li 
76c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash,
77c6e9847fSXianglai Li                             hwaddr base, hwaddr size,
78c6e9847fSXianglai Li                             MemoryRegion *sysmem)
79c6e9847fSXianglai Li {
80c6e9847fSXianglai Li     DeviceState *dev = DEVICE(flash);
81c6e9847fSXianglai Li     BlockBackend *blk;
82c6e9847fSXianglai Li     hwaddr real_size = size;
83c6e9847fSXianglai Li 
84c6e9847fSXianglai Li     blk = pflash_cfi01_get_blk(flash);
85c6e9847fSXianglai Li     if (blk) {
86c6e9847fSXianglai Li         real_size = blk_getlength(blk);
87c6e9847fSXianglai Li         assert(real_size && real_size <= size);
88c6e9847fSXianglai Li     }
89c6e9847fSXianglai Li 
90c6e9847fSXianglai Li     assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE));
91c6e9847fSXianglai Li     assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
92c6e9847fSXianglai Li 
93c6e9847fSXianglai Li     qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE);
94c6e9847fSXianglai Li     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
95c6e9847fSXianglai Li     memory_region_add_subregion(sysmem, base,
96c6e9847fSXianglai Li                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
97288431a1SXiaojuan Yang }
98288431a1SXiaojuan Yang 
99288431a1SXiaojuan Yang static void virt_flash_map(LoongArchMachineState *lams,
100288431a1SXiaojuan Yang                            MemoryRegion *sysmem)
101288431a1SXiaojuan Yang {
102c6e9847fSXianglai Li     PFlashCFI01 *flash0 = lams->flash[0];
103c6e9847fSXianglai Li     PFlashCFI01 *flash1 = lams->flash[1];
104288431a1SXiaojuan Yang 
105c6e9847fSXianglai Li     virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem);
106c6e9847fSXianglai Li     virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem);
107288431a1SXiaojuan Yang }
108288431a1SXiaojuan Yang 
109*a0663efdSSong Gao static void fdt_add_cpuic_node(LoongArchMachineState *lams,
110*a0663efdSSong Gao                                uint32_t *cpuintc_phandle)
111*a0663efdSSong Gao {
112*a0663efdSSong Gao     MachineState *ms = MACHINE(lams);
113*a0663efdSSong Gao     char *nodename;
114*a0663efdSSong Gao 
115*a0663efdSSong Gao     *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
116*a0663efdSSong Gao     nodename = g_strdup_printf("/cpuic");
117*a0663efdSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
118*a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle);
119*a0663efdSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
120*a0663efdSSong Gao                             "loongson,cpu-interrupt-controller");
121*a0663efdSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
122*a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
123*a0663efdSSong Gao     g_free(nodename);
124*a0663efdSSong Gao }
125*a0663efdSSong Gao 
126288431a1SXiaojuan Yang static void fdt_add_flash_node(LoongArchMachineState *lams)
127288431a1SXiaojuan Yang {
128288431a1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
129288431a1SXiaojuan Yang     char *nodename;
130c6e9847fSXianglai Li     MemoryRegion *flash_mem;
131288431a1SXiaojuan Yang 
132c6e9847fSXianglai Li     hwaddr flash0_base;
133c6e9847fSXianglai Li     hwaddr flash0_size;
134288431a1SXiaojuan Yang 
135c6e9847fSXianglai Li     hwaddr flash1_base;
136c6e9847fSXianglai Li     hwaddr flash1_size;
137c6e9847fSXianglai Li 
138c6e9847fSXianglai Li     flash_mem = pflash_cfi01_get_memory(lams->flash[0]);
139c6e9847fSXianglai Li     flash0_base = flash_mem->addr;
140c6e9847fSXianglai Li     flash0_size = memory_region_size(flash_mem);
141c6e9847fSXianglai Li 
142c6e9847fSXianglai Li     flash_mem = pflash_cfi01_get_memory(lams->flash[1]);
143c6e9847fSXianglai Li     flash1_base = flash_mem->addr;
144c6e9847fSXianglai Li     flash1_size = memory_region_size(flash_mem);
145c6e9847fSXianglai Li 
146c6e9847fSXianglai Li     nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base);
147288431a1SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
148288431a1SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash");
149288431a1SXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
150c6e9847fSXianglai Li                                  2, flash0_base, 2, flash0_size,
151c6e9847fSXianglai Li                                  2, flash1_base, 2, flash1_size);
152288431a1SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4);
153288431a1SXiaojuan Yang     g_free(nodename);
154288431a1SXiaojuan Yang }
155fda3f15bSXiaojuan Yang 
156ca5bf7adSXiaojuan Yang static void fdt_add_rtc_node(LoongArchMachineState *lams)
157ca5bf7adSXiaojuan Yang {
158ca5bf7adSXiaojuan Yang     char *nodename;
159ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_RTC_REG_BASE;
160ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_RTC_LEN;
161ca5bf7adSXiaojuan Yang     MachineState *ms = MACHINE(lams);
162ca5bf7adSXiaojuan Yang 
163ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/rtc@%" PRIx64, base);
164ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
165ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "loongson,ls7a-rtc");
166e8c8203eSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size);
167ca5bf7adSXiaojuan Yang     g_free(nodename);
168ca5bf7adSXiaojuan Yang }
169ca5bf7adSXiaojuan Yang 
170ca5bf7adSXiaojuan Yang static void fdt_add_uart_node(LoongArchMachineState *lams)
171ca5bf7adSXiaojuan Yang {
172ca5bf7adSXiaojuan Yang     char *nodename;
173ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_UART_BASE;
174ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_UART_SIZE;
175ca5bf7adSXiaojuan Yang     MachineState *ms = MACHINE(lams);
176ca5bf7adSXiaojuan Yang 
177ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/serial@%" PRIx64, base);
178ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
179ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a");
180ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size);
181ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000);
1820208ba74SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename);
183ca5bf7adSXiaojuan Yang     g_free(nodename);
184ca5bf7adSXiaojuan Yang }
185ca5bf7adSXiaojuan Yang 
186fda3f15bSXiaojuan Yang static void create_fdt(LoongArchMachineState *lams)
187fda3f15bSXiaojuan Yang {
188fda3f15bSXiaojuan Yang     MachineState *ms = MACHINE(lams);
189fda3f15bSXiaojuan Yang 
190fda3f15bSXiaojuan Yang     ms->fdt = create_device_tree(&lams->fdt_size);
191fda3f15bSXiaojuan Yang     if (!ms->fdt) {
192fda3f15bSXiaojuan Yang         error_report("create_device_tree() failed");
193fda3f15bSXiaojuan Yang         exit(1);
194fda3f15bSXiaojuan Yang     }
195fda3f15bSXiaojuan Yang 
196fda3f15bSXiaojuan Yang     /* Header */
197fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/", "compatible",
198fda3f15bSXiaojuan Yang                             "linux,dummy-loongson3");
199fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
200fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
2010208ba74SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/chosen");
202fda3f15bSXiaojuan Yang }
203fda3f15bSXiaojuan Yang 
204fda3f15bSXiaojuan Yang static void fdt_add_cpu_nodes(const LoongArchMachineState *lams)
205fda3f15bSXiaojuan Yang {
206fda3f15bSXiaojuan Yang     int num;
207fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
208fda3f15bSXiaojuan Yang     int smp_cpus = ms->smp.cpus;
209fda3f15bSXiaojuan Yang 
210fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus");
211fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
212fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
213fda3f15bSXiaojuan Yang 
214fda3f15bSXiaojuan Yang     /* cpu nodes */
215fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
216fda3f15bSXiaojuan Yang         char *nodename = g_strdup_printf("/cpus/cpu@%d", num);
217fda3f15bSXiaojuan Yang         LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num));
2180cf1478dSTianrui Zhao         CPUState *cs = CPU(cpu);
219fda3f15bSXiaojuan Yang 
220fda3f15bSXiaojuan Yang         qemu_fdt_add_subnode(ms->fdt, nodename);
221fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu");
222fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
223fda3f15bSXiaojuan Yang                                 cpu->dtb_compatible);
2240cf1478dSTianrui Zhao         if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) {
2250cf1478dSTianrui Zhao             qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id",
2260cf1478dSTianrui Zhao                 ms->possible_cpus->cpus[cs->cpu_index].props.node_id);
2270cf1478dSTianrui Zhao         }
228fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num);
229fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle",
230fda3f15bSXiaojuan Yang                               qemu_fdt_alloc_phandle(ms->fdt));
231fda3f15bSXiaojuan Yang         g_free(nodename);
232fda3f15bSXiaojuan Yang     }
233fda3f15bSXiaojuan Yang 
234fda3f15bSXiaojuan Yang     /*cpu map */
235fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
236fda3f15bSXiaojuan Yang 
237fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
238fda3f15bSXiaojuan Yang         char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num);
239fda3f15bSXiaojuan Yang         char *map_path;
240fda3f15bSXiaojuan Yang 
241fda3f15bSXiaojuan Yang         if (ms->smp.threads > 1) {
242fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
243fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d/thread%d",
244fda3f15bSXiaojuan Yang                 num / (ms->smp.cores * ms->smp.threads),
245fda3f15bSXiaojuan Yang                 (num / ms->smp.threads) % ms->smp.cores,
246fda3f15bSXiaojuan Yang                 num % ms->smp.threads);
247fda3f15bSXiaojuan Yang         } else {
248fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
249fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d",
250fda3f15bSXiaojuan Yang                 num / ms->smp.cores,
251fda3f15bSXiaojuan Yang                 num % ms->smp.cores);
252fda3f15bSXiaojuan Yang         }
253fda3f15bSXiaojuan Yang         qemu_fdt_add_path(ms->fdt, map_path);
254fda3f15bSXiaojuan Yang         qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path);
255fda3f15bSXiaojuan Yang 
256fda3f15bSXiaojuan Yang         g_free(map_path);
257fda3f15bSXiaojuan Yang         g_free(cpu_path);
258fda3f15bSXiaojuan Yang     }
259fda3f15bSXiaojuan Yang }
260fda3f15bSXiaojuan Yang 
261fda3f15bSXiaojuan Yang static void fdt_add_fw_cfg_node(const LoongArchMachineState *lams)
262fda3f15bSXiaojuan Yang {
263fda3f15bSXiaojuan Yang     char *nodename;
264fda3f15bSXiaojuan Yang     hwaddr base = VIRT_FWCFG_BASE;
265fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
266fda3f15bSXiaojuan Yang 
267fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base);
268fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
269fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
270fda3f15bSXiaojuan Yang                             "compatible", "qemu,fw-cfg-mmio");
271fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
272feae45dcSXiaojuan Yang                                  2, base, 2, 0x18);
273fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
274fda3f15bSXiaojuan Yang     g_free(nodename);
275fda3f15bSXiaojuan Yang }
276fda3f15bSXiaojuan Yang 
277fda3f15bSXiaojuan Yang static void fdt_add_pcie_node(const LoongArchMachineState *lams)
278fda3f15bSXiaojuan Yang {
279fda3f15bSXiaojuan Yang     char *nodename;
28074725231SXiaojuan Yang     hwaddr base_mmio = VIRT_PCI_MEM_BASE;
28174725231SXiaojuan Yang     hwaddr size_mmio = VIRT_PCI_MEM_SIZE;
28274725231SXiaojuan Yang     hwaddr base_pio = VIRT_PCI_IO_BASE;
28374725231SXiaojuan Yang     hwaddr size_pio = VIRT_PCI_IO_SIZE;
28474725231SXiaojuan Yang     hwaddr base_pcie = VIRT_PCI_CFG_BASE;
28574725231SXiaojuan Yang     hwaddr size_pcie = VIRT_PCI_CFG_SIZE;
286fda3f15bSXiaojuan Yang     hwaddr base = base_pcie;
287fda3f15bSXiaojuan Yang 
288fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
289fda3f15bSXiaojuan Yang 
290fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/pcie@%" PRIx64, base);
291fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
292fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
293fda3f15bSXiaojuan Yang                             "compatible", "pci-host-ecam-generic");
294fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci");
295fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3);
296fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2);
297fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0);
298fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0,
29974725231SXiaojuan Yang                            PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1));
300fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
301fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
302fda3f15bSXiaojuan Yang                                  2, base_pcie, 2, size_pcie);
303fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges",
30474725231SXiaojuan Yang                                  1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET,
305fda3f15bSXiaojuan Yang                                  2, base_pio, 2, size_pio,
306fda3f15bSXiaojuan Yang                                  1, FDT_PCI_RANGE_MMIO, 2, base_mmio,
307fda3f15bSXiaojuan Yang                                  2, base_mmio, 2, size_mmio);
308fda3f15bSXiaojuan Yang     g_free(nodename);
309fda3f15bSXiaojuan Yang }
310fda3f15bSXiaojuan Yang 
311ee413a52SXiaojuan Yang static void fdt_add_irqchip_node(LoongArchMachineState *lams)
312ee413a52SXiaojuan Yang {
313ee413a52SXiaojuan Yang     MachineState *ms = MACHINE(lams);
314ee413a52SXiaojuan Yang     char *nodename;
315ee413a52SXiaojuan Yang     uint32_t irqchip_phandle;
316ee413a52SXiaojuan Yang 
317ee413a52SXiaojuan Yang     irqchip_phandle = qemu_fdt_alloc_phandle(ms->fdt);
318ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "interrupt-parent", irqchip_phandle);
319ee413a52SXiaojuan Yang 
320ee413a52SXiaojuan Yang     nodename = g_strdup_printf("/intc@%lx", VIRT_IOAPIC_REG_BASE);
321ee413a52SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
322ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 3);
323ee413a52SXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
324ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 0x2);
325ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 0x2);
326ee413a52SXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "ranges", NULL, 0);
327ee413a52SXiaojuan Yang 
328ee413a52SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
329ee413a52SXiaojuan Yang                             "loongarch,ls7a");
330ee413a52SXiaojuan Yang 
331ee413a52SXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
332ee413a52SXiaojuan Yang                                  2, VIRT_IOAPIC_REG_BASE,
333ee413a52SXiaojuan Yang                                  2, PCH_PIC_ROUTE_ENTRY_OFFSET);
334ee413a52SXiaojuan Yang 
335ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", irqchip_phandle);
336ee413a52SXiaojuan Yang     g_free(nodename);
337ee413a52SXiaojuan Yang }
338a8a506c3SXiaojuan Yang 
3390cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms,
3400cf1478dSTianrui Zhao                                 uint64_t base, uint64_t size, int node_id)
3410cf1478dSTianrui Zhao {
3420cf1478dSTianrui Zhao     char *nodename = g_strdup_printf("/memory@%" PRIx64, base);
3430cf1478dSTianrui Zhao 
3440cf1478dSTianrui Zhao     qemu_fdt_add_subnode(ms->fdt, nodename);
345b11f9814SSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, base, 0, size);
3460cf1478dSTianrui Zhao     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory");
3470cf1478dSTianrui Zhao 
3480cf1478dSTianrui Zhao     if (ms->numa_state && ms->numa_state->num_nodes) {
3490cf1478dSTianrui Zhao         qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id);
3500cf1478dSTianrui Zhao     }
3510cf1478dSTianrui Zhao 
3520cf1478dSTianrui Zhao     g_free(nodename);
3530cf1478dSTianrui Zhao }
3540cf1478dSTianrui Zhao 
3553efa6fa1SXiaojuan Yang static void virt_build_smbios(LoongArchMachineState *lams)
3563efa6fa1SXiaojuan Yang {
3573efa6fa1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
3583efa6fa1SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(lams);
3593efa6fa1SXiaojuan Yang     uint8_t *smbios_tables, *smbios_anchor;
3603efa6fa1SXiaojuan Yang     size_t smbios_tables_len, smbios_anchor_len;
3613efa6fa1SXiaojuan Yang     const char *product = "QEMU Virtual Machine";
3623efa6fa1SXiaojuan Yang 
3633efa6fa1SXiaojuan Yang     if (!lams->fw_cfg) {
3643efa6fa1SXiaojuan Yang         return;
3653efa6fa1SXiaojuan Yang     }
3663efa6fa1SXiaojuan Yang 
36769ea07a5SIgor Mammedov     smbios_set_defaults("QEMU", product, mc->name, true);
3683efa6fa1SXiaojuan Yang 
36969ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
37069ea07a5SIgor Mammedov                       NULL, 0,
37169ea07a5SIgor Mammedov                       &smbios_tables, &smbios_tables_len,
3723efa6fa1SXiaojuan Yang                       &smbios_anchor, &smbios_anchor_len, &error_fatal);
3733efa6fa1SXiaojuan Yang 
3743efa6fa1SXiaojuan Yang     if (smbios_anchor) {
3753efa6fa1SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/smbios/smbios-tables",
3763efa6fa1SXiaojuan Yang                         smbios_tables, smbios_tables_len);
3773efa6fa1SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/smbios/smbios-anchor",
3783efa6fa1SXiaojuan Yang                         smbios_anchor, smbios_anchor_len);
3793efa6fa1SXiaojuan Yang     }
3803efa6fa1SXiaojuan Yang }
3813efa6fa1SXiaojuan Yang 
3823efa6fa1SXiaojuan Yang static void virt_machine_done(Notifier *notifier, void *data)
3833efa6fa1SXiaojuan Yang {
3843efa6fa1SXiaojuan Yang     LoongArchMachineState *lams = container_of(notifier,
3853efa6fa1SXiaojuan Yang                                         LoongArchMachineState, machine_done);
3863efa6fa1SXiaojuan Yang     virt_build_smbios(lams);
387735143f1SXiaojuan Yang     loongarch_acpi_setup(lams);
3883efa6fa1SXiaojuan Yang }
3893efa6fa1SXiaojuan Yang 
3900d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque)
3910d588c4fSSong Gao {
3920d588c4fSSong Gao     LoongArchMachineState *s = container_of(notifier,
3930d588c4fSSong Gao                                    LoongArchMachineState, powerdown_notifier);
3940d588c4fSSong Gao 
3950d588c4fSSong Gao     acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS);
3960d588c4fSSong Gao }
3970d588c4fSSong Gao 
398252b8e68SSong Gao struct memmap_entry *memmap_table;
399252b8e68SSong Gao unsigned memmap_entries;
40027ad7564SXiaojuan Yang 
40127ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type)
40227ad7564SXiaojuan Yang {
40327ad7564SXiaojuan Yang     /* Ensure there are no duplicate entries. */
40427ad7564SXiaojuan Yang     for (unsigned i = 0; i < memmap_entries; i++) {
40527ad7564SXiaojuan Yang         assert(memmap_table[i].address != address);
40627ad7564SXiaojuan Yang     }
40727ad7564SXiaojuan Yang 
40827ad7564SXiaojuan Yang     memmap_table = g_renew(struct memmap_entry, memmap_table,
40927ad7564SXiaojuan Yang                            memmap_entries + 1);
41027ad7564SXiaojuan Yang     memmap_table[memmap_entries].address = cpu_to_le64(address);
41127ad7564SXiaojuan Yang     memmap_table[memmap_entries].length = cpu_to_le64(length);
41227ad7564SXiaojuan Yang     memmap_table[memmap_entries].type = cpu_to_le32(type);
41327ad7564SXiaojuan Yang     memmap_table[memmap_entries].reserved = 0;
41427ad7564SXiaojuan Yang     memmap_entries++;
41527ad7564SXiaojuan Yang }
41627ad7564SXiaojuan Yang 
417735143f1SXiaojuan Yang static DeviceState *create_acpi_ged(DeviceState *pch_pic, LoongArchMachineState *lams)
418735143f1SXiaojuan Yang {
419735143f1SXiaojuan Yang     DeviceState *dev;
420735143f1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
421735143f1SXiaojuan Yang     uint32_t event = ACPI_GED_PWR_DOWN_EVT;
422735143f1SXiaojuan Yang 
423735143f1SXiaojuan Yang     if (ms->ram_slots) {
424735143f1SXiaojuan Yang         event |= ACPI_GED_MEM_HOTPLUG_EVT;
425735143f1SXiaojuan Yang     }
426735143f1SXiaojuan Yang     dev = qdev_new(TYPE_ACPI_GED);
427735143f1SXiaojuan Yang     qdev_prop_set_uint32(dev, "ged-event", event);
428bec4be77SPhilippe Mathieu-Daudé     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
429735143f1SXiaojuan Yang 
430735143f1SXiaojuan Yang     /* ged event */
431735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR);
432735143f1SXiaojuan Yang     /* memory hotplug */
433735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR);
434735143f1SXiaojuan Yang     /* ged regs used for reset and power down */
435735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR);
436735143f1SXiaojuan Yang 
437735143f1SXiaojuan Yang     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
438456eb81fSBibo Mao                        qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE));
439735143f1SXiaojuan Yang     return dev;
440735143f1SXiaojuan Yang }
441735143f1SXiaojuan Yang 
442a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic)
443a1f7d78eSXiaojuan Yang {
444a1f7d78eSXiaojuan Yang     DeviceState *dev;
445a1f7d78eSXiaojuan Yang     SysBusDevice *sysbus;
446a1f7d78eSXiaojuan Yang     int i, irq;
447a1f7d78eSXiaojuan Yang     MemoryRegion *sysmem = get_system_memory();
448a1f7d78eSXiaojuan Yang 
449a1f7d78eSXiaojuan Yang     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
450a1f7d78eSXiaojuan Yang     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
451a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
452a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE);
453a1f7d78eSXiaojuan Yang     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
454a1f7d78eSXiaojuan Yang 
455a1f7d78eSXiaojuan Yang     sysbus = SYS_BUS_DEVICE(dev);
456a1f7d78eSXiaojuan Yang     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
457456eb81fSBibo Mao         irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i;
458a1f7d78eSXiaojuan Yang         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq));
459a1f7d78eSXiaojuan Yang     }
460a1f7d78eSXiaojuan Yang 
461a1f7d78eSXiaojuan Yang     memory_region_add_subregion(sysmem,
462a1f7d78eSXiaojuan Yang                                 VIRT_PLATFORM_BUS_BASEADDRESS,
463a1f7d78eSXiaojuan Yang                                 sysbus_mmio_get_region(sysbus, 0));
464a1f7d78eSXiaojuan Yang     return dev;
465a1f7d78eSXiaojuan Yang }
466a1f7d78eSXiaojuan Yang 
467735143f1SXiaojuan Yang static void loongarch_devices_init(DeviceState *pch_pic, LoongArchMachineState *lams)
468dc93b8dfSXiaojuan Yang {
469240294caSThomas Huth     MachineClass *mc = MACHINE_GET_CLASS(lams);
470dc93b8dfSXiaojuan Yang     DeviceState *gpex_dev;
471dc93b8dfSXiaojuan Yang     SysBusDevice *d;
472dc93b8dfSXiaojuan Yang     PCIBus *pci_bus;
473dc93b8dfSXiaojuan Yang     MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg;
47489daabe3SSong Gao     MemoryRegion *mmio_alias, *mmio_reg;
475dc93b8dfSXiaojuan Yang     int i;
476dc93b8dfSXiaojuan Yang 
477dc93b8dfSXiaojuan Yang     gpex_dev = qdev_new(TYPE_GPEX_HOST);
478dc93b8dfSXiaojuan Yang     d = SYS_BUS_DEVICE(gpex_dev);
479dc93b8dfSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
480dc93b8dfSXiaojuan Yang     pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus;
4811895b967SXiaojuan Yang     lams->pci_bus = pci_bus;
482dc93b8dfSXiaojuan Yang 
483dc93b8dfSXiaojuan Yang     /* Map only part size_ecam bytes of ECAM space */
484dc93b8dfSXiaojuan Yang     ecam_alias = g_new0(MemoryRegion, 1);
485dc93b8dfSXiaojuan Yang     ecam_reg = sysbus_mmio_get_region(d, 0);
486dc93b8dfSXiaojuan Yang     memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam",
48774725231SXiaojuan Yang                              ecam_reg, 0, VIRT_PCI_CFG_SIZE);
48874725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE,
489dc93b8dfSXiaojuan Yang                                 ecam_alias);
490dc93b8dfSXiaojuan Yang 
491dc93b8dfSXiaojuan Yang     /* Map PCI mem space */
492dc93b8dfSXiaojuan Yang     mmio_alias = g_new0(MemoryRegion, 1);
493dc93b8dfSXiaojuan Yang     mmio_reg = sysbus_mmio_get_region(d, 1);
494dc93b8dfSXiaojuan Yang     memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio",
49574725231SXiaojuan Yang                              mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE);
49674725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE,
497dc93b8dfSXiaojuan Yang                                 mmio_alias);
498dc93b8dfSXiaojuan Yang 
499dc93b8dfSXiaojuan Yang     /* Map PCI IO port space. */
500dc93b8dfSXiaojuan Yang     pio_alias = g_new0(MemoryRegion, 1);
501dc93b8dfSXiaojuan Yang     pio_reg = sysbus_mmio_get_region(d, 2);
502dc93b8dfSXiaojuan Yang     memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg,
50374725231SXiaojuan Yang                              VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE);
50474725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE,
505dc93b8dfSXiaojuan Yang                                 pio_alias);
506dc93b8dfSXiaojuan Yang 
507dc93b8dfSXiaojuan Yang     for (i = 0; i < GPEX_NUM_IRQS; i++) {
508dc93b8dfSXiaojuan Yang         sysbus_connect_irq(d, i,
509dc93b8dfSXiaojuan Yang                            qdev_get_gpio_in(pch_pic, 16 + i));
510dc93b8dfSXiaojuan Yang         gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i);
511dc93b8dfSXiaojuan Yang     }
512dc93b8dfSXiaojuan Yang 
51374725231SXiaojuan Yang     serial_mm_init(get_system_memory(), VIRT_UART_BASE, 0,
514dc93b8dfSXiaojuan Yang                    qdev_get_gpio_in(pch_pic,
515456eb81fSBibo Mao                                     VIRT_UART_IRQ - VIRT_GSI_BASE),
516dc93b8dfSXiaojuan Yang                    115200, serial_hd(0), DEVICE_LITTLE_ENDIAN);
517ca5bf7adSXiaojuan Yang     fdt_add_uart_node(lams);
518dc93b8dfSXiaojuan Yang 
519dc93b8dfSXiaojuan Yang     /* Network init */
52013af77eeSDavid Woodhouse     pci_init_nic_devices(pci_bus, mc->default_nic);
521dc93b8dfSXiaojuan Yang 
522dc93b8dfSXiaojuan Yang     /*
523dc93b8dfSXiaojuan Yang      * There are some invalid guest memory access.
524dc93b8dfSXiaojuan Yang      * Create some unimplemented devices to emulate this.
525dc93b8dfSXiaojuan Yang      */
526dc93b8dfSXiaojuan Yang     create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4);
52774725231SXiaojuan Yang     sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE,
528c117f68aSXiaojuan Yang                          qdev_get_gpio_in(pch_pic,
529456eb81fSBibo Mao                          VIRT_RTC_IRQ - VIRT_GSI_BASE));
530ca5bf7adSXiaojuan Yang     fdt_add_rtc_node(lams);
5319e6602d6SXiaojuan Yang 
532735143f1SXiaojuan Yang     /* acpi ged */
533735143f1SXiaojuan Yang     lams->acpi_ged = create_acpi_ged(pch_pic, lams);
534a1f7d78eSXiaojuan Yang     /* platform bus */
535a1f7d78eSXiaojuan Yang     lams->platform_bus_dev = create_platform_bus(pch_pic);
536dc93b8dfSXiaojuan Yang }
537dc93b8dfSXiaojuan Yang 
53869d9c74fSXiaojuan Yang static void loongarch_irq_init(LoongArchMachineState *lams)
53969d9c74fSXiaojuan Yang {
54069d9c74fSXiaojuan Yang     MachineState *ms = MACHINE(lams);
54169d9c74fSXiaojuan Yang     DeviceState *pch_pic, *pch_msi, *cpudev;
54269d9c74fSXiaojuan Yang     DeviceState *ipi, *extioi;
54369d9c74fSXiaojuan Yang     SysBusDevice *d;
54469d9c74fSXiaojuan Yang     LoongArchCPU *lacpu;
54569d9c74fSXiaojuan Yang     CPULoongArchState *env;
54669d9c74fSXiaojuan Yang     CPUState *cpu_state;
5476027d274STianrui Zhao     int cpu, pin, i, start, num;
548*a0663efdSSong Gao     uint32_t cpuintc_phandle;
54969d9c74fSXiaojuan Yang 
55069d9c74fSXiaojuan Yang     /*
55169d9c74fSXiaojuan Yang      * The connection of interrupts:
55269d9c74fSXiaojuan Yang      *   +-----+    +---------+     +-------+
55369d9c74fSXiaojuan Yang      *   | IPI |--> | CPUINTC | <-- | Timer |
55469d9c74fSXiaojuan Yang      *   +-----+    +---------+     +-------+
55569d9c74fSXiaojuan Yang      *                  ^
55669d9c74fSXiaojuan Yang      *                  |
55769d9c74fSXiaojuan Yang      *            +---------+
55869d9c74fSXiaojuan Yang      *            | EIOINTC |
55969d9c74fSXiaojuan Yang      *            +---------+
56069d9c74fSXiaojuan Yang      *             ^       ^
56169d9c74fSXiaojuan Yang      *             |       |
56269d9c74fSXiaojuan Yang      *      +---------+ +---------+
56369d9c74fSXiaojuan Yang      *      | PCH-PIC | | PCH-MSI |
56469d9c74fSXiaojuan Yang      *      +---------+ +---------+
56569d9c74fSXiaojuan Yang      *        ^      ^          ^
56669d9c74fSXiaojuan Yang      *        |      |          |
56769d9c74fSXiaojuan Yang      * +--------+ +---------+ +---------+
56869d9c74fSXiaojuan Yang      * | UARTs  | | Devices | | Devices |
56969d9c74fSXiaojuan Yang      * +--------+ +---------+ +---------+
57069d9c74fSXiaojuan Yang      */
5715e90b8dbSBibo Mao 
5725e90b8dbSBibo Mao     /* Create IPI device */
5735e90b8dbSBibo Mao     ipi = qdev_new(TYPE_LOONGARCH_IPI);
5745e90b8dbSBibo Mao     qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus);
5755e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal);
5765e90b8dbSBibo Mao 
5775e90b8dbSBibo Mao     /* IPI iocsr memory region */
5785e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, SMP_IPI_MAILBOX,
5795e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0));
5805e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, MAIL_SEND_ADDR,
5815e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1));
5825e90b8dbSBibo Mao 
583*a0663efdSSong Gao     /* Add cpu interrupt-controller */
584*a0663efdSSong Gao     fdt_add_cpuic_node(lams, &cpuintc_phandle);
585*a0663efdSSong Gao 
58669d9c74fSXiaojuan Yang     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
58769d9c74fSXiaojuan Yang         cpu_state = qemu_get_cpu(cpu);
58869d9c74fSXiaojuan Yang         cpudev = DEVICE(cpu_state);
58969d9c74fSXiaojuan Yang         lacpu = LOONGARCH_CPU(cpu_state);
59069d9c74fSXiaojuan Yang         env = &(lacpu->env);
5915e90b8dbSBibo Mao         env->address_space_iocsr = &lams->as_iocsr;
59278464f02SSong Gao 
59369d9c74fSXiaojuan Yang         /* connect ipi irq to cpu irq */
5945e90b8dbSBibo Mao         qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI));
595758a7475STianrui Zhao         env->ipistate = ipi;
59669d9c74fSXiaojuan Yang     }
59769d9c74fSXiaojuan Yang 
5985e90b8dbSBibo Mao     /* Create EXTIOI device */
5995e90b8dbSBibo Mao     extioi = qdev_new(TYPE_LOONGARCH_EXTIOI);
60010a8f7d2SBibo Mao     qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus);
6015e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal);
6025e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, APIC_BASE,
6035e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0));
6045e90b8dbSBibo Mao 
60569d9c74fSXiaojuan Yang     /*
60669d9c74fSXiaojuan Yang      * connect ext irq to the cpu irq
60769d9c74fSXiaojuan Yang      * cpu_pin[9:2] <= intc_pin[7:0]
60869d9c74fSXiaojuan Yang      */
60910a8f7d2SBibo Mao     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
61069d9c74fSXiaojuan Yang         cpudev = DEVICE(qemu_get_cpu(cpu));
61169d9c74fSXiaojuan Yang         for (pin = 0; pin < LS3A_INTC_IP; pin++) {
61269d9c74fSXiaojuan Yang             qdev_connect_gpio_out(extioi, (cpu * 8 + pin),
61369d9c74fSXiaojuan Yang                                   qdev_get_gpio_in(cpudev, pin + 2));
61469d9c74fSXiaojuan Yang         }
61569d9c74fSXiaojuan Yang     }
61669d9c74fSXiaojuan Yang 
61769d9c74fSXiaojuan Yang     pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC);
618f4d10ce8STianrui Zhao     num = VIRT_PCH_PIC_IRQ_NUM;
619270950b4STianrui Zhao     qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num);
62069d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_pic);
62169d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
62274725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE,
62369d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 0));
62469d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
62574725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET,
62669d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 1));
62769d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
62874725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO,
62969d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 2));
63069d9c74fSXiaojuan Yang 
631270950b4STianrui Zhao     /* Connect pch_pic irqs to extioi */
63278bcc3ccSSong Gao     for (i = 0; i < num; i++) {
63369d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i));
63469d9c74fSXiaojuan Yang     }
63569d9c74fSXiaojuan Yang 
63669d9c74fSXiaojuan Yang     pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI);
637270950b4STianrui Zhao     start   =  num;
6386027d274STianrui Zhao     num = EXTIOI_IRQS - start;
6396027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_base", start);
6406027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_num", num);
64169d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_msi);
64269d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
64374725231SXiaojuan Yang     sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW);
6446027d274STianrui Zhao     for (i = 0; i < num; i++) {
6456027d274STianrui Zhao         /* Connect pch_msi irqs to extioi */
64669d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i,
6476027d274STianrui Zhao                               qdev_get_gpio_in(extioi, i + start));
64869d9c74fSXiaojuan Yang     }
649dc93b8dfSXiaojuan Yang 
650735143f1SXiaojuan Yang     loongarch_devices_init(pch_pic, lams);
65169d9c74fSXiaojuan Yang }
65269d9c74fSXiaojuan Yang 
65398afb0d4SXiaojuan Yang static void loongarch_firmware_init(LoongArchMachineState *lams)
65498afb0d4SXiaojuan Yang {
65598afb0d4SXiaojuan Yang     char *filename = MACHINE(lams)->firmware;
65698afb0d4SXiaojuan Yang     char *bios_name = NULL;
657c6e9847fSXianglai Li     int bios_size, i;
658c6e9847fSXianglai Li     BlockBackend *pflash_blk0;
659c6e9847fSXianglai Li     MemoryRegion *mr;
66098afb0d4SXiaojuan Yang 
66198afb0d4SXiaojuan Yang     lams->bios_loaded = false;
662288431a1SXiaojuan Yang 
663c6e9847fSXianglai Li     /* Map legacy -drive if=pflash to machine properties */
664c6e9847fSXianglai Li     for (i = 0; i < ARRAY_SIZE(lams->flash); i++) {
665c6e9847fSXianglai Li         pflash_cfi01_legacy_drive(lams->flash[i],
666c6e9847fSXianglai Li                                   drive_get(IF_PFLASH, 0, i));
667c6e9847fSXianglai Li     }
668c6e9847fSXianglai Li 
669288431a1SXiaojuan Yang     virt_flash_map(lams, get_system_memory());
670288431a1SXiaojuan Yang 
671c6e9847fSXianglai Li     pflash_blk0 = pflash_cfi01_get_blk(lams->flash[0]);
672c6e9847fSXianglai Li 
673c6e9847fSXianglai Li     if (pflash_blk0) {
674c6e9847fSXianglai Li         if (filename) {
675c6e9847fSXianglai Li             error_report("cannot use both '-bios' and '-drive if=pflash'"
676c6e9847fSXianglai Li                          "options at once");
677c6e9847fSXianglai Li             exit(1);
678c6e9847fSXianglai Li         }
679c6e9847fSXianglai Li         lams->bios_loaded = true;
680c6e9847fSXianglai Li         return;
681c6e9847fSXianglai Li     }
682c6e9847fSXianglai Li 
68398afb0d4SXiaojuan Yang     if (filename) {
68498afb0d4SXiaojuan Yang         bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename);
68598afb0d4SXiaojuan Yang         if (!bios_name) {
68698afb0d4SXiaojuan Yang             error_report("Could not find ROM image '%s'", filename);
68798afb0d4SXiaojuan Yang             exit(1);
68898afb0d4SXiaojuan Yang         }
68998afb0d4SXiaojuan Yang 
690c6e9847fSXianglai Li         mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lams->flash[0]), 0);
691c6e9847fSXianglai Li         bios_size = load_image_mr(bios_name, mr);
69298afb0d4SXiaojuan Yang         if (bios_size < 0) {
69398afb0d4SXiaojuan Yang             error_report("Could not load ROM image '%s'", bios_name);
69498afb0d4SXiaojuan Yang             exit(1);
69598afb0d4SXiaojuan Yang         }
69698afb0d4SXiaojuan Yang         g_free(bios_name);
69798afb0d4SXiaojuan Yang         lams->bios_loaded = true;
69898afb0d4SXiaojuan Yang     }
69998afb0d4SXiaojuan Yang }
70098afb0d4SXiaojuan Yang 
701fb1cd3a2SXiaojuan Yang 
7025e90b8dbSBibo Mao static void loongarch_qemu_write(void *opaque, hwaddr addr,
7035e90b8dbSBibo Mao                                  uint64_t val, unsigned size)
7045e90b8dbSBibo Mao {
7055e90b8dbSBibo Mao }
7065e90b8dbSBibo Mao 
7075e90b8dbSBibo Mao static uint64_t loongarch_qemu_read(void *opaque, hwaddr addr, unsigned size)
7085e90b8dbSBibo Mao {
7095e90b8dbSBibo Mao     switch (addr) {
7105e90b8dbSBibo Mao     case VERSION_REG:
7115e90b8dbSBibo Mao         return 0x11ULL;
7125e90b8dbSBibo Mao     case FEATURE_REG:
7135e90b8dbSBibo Mao         return 1ULL << IOCSRF_MSI | 1ULL << IOCSRF_EXTIOI |
7145e90b8dbSBibo Mao                1ULL << IOCSRF_CSRIPI;
7155e90b8dbSBibo Mao     case VENDOR_REG:
7165e90b8dbSBibo Mao         return 0x6e6f73676e6f6f4cULL; /* "Loongson" */
7175e90b8dbSBibo Mao     case CPUNAME_REG:
7185e90b8dbSBibo Mao         return 0x303030354133ULL;     /* "3A5000" */
7195e90b8dbSBibo Mao     case MISC_FUNC_REG:
7205e90b8dbSBibo Mao         return 1ULL << IOCSRM_EXTIOI_EN;
7215e90b8dbSBibo Mao     }
7225e90b8dbSBibo Mao     return 0ULL;
7235e90b8dbSBibo Mao }
7245e90b8dbSBibo Mao 
7255e90b8dbSBibo Mao static const MemoryRegionOps loongarch_qemu_ops = {
7265e90b8dbSBibo Mao     .read = loongarch_qemu_read,
7275e90b8dbSBibo Mao     .write = loongarch_qemu_write,
7285e90b8dbSBibo Mao     .endianness = DEVICE_LITTLE_ENDIAN,
7295e90b8dbSBibo Mao     .valid = {
7305e90b8dbSBibo Mao         .min_access_size = 4,
7315e90b8dbSBibo Mao         .max_access_size = 8,
7325e90b8dbSBibo Mao     },
7335e90b8dbSBibo Mao     .impl = {
7345e90b8dbSBibo Mao         .min_access_size = 8,
7355e90b8dbSBibo Mao         .max_access_size = 8,
7365e90b8dbSBibo Mao     },
7375e90b8dbSBibo Mao };
7385e90b8dbSBibo Mao 
739a8a506c3SXiaojuan Yang static void loongarch_init(MachineState *machine)
740a8a506c3SXiaojuan Yang {
741fb1cd3a2SXiaojuan Yang     LoongArchCPU *lacpu;
742a8a506c3SXiaojuan Yang     const char *cpu_model = machine->cpu_type;
743a8a506c3SXiaojuan Yang     ram_addr_t offset = 0;
744a8a506c3SXiaojuan Yang     ram_addr_t ram_size = machine->ram_size;
7450cf1478dSTianrui Zhao     uint64_t highram_size = 0, phyAddr = 0;
746a8a506c3SXiaojuan Yang     MemoryRegion *address_space_mem = get_system_memory();
747a8a506c3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(machine);
7480cf1478dSTianrui Zhao     int nb_numa_nodes = machine->numa_state->num_nodes;
7490cf1478dSTianrui Zhao     NodeInfo *numa_info = machine->numa_state->nodes;
750a8a506c3SXiaojuan Yang     int i;
7518f30771cSTianrui Zhao     const CPUArchIdList *possible_cpus;
7528f30771cSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(machine);
7538f30771cSTianrui Zhao     CPUState *cpu;
7540cf1478dSTianrui Zhao     char *ramName = NULL;
755a8a506c3SXiaojuan Yang 
756a8a506c3SXiaojuan Yang     if (!cpu_model) {
757a8a506c3SXiaojuan Yang         cpu_model = LOONGARCH_CPU_TYPE_NAME("la464");
758a8a506c3SXiaojuan Yang     }
759a8a506c3SXiaojuan Yang 
760a8a506c3SXiaojuan Yang     if (ram_size < 1 * GiB) {
761a8a506c3SXiaojuan Yang         error_report("ram_size must be greater than 1G.");
762a8a506c3SXiaojuan Yang         exit(1);
763a8a506c3SXiaojuan Yang     }
764fda3f15bSXiaojuan Yang     create_fdt(lams);
7658f30771cSTianrui Zhao 
7665e90b8dbSBibo Mao     /* Create IOCSR space */
7675e90b8dbSBibo Mao     memory_region_init_io(&lams->system_iocsr, OBJECT(machine), NULL,
7685e90b8dbSBibo Mao                           machine, "iocsr", UINT64_MAX);
7695e90b8dbSBibo Mao     address_space_init(&lams->as_iocsr, &lams->system_iocsr, "IOCSR");
7705e90b8dbSBibo Mao     memory_region_init_io(&lams->iocsr_mem, OBJECT(machine),
7715e90b8dbSBibo Mao                           &loongarch_qemu_ops,
7725e90b8dbSBibo Mao                           machine, "iocsr_misc", 0x428);
7735e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, 0, &lams->iocsr_mem);
7745e90b8dbSBibo Mao 
7755e90b8dbSBibo Mao     /* Init CPUs */
7768f30771cSTianrui Zhao     possible_cpus = mc->possible_cpu_arch_ids(machine);
7778f30771cSTianrui Zhao     for (i = 0; i < possible_cpus->len; i++) {
7788f30771cSTianrui Zhao         cpu = cpu_create(machine->cpu_type);
7798f30771cSTianrui Zhao         cpu->cpu_index = i;
78097e03106SPhilippe Mathieu-Daudé         machine->possible_cpus->cpus[i].cpu = cpu;
78114f21f67SBibo Mao         lacpu = LOONGARCH_CPU(cpu);
78214f21f67SBibo Mao         lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id;
783a8a506c3SXiaojuan Yang     }
784fda3f15bSXiaojuan Yang     fdt_add_cpu_nodes(lams);
7850cf1478dSTianrui Zhao 
7860cf1478dSTianrui Zhao     /* Node0 memory */
7870cf1478dSTianrui Zhao     memmap_add_entry(VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 1);
7880cf1478dSTianrui Zhao     fdt_add_memory_node(machine, VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 0);
7890cf1478dSTianrui Zhao     memory_region_init_alias(&lams->lowmem, NULL, "loongarch.node0.lowram",
7900cf1478dSTianrui Zhao                              machine->ram, offset, VIRT_LOWMEM_SIZE);
7910cf1478dSTianrui Zhao     memory_region_add_subregion(address_space_mem, phyAddr, &lams->lowmem);
7920cf1478dSTianrui Zhao 
7930cf1478dSTianrui Zhao     offset += VIRT_LOWMEM_SIZE;
7940cf1478dSTianrui Zhao     if (nb_numa_nodes > 0) {
7950cf1478dSTianrui Zhao         assert(numa_info[0].node_mem > VIRT_LOWMEM_SIZE);
7960cf1478dSTianrui Zhao         highram_size = numa_info[0].node_mem - VIRT_LOWMEM_SIZE;
7970cf1478dSTianrui Zhao     } else {
7980cf1478dSTianrui Zhao         highram_size = ram_size - VIRT_LOWMEM_SIZE;
7990cf1478dSTianrui Zhao     }
8000cf1478dSTianrui Zhao     phyAddr = VIRT_HIGHMEM_BASE;
8010cf1478dSTianrui Zhao     memmap_add_entry(phyAddr, highram_size, 1);
8020cf1478dSTianrui Zhao     fdt_add_memory_node(machine, phyAddr, highram_size, 0);
8030cf1478dSTianrui Zhao     memory_region_init_alias(&lams->highmem, NULL, "loongarch.node0.highram",
804a8a506c3SXiaojuan Yang                               machine->ram, offset, highram_size);
8050cf1478dSTianrui Zhao     memory_region_add_subregion(address_space_mem, phyAddr, &lams->highmem);
8060cf1478dSTianrui Zhao 
8070cf1478dSTianrui Zhao     /* Node1 - Nodemax memory */
8080cf1478dSTianrui Zhao     offset += highram_size;
8090cf1478dSTianrui Zhao     phyAddr += highram_size;
8100cf1478dSTianrui Zhao 
8110cf1478dSTianrui Zhao     for (i = 1; i < nb_numa_nodes; i++) {
8120cf1478dSTianrui Zhao         MemoryRegion *nodemem = g_new(MemoryRegion, 1);
8130cf1478dSTianrui Zhao         ramName = g_strdup_printf("loongarch.node%d.ram", i);
8140cf1478dSTianrui Zhao         memory_region_init_alias(nodemem, NULL, ramName, machine->ram,
8150cf1478dSTianrui Zhao                                  offset,  numa_info[i].node_mem);
8160cf1478dSTianrui Zhao         memory_region_add_subregion(address_space_mem, phyAddr, nodemem);
8170cf1478dSTianrui Zhao         memmap_add_entry(phyAddr, numa_info[i].node_mem, 1);
8180cf1478dSTianrui Zhao         fdt_add_memory_node(machine, phyAddr, numa_info[i].node_mem, i);
8190cf1478dSTianrui Zhao         offset += numa_info[i].node_mem;
8200cf1478dSTianrui Zhao         phyAddr += numa_info[i].node_mem;
8210cf1478dSTianrui Zhao     }
822c3da26f3SXiaojuan Yang 
823c3da26f3SXiaojuan Yang     /* initialize device memory address space */
824c3da26f3SXiaojuan Yang     if (machine->ram_size < machine->maxram_size) {
825c3da26f3SXiaojuan Yang         ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
826b13e115fSDavid Hildenbrand         hwaddr device_mem_base;
827c3da26f3SXiaojuan Yang 
828c3da26f3SXiaojuan Yang         if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
829c3da26f3SXiaojuan Yang             error_report("unsupported amount of memory slots: %"PRIu64,
830c3da26f3SXiaojuan Yang                          machine->ram_slots);
831c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
832c3da26f3SXiaojuan Yang         }
833c3da26f3SXiaojuan Yang 
834c3da26f3SXiaojuan Yang         if (QEMU_ALIGN_UP(machine->maxram_size,
835c3da26f3SXiaojuan Yang                           TARGET_PAGE_SIZE) != machine->maxram_size) {
836c3da26f3SXiaojuan Yang             error_report("maximum memory size must by aligned to multiple of "
837c3da26f3SXiaojuan Yang                          "%d bytes", TARGET_PAGE_SIZE);
838c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
839c3da26f3SXiaojuan Yang         }
840c3da26f3SXiaojuan Yang         /* device memory base is the top of high memory address. */
841b13e115fSDavid Hildenbrand         device_mem_base = ROUND_UP(VIRT_HIGHMEM_BASE + highram_size, 1 * GiB);
842b13e115fSDavid Hildenbrand         machine_memory_devices_init(machine, device_mem_base, device_mem_size);
843c3da26f3SXiaojuan Yang     }
844c3da26f3SXiaojuan Yang 
84598afb0d4SXiaojuan Yang     /* load the BIOS image. */
84698afb0d4SXiaojuan Yang     loongarch_firmware_init(lams);
84798afb0d4SXiaojuan Yang 
84827ad7564SXiaojuan Yang     /* fw_cfg init */
84927ad7564SXiaojuan Yang     lams->fw_cfg = loongarch_fw_cfg_init(ram_size, machine);
85027ad7564SXiaojuan Yang     rom_set_fw(lams->fw_cfg);
85127ad7564SXiaojuan Yang     if (lams->fw_cfg != NULL) {
85227ad7564SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/memmap",
85327ad7564SXiaojuan Yang                         memmap_table,
85427ad7564SXiaojuan Yang                         sizeof(struct memmap_entry) * (memmap_entries));
85527ad7564SXiaojuan Yang     }
856fda3f15bSXiaojuan Yang     fdt_add_fw_cfg_node(lams);
857288431a1SXiaojuan Yang     fdt_add_flash_node(lams);
858d771ca1cSSong Gao 
85969d9c74fSXiaojuan Yang     /* Initialize the IO interrupt subsystem */
86069d9c74fSXiaojuan Yang     loongarch_irq_init(lams);
861ee413a52SXiaojuan Yang     fdt_add_irqchip_node(lams);
862a1f7d78eSXiaojuan Yang     platform_bus_add_all_fdt_nodes(machine->fdt, "/intc",
863a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_BASEADDRESS,
864a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_SIZE,
865a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_IRQ);
8663efa6fa1SXiaojuan Yang     lams->machine_done.notify = virt_machine_done;
8673efa6fa1SXiaojuan Yang     qemu_add_machine_init_done_notifier(&lams->machine_done);
8680d588c4fSSong Gao      /* connect powerdown request */
8690d588c4fSSong Gao     lams->powerdown_notifier.notify = virt_powerdown_req;
8700d588c4fSSong Gao     qemu_register_powerdown_notifier(&lams->powerdown_notifier);
8710d588c4fSSong Gao 
872fda3f15bSXiaojuan Yang     fdt_add_pcie_node(lams);
87302183693SXiaojuan Yang     /*
87446b21de2SSong Gao      * Since lowmem region starts from 0 and Linux kernel legacy start address
87546b21de2SSong Gao      * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer
87646b21de2SSong Gao      * access. FDT size limit with 1 MiB.
87702183693SXiaojuan Yang      * Put the FDT into the memory map as a ROM image: this will ensure
87802183693SXiaojuan Yang      * the FDT is copied again upon reset, even if addr points into RAM.
87902183693SXiaojuan Yang      */
88002183693SXiaojuan Yang     qemu_fdt_dumpdtb(machine->fdt, lams->fdt_size);
88160423851SSong Gao     rom_add_blob_fixed_as("fdt", machine->fdt, lams->fdt_size, FDT_BASE,
882d771ca1cSSong Gao                           &address_space_memory);
883d771ca1cSSong Gao     qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds,
88460423851SSong Gao             rom_ptr_for_as(&address_space_memory, FDT_BASE, lams->fdt_size));
885d771ca1cSSong Gao 
886d771ca1cSSong Gao     lams->bootinfo.ram_size = ram_size;
887d771ca1cSSong Gao     loongarch_load_kernel(machine, &lams->bootinfo);
888a8a506c3SXiaojuan Yang }
889a8a506c3SXiaojuan Yang 
890735143f1SXiaojuan Yang bool loongarch_is_acpi_enabled(LoongArchMachineState *lams)
891735143f1SXiaojuan Yang {
892735143f1SXiaojuan Yang     if (lams->acpi == ON_OFF_AUTO_OFF) {
893735143f1SXiaojuan Yang         return false;
894735143f1SXiaojuan Yang     }
895735143f1SXiaojuan Yang     return true;
896735143f1SXiaojuan Yang }
897735143f1SXiaojuan Yang 
898735143f1SXiaojuan Yang static void loongarch_get_acpi(Object *obj, Visitor *v, const char *name,
899735143f1SXiaojuan Yang                                void *opaque, Error **errp)
900735143f1SXiaojuan Yang {
901735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
902735143f1SXiaojuan Yang     OnOffAuto acpi = lams->acpi;
903735143f1SXiaojuan Yang 
904735143f1SXiaojuan Yang     visit_type_OnOffAuto(v, name, &acpi, errp);
905735143f1SXiaojuan Yang }
906735143f1SXiaojuan Yang 
907735143f1SXiaojuan Yang static void loongarch_set_acpi(Object *obj, Visitor *v, const char *name,
908735143f1SXiaojuan Yang                                void *opaque, Error **errp)
909735143f1SXiaojuan Yang {
910735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
911735143f1SXiaojuan Yang 
912735143f1SXiaojuan Yang     visit_type_OnOffAuto(v, name, &lams->acpi, errp);
913735143f1SXiaojuan Yang }
914735143f1SXiaojuan Yang 
915735143f1SXiaojuan Yang static void loongarch_machine_initfn(Object *obj)
916735143f1SXiaojuan Yang {
917735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
918735143f1SXiaojuan Yang 
919735143f1SXiaojuan Yang     lams->acpi = ON_OFF_AUTO_AUTO;
920735143f1SXiaojuan Yang     lams->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
921735143f1SXiaojuan Yang     lams->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
922288431a1SXiaojuan Yang     virt_flash_create(lams);
923735143f1SXiaojuan Yang }
924735143f1SXiaojuan Yang 
925c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev)
926c3da26f3SXiaojuan Yang {
927c3da26f3SXiaojuan Yang     /* we only support pc dimm now */
928c3da26f3SXiaojuan Yang     return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) &&
929c3da26f3SXiaojuan Yang            !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
930c3da26f3SXiaojuan Yang }
931c3da26f3SXiaojuan Yang 
932c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
933c3da26f3SXiaojuan Yang                                  Error **errp)
934c3da26f3SXiaojuan Yang {
935c3da26f3SXiaojuan Yang     pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), NULL, errp);
936c3da26f3SXiaojuan Yang }
937c3da26f3SXiaojuan Yang 
938c3da26f3SXiaojuan Yang static void virt_machine_device_pre_plug(HotplugHandler *hotplug_dev,
939c3da26f3SXiaojuan Yang                                             DeviceState *dev, Error **errp)
940c3da26f3SXiaojuan Yang {
941c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
942c3da26f3SXiaojuan Yang         virt_mem_pre_plug(hotplug_dev, dev, errp);
943c3da26f3SXiaojuan Yang     }
944c3da26f3SXiaojuan Yang }
945c3da26f3SXiaojuan Yang 
946c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev,
947c3da26f3SXiaojuan Yang                                      DeviceState *dev, Error **errp)
948c3da26f3SXiaojuan Yang {
949c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
950c3da26f3SXiaojuan Yang 
951c3da26f3SXiaojuan Yang     /* the acpi ged is always exist */
952c3da26f3SXiaojuan Yang     hotplug_handler_unplug_request(HOTPLUG_HANDLER(lams->acpi_ged), dev,
953c3da26f3SXiaojuan Yang                                    errp);
954c3da26f3SXiaojuan Yang }
955c3da26f3SXiaojuan Yang 
956c3da26f3SXiaojuan Yang static void virt_machine_device_unplug_request(HotplugHandler *hotplug_dev,
957c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
958c3da26f3SXiaojuan Yang {
959c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
960c3da26f3SXiaojuan Yang         virt_mem_unplug_request(hotplug_dev, dev, errp);
961c3da26f3SXiaojuan Yang     }
962c3da26f3SXiaojuan Yang }
963c3da26f3SXiaojuan Yang 
964c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev,
965c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
966c3da26f3SXiaojuan Yang {
967c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
968c3da26f3SXiaojuan Yang 
969c3da26f3SXiaojuan Yang     hotplug_handler_unplug(HOTPLUG_HANDLER(lams->acpi_ged), dev, errp);
970c3da26f3SXiaojuan Yang     pc_dimm_unplug(PC_DIMM(dev), MACHINE(lams));
971c3da26f3SXiaojuan Yang     qdev_unrealize(dev);
972c3da26f3SXiaojuan Yang }
973c3da26f3SXiaojuan Yang 
974c3da26f3SXiaojuan Yang static void virt_machine_device_unplug(HotplugHandler *hotplug_dev,
975c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
976c3da26f3SXiaojuan Yang {
977c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
978c3da26f3SXiaojuan Yang         virt_mem_unplug(hotplug_dev, dev, errp);
979c3da26f3SXiaojuan Yang     }
980c3da26f3SXiaojuan Yang }
981c3da26f3SXiaojuan Yang 
982c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev,
983c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
984c3da26f3SXiaojuan Yang {
985c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
986c3da26f3SXiaojuan Yang 
987c3da26f3SXiaojuan Yang     pc_dimm_plug(PC_DIMM(dev), MACHINE(lams));
988c3da26f3SXiaojuan Yang     hotplug_handler_plug(HOTPLUG_HANDLER(lams->acpi_ged),
989c3da26f3SXiaojuan Yang                          dev, &error_abort);
990c3da26f3SXiaojuan Yang }
991c3da26f3SXiaojuan Yang 
992e27e5357SXiaojuan Yang static void loongarch_machine_device_plug_cb(HotplugHandler *hotplug_dev,
993e27e5357SXiaojuan Yang                                         DeviceState *dev, Error **errp)
994e27e5357SXiaojuan Yang {
995e27e5357SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
996e27e5357SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(lams);
997e27e5357SXiaojuan Yang 
998e27e5357SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev)) {
999e27e5357SXiaojuan Yang         if (lams->platform_bus_dev) {
1000e27e5357SXiaojuan Yang             platform_bus_link_device(PLATFORM_BUS_DEVICE(lams->platform_bus_dev),
1001e27e5357SXiaojuan Yang                                      SYS_BUS_DEVICE(dev));
1002e27e5357SXiaojuan Yang         }
1003c3da26f3SXiaojuan Yang     } else if (memhp_type_supported(dev)) {
1004c3da26f3SXiaojuan Yang         virt_mem_plug(hotplug_dev, dev, errp);
1005e27e5357SXiaojuan Yang     }
1006e27e5357SXiaojuan Yang }
1007e27e5357SXiaojuan Yang 
1008e27e5357SXiaojuan Yang static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
1009e27e5357SXiaojuan Yang                                                         DeviceState *dev)
1010e27e5357SXiaojuan Yang {
1011e27e5357SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(machine);
1012e27e5357SXiaojuan Yang 
1013c3da26f3SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev) ||
1014c3da26f3SXiaojuan Yang         memhp_type_supported(dev)) {
1015e27e5357SXiaojuan Yang         return HOTPLUG_HANDLER(machine);
1016e27e5357SXiaojuan Yang     }
1017e27e5357SXiaojuan Yang     return NULL;
1018e27e5357SXiaojuan Yang }
1019e27e5357SXiaojuan Yang 
10208f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms)
10218f30771cSTianrui Zhao {
10228f30771cSTianrui Zhao     int n;
10238f30771cSTianrui Zhao     unsigned int max_cpus = ms->smp.max_cpus;
10248f30771cSTianrui Zhao 
10258f30771cSTianrui Zhao     if (ms->possible_cpus) {
10268f30771cSTianrui Zhao         assert(ms->possible_cpus->len == max_cpus);
10278f30771cSTianrui Zhao         return ms->possible_cpus;
10288f30771cSTianrui Zhao     }
10298f30771cSTianrui Zhao 
10308f30771cSTianrui Zhao     ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
10318f30771cSTianrui Zhao                                   sizeof(CPUArchId) * max_cpus);
10328f30771cSTianrui Zhao     ms->possible_cpus->len = max_cpus;
10338f30771cSTianrui Zhao     for (n = 0; n < ms->possible_cpus->len; n++) {
10348f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].type = ms->cpu_type;
10358f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].arch_id = n;
1036f3323883STianrui Zhao 
1037f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_socket_id = true;
1038f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.socket_id  =
1039f3323883STianrui Zhao                                    n / (ms->smp.cores * ms->smp.threads);
10408f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].props.has_core_id = true;
1041f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.core_id =
1042f3323883STianrui Zhao                                    n / ms->smp.threads % ms->smp.cores;
1043f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_thread_id = true;
1044f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads;
10458f30771cSTianrui Zhao     }
10468f30771cSTianrui Zhao     return ms->possible_cpus;
10478f30771cSTianrui Zhao }
10488f30771cSTianrui Zhao 
10490cf1478dSTianrui Zhao static CpuInstanceProperties
10500cf1478dSTianrui Zhao virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
10510cf1478dSTianrui Zhao {
10520cf1478dSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(ms);
10530cf1478dSTianrui Zhao     const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
10540cf1478dSTianrui Zhao 
10550cf1478dSTianrui Zhao     assert(cpu_index < possible_cpus->len);
10560cf1478dSTianrui Zhao     return possible_cpus->cpus[cpu_index].props;
10570cf1478dSTianrui Zhao }
10580cf1478dSTianrui Zhao 
10590cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx)
10600cf1478dSTianrui Zhao {
10610cf1478dSTianrui Zhao     int64_t nidx = 0;
10620cf1478dSTianrui Zhao 
10630cf1478dSTianrui Zhao     if (ms->numa_state->num_nodes) {
10640cf1478dSTianrui Zhao         nidx = idx / (ms->smp.cpus / ms->numa_state->num_nodes);
10650cf1478dSTianrui Zhao         if (ms->numa_state->num_nodes <= nidx) {
10660cf1478dSTianrui Zhao             nidx = ms->numa_state->num_nodes - 1;
10670cf1478dSTianrui Zhao         }
10680cf1478dSTianrui Zhao     }
10690cf1478dSTianrui Zhao     return nidx;
10700cf1478dSTianrui Zhao }
10710cf1478dSTianrui Zhao 
1072a8a506c3SXiaojuan Yang static void loongarch_class_init(ObjectClass *oc, void *data)
1073a8a506c3SXiaojuan Yang {
1074a8a506c3SXiaojuan Yang     MachineClass *mc = MACHINE_CLASS(oc);
1075e27e5357SXiaojuan Yang     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1076a8a506c3SXiaojuan Yang 
1077a8a506c3SXiaojuan Yang     mc->desc = "Loongson-3A5000 LS7A1000 machine";
1078a8a506c3SXiaojuan Yang     mc->init = loongarch_init;
1079a8a506c3SXiaojuan Yang     mc->default_ram_size = 1 * GiB;
1080a8a506c3SXiaojuan Yang     mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464");
1081a8a506c3SXiaojuan Yang     mc->default_ram_id = "loongarch.ram";
1082646c39b2SSong Gao     mc->max_cpus = LOONGARCH_MAX_CPUS;
1083a8a506c3SXiaojuan Yang     mc->is_default = 1;
1084a8a506c3SXiaojuan Yang     mc->default_kernel_irqchip_split = false;
1085a8a506c3SXiaojuan Yang     mc->block_default_type = IF_VIRTIO;
1086a8a506c3SXiaojuan Yang     mc->default_boot_order = "c";
1087a8a506c3SXiaojuan Yang     mc->no_cdrom = 1;
10888f30771cSTianrui Zhao     mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids;
10890cf1478dSTianrui Zhao     mc->cpu_index_to_instance_props = virt_cpu_index_to_props;
10900cf1478dSTianrui Zhao     mc->get_default_cpu_node_id = virt_get_default_cpu_node_id;
10910cf1478dSTianrui Zhao     mc->numa_mem_supported = true;
10920cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memhp = true;
10930cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memdev = true;
1094e27e5357SXiaojuan Yang     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
1095240294caSThomas Huth     mc->default_nic = "virtio-net-pci";
1096e27e5357SXiaojuan Yang     hc->plug = loongarch_machine_device_plug_cb;
1097c3da26f3SXiaojuan Yang     hc->pre_plug = virt_machine_device_pre_plug;
1098c3da26f3SXiaojuan Yang     hc->unplug_request = virt_machine_device_unplug_request;
1099c3da26f3SXiaojuan Yang     hc->unplug = virt_machine_device_unplug;
1100735143f1SXiaojuan Yang 
1101735143f1SXiaojuan Yang     object_class_property_add(oc, "acpi", "OnOffAuto",
1102735143f1SXiaojuan Yang         loongarch_get_acpi, loongarch_set_acpi,
1103735143f1SXiaojuan Yang         NULL, NULL);
1104735143f1SXiaojuan Yang     object_class_property_set_description(oc, "acpi",
1105735143f1SXiaojuan Yang         "Enable ACPI");
1106f8ab9aa2SXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
11073dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM
11083dfbb6deSXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
11093dfbb6deSXiaojuan Yang #endif
1110a8a506c3SXiaojuan Yang }
1111a8a506c3SXiaojuan Yang 
1112a8a506c3SXiaojuan Yang static const TypeInfo loongarch_machine_types[] = {
1113a8a506c3SXiaojuan Yang     {
1114a8a506c3SXiaojuan Yang         .name           = TYPE_LOONGARCH_MACHINE,
1115a8a506c3SXiaojuan Yang         .parent         = TYPE_MACHINE,
1116a8a506c3SXiaojuan Yang         .instance_size  = sizeof(LoongArchMachineState),
1117a8a506c3SXiaojuan Yang         .class_init     = loongarch_class_init,
1118735143f1SXiaojuan Yang         .instance_init = loongarch_machine_initfn,
1119e27e5357SXiaojuan Yang         .interfaces = (InterfaceInfo[]) {
1120e27e5357SXiaojuan Yang          { TYPE_HOTPLUG_HANDLER },
1121e27e5357SXiaojuan Yang          { }
1122e27e5357SXiaojuan Yang         },
1123a8a506c3SXiaojuan Yang     }
1124a8a506c3SXiaojuan Yang };
1125a8a506c3SXiaojuan Yang 
1126a8a506c3SXiaojuan Yang DEFINE_TYPES(loongarch_machine_types)
1127