1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */ 2a8a506c3SXiaojuan Yang /* 3a8a506c3SXiaojuan Yang * QEMU loongson 3a5000 develop board emulation 4a8a506c3SXiaojuan Yang * 5a8a506c3SXiaojuan Yang * Copyright (c) 2021 Loongson Technology Corporation Limited 6a8a506c3SXiaojuan Yang */ 7a8a506c3SXiaojuan Yang #include "qemu/osdep.h" 8a8a506c3SXiaojuan Yang #include "qemu/units.h" 9a8a506c3SXiaojuan Yang #include "qemu/datadir.h" 10a8a506c3SXiaojuan Yang #include "qapi/error.h" 11a8a506c3SXiaojuan Yang #include "hw/boards.h" 12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h" 13a7701b61SBibo Mao #include "sysemu/kvm.h" 14a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h" 15a8a506c3SXiaojuan Yang #include "sysemu/qtest.h" 16a8a506c3SXiaojuan Yang #include "sysemu/runstate.h" 17a8a506c3SXiaojuan Yang #include "sysemu/reset.h" 18a8a506c3SXiaojuan Yang #include "sysemu/rtc.h" 19a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h" 20a8a506c3SXiaojuan Yang #include "exec/address-spaces.h" 21dc93b8dfSXiaojuan Yang #include "hw/irq.h" 22dc93b8dfSXiaojuan Yang #include "net/net.h" 236a6f26f4SXiaojuan Yang #include "hw/loader.h" 246a6f26f4SXiaojuan Yang #include "elf.h" 25b4a12dfcSJiaxun Yang #include "hw/intc/loongson_ipi.h" 2669d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h" 2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h" 2869d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h" 2969d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h" 30dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h" 31dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h" 3227ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h" 33a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h" 343efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h" 35735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h" 36735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h" 37735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h" 38735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h" 39fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h" 40fda3f15bSXiaojuan Yang #include <libfdt.h> 41a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h" 42a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h" 43f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h" 44c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h" 453dfbb6deSXiaojuan Yang #include "sysemu/tpm.h" 46288431a1SXiaojuan Yang #include "sysemu/block-backend.h" 47288431a1SXiaojuan Yang #include "hw/block/flash.h" 48cc37d98bSRichard Henderson #include "qemu/error-report.h" 49cc37d98bSRichard Henderson 50d804ad98SBibo Mao static PFlashCFI01 *virt_flash_create1(LoongArchVirtMachineState *lvms, 51c6e9847fSXianglai Li const char *name, 52c6e9847fSXianglai Li const char *alias_prop_name) 53288431a1SXiaojuan Yang { 54288431a1SXiaojuan Yang DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 55288431a1SXiaojuan Yang 56288431a1SXiaojuan Yang qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 57288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "width", 4); 58288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "device-width", 2); 59288431a1SXiaojuan Yang qdev_prop_set_bit(dev, "big-endian", false); 60288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id0", 0x89); 61288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id1", 0x18); 62288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id2", 0x00); 63288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id3", 0x00); 64c6e9847fSXianglai Li qdev_prop_set_string(dev, "name", name); 65d804ad98SBibo Mao object_property_add_child(OBJECT(lvms), name, OBJECT(dev)); 66d804ad98SBibo Mao object_property_add_alias(OBJECT(lvms), alias_prop_name, 67288431a1SXiaojuan Yang OBJECT(dev), "drive"); 68c6e9847fSXianglai Li return PFLASH_CFI01(dev); 69c6e9847fSXianglai Li } 70288431a1SXiaojuan Yang 71d804ad98SBibo Mao static void virt_flash_create(LoongArchVirtMachineState *lvms) 72c6e9847fSXianglai Li { 73d804ad98SBibo Mao lvms->flash[0] = virt_flash_create1(lvms, "virt.flash0", "pflash0"); 74d804ad98SBibo Mao lvms->flash[1] = virt_flash_create1(lvms, "virt.flash1", "pflash1"); 75c6e9847fSXianglai Li } 76c6e9847fSXianglai Li 77c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash, 78c6e9847fSXianglai Li hwaddr base, hwaddr size, 79c6e9847fSXianglai Li MemoryRegion *sysmem) 80c6e9847fSXianglai Li { 81c6e9847fSXianglai Li DeviceState *dev = DEVICE(flash); 82c6e9847fSXianglai Li BlockBackend *blk; 83c6e9847fSXianglai Li hwaddr real_size = size; 84c6e9847fSXianglai Li 85c6e9847fSXianglai Li blk = pflash_cfi01_get_blk(flash); 86c6e9847fSXianglai Li if (blk) { 87c6e9847fSXianglai Li real_size = blk_getlength(blk); 88c6e9847fSXianglai Li assert(real_size && real_size <= size); 89c6e9847fSXianglai Li } 90c6e9847fSXianglai Li 91c6e9847fSXianglai Li assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE)); 92c6e9847fSXianglai Li assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 93c6e9847fSXianglai Li 94c6e9847fSXianglai Li qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE); 95c6e9847fSXianglai Li sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 96c6e9847fSXianglai Li memory_region_add_subregion(sysmem, base, 97c6e9847fSXianglai Li sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0)); 98288431a1SXiaojuan Yang } 99288431a1SXiaojuan Yang 100d804ad98SBibo Mao static void virt_flash_map(LoongArchVirtMachineState *lvms, 101288431a1SXiaojuan Yang MemoryRegion *sysmem) 102288431a1SXiaojuan Yang { 103d804ad98SBibo Mao PFlashCFI01 *flash0 = lvms->flash[0]; 104d804ad98SBibo Mao PFlashCFI01 *flash1 = lvms->flash[1]; 105288431a1SXiaojuan Yang 106c6e9847fSXianglai Li virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem); 107c6e9847fSXianglai Li virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem); 108288431a1SXiaojuan Yang } 109288431a1SXiaojuan Yang 110d804ad98SBibo Mao static void fdt_add_cpuic_node(LoongArchVirtMachineState *lvms, 111a0663efdSSong Gao uint32_t *cpuintc_phandle) 112a0663efdSSong Gao { 113d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 114a0663efdSSong Gao char *nodename; 115a0663efdSSong Gao 116a0663efdSSong Gao *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 117a0663efdSSong Gao nodename = g_strdup_printf("/cpuic"); 118a0663efdSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 119a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle); 120a0663efdSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 121a0663efdSSong Gao "loongson,cpu-interrupt-controller"); 122a0663efdSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 123a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 124a0663efdSSong Gao g_free(nodename); 125a0663efdSSong Gao } 126a0663efdSSong Gao 127d804ad98SBibo Mao static void fdt_add_eiointc_node(LoongArchVirtMachineState *lvms, 128975a5afeSSong Gao uint32_t *cpuintc_phandle, 129975a5afeSSong Gao uint32_t *eiointc_phandle) 130975a5afeSSong Gao { 131d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 132975a5afeSSong Gao char *nodename; 133975a5afeSSong Gao hwaddr extioi_base = APIC_BASE; 134975a5afeSSong Gao hwaddr extioi_size = EXTIOI_SIZE; 135975a5afeSSong Gao 136975a5afeSSong Gao *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 137975a5afeSSong Gao nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base); 138975a5afeSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 139975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle); 140975a5afeSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 141975a5afeSSong Gao "loongson,ls2k2000-eiointc"); 142975a5afeSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 143975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 144975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 145975a5afeSSong Gao *cpuintc_phandle); 146975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3); 147975a5afeSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, 148975a5afeSSong Gao extioi_base, 0x0, extioi_size); 149975a5afeSSong Gao g_free(nodename); 150975a5afeSSong Gao } 151975a5afeSSong Gao 152d804ad98SBibo Mao static void fdt_add_pch_pic_node(LoongArchVirtMachineState *lvms, 1532904f50aSSong Gao uint32_t *eiointc_phandle, 1542904f50aSSong Gao uint32_t *pch_pic_phandle) 1552904f50aSSong Gao { 156d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 1572904f50aSSong Gao char *nodename; 1582904f50aSSong Gao hwaddr pch_pic_base = VIRT_PCH_REG_BASE; 1592904f50aSSong Gao hwaddr pch_pic_size = VIRT_PCH_REG_SIZE; 1602904f50aSSong Gao 1612904f50aSSong Gao *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt); 1622904f50aSSong Gao nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base); 1632904f50aSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 1642904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_pic_phandle); 1652904f50aSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 1662904f50aSSong Gao "loongson,pch-pic-1.0"); 1672904f50aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, 1682904f50aSSong Gao pch_pic_base, 0, pch_pic_size); 1692904f50aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 1702904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2); 1712904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 1722904f50aSSong Gao *eiointc_phandle); 1732904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0); 1742904f50aSSong Gao g_free(nodename); 1752904f50aSSong Gao } 1762904f50aSSong Gao 177d804ad98SBibo Mao static void fdt_add_pch_msi_node(LoongArchVirtMachineState *lvms, 178572d45e5SSong Gao uint32_t *eiointc_phandle, 179572d45e5SSong Gao uint32_t *pch_msi_phandle) 180572d45e5SSong Gao { 181d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 182572d45e5SSong Gao char *nodename; 183572d45e5SSong Gao hwaddr pch_msi_base = VIRT_PCH_MSI_ADDR_LOW; 184572d45e5SSong Gao hwaddr pch_msi_size = VIRT_PCH_MSI_SIZE; 185572d45e5SSong Gao 186572d45e5SSong Gao *pch_msi_phandle = qemu_fdt_alloc_phandle(ms->fdt); 187572d45e5SSong Gao nodename = g_strdup_printf("/msi@%" PRIx64, pch_msi_base); 188572d45e5SSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 189572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_msi_phandle); 190572d45e5SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 191572d45e5SSong Gao "loongson,pch-msi-1.0"); 192572d45e5SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 193572d45e5SSong Gao 0, pch_msi_base, 194572d45e5SSong Gao 0, pch_msi_size); 195572d45e5SSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 196572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 197572d45e5SSong Gao *eiointc_phandle); 198572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-base-vec", 199572d45e5SSong Gao VIRT_PCH_PIC_IRQ_NUM); 200572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-num-vecs", 201572d45e5SSong Gao EXTIOI_IRQS - VIRT_PCH_PIC_IRQ_NUM); 202572d45e5SSong Gao g_free(nodename); 203572d45e5SSong Gao } 204572d45e5SSong Gao 205d804ad98SBibo Mao static void fdt_add_flash_node(LoongArchVirtMachineState *lvms) 206288431a1SXiaojuan Yang { 207d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 208288431a1SXiaojuan Yang char *nodename; 209c6e9847fSXianglai Li MemoryRegion *flash_mem; 210288431a1SXiaojuan Yang 211c6e9847fSXianglai Li hwaddr flash0_base; 212c6e9847fSXianglai Li hwaddr flash0_size; 213288431a1SXiaojuan Yang 214c6e9847fSXianglai Li hwaddr flash1_base; 215c6e9847fSXianglai Li hwaddr flash1_size; 216c6e9847fSXianglai Li 217d804ad98SBibo Mao flash_mem = pflash_cfi01_get_memory(lvms->flash[0]); 218c6e9847fSXianglai Li flash0_base = flash_mem->addr; 219c6e9847fSXianglai Li flash0_size = memory_region_size(flash_mem); 220c6e9847fSXianglai Li 221d804ad98SBibo Mao flash_mem = pflash_cfi01_get_memory(lvms->flash[1]); 222c6e9847fSXianglai Li flash1_base = flash_mem->addr; 223c6e9847fSXianglai Li flash1_size = memory_region_size(flash_mem); 224c6e9847fSXianglai Li 225c6e9847fSXianglai Li nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base); 226288431a1SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 227288431a1SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash"); 228288431a1SXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 229c6e9847fSXianglai Li 2, flash0_base, 2, flash0_size, 230c6e9847fSXianglai Li 2, flash1_base, 2, flash1_size); 231288431a1SXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4); 232288431a1SXiaojuan Yang g_free(nodename); 233288431a1SXiaojuan Yang } 234fda3f15bSXiaojuan Yang 235d804ad98SBibo Mao static void fdt_add_rtc_node(LoongArchVirtMachineState *lvms, 236841ef2c9SSong Gao uint32_t *pch_pic_phandle) 237ca5bf7adSXiaojuan Yang { 238ca5bf7adSXiaojuan Yang char *nodename; 239ca5bf7adSXiaojuan Yang hwaddr base = VIRT_RTC_REG_BASE; 240ca5bf7adSXiaojuan Yang hwaddr size = VIRT_RTC_LEN; 241d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 242ca5bf7adSXiaojuan Yang 243ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/rtc@%" PRIx64, base); 244ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 245841ef2c9SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 246841ef2c9SSong Gao "loongson,ls7a-rtc"); 247e8c8203eSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size); 248841ef2c9SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 249841ef2c9SSong Gao VIRT_RTC_IRQ - VIRT_GSI_BASE , 0x4); 250841ef2c9SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 251841ef2c9SSong Gao *pch_pic_phandle); 252ca5bf7adSXiaojuan Yang g_free(nodename); 253ca5bf7adSXiaojuan Yang } 254ca5bf7adSXiaojuan Yang 255d804ad98SBibo Mao static void fdt_add_uart_node(LoongArchVirtMachineState *lvms, 256f5cce57fSSong Gao uint32_t *pch_pic_phandle) 257ca5bf7adSXiaojuan Yang { 258ca5bf7adSXiaojuan Yang char *nodename; 259ca5bf7adSXiaojuan Yang hwaddr base = VIRT_UART_BASE; 260ca5bf7adSXiaojuan Yang hwaddr size = VIRT_UART_SIZE; 261d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 262ca5bf7adSXiaojuan Yang 263ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/serial@%" PRIx64, base); 264ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 265ca5bf7adSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a"); 266ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size); 267ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000); 2680208ba74SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename); 269f5cce57fSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 270f5cce57fSSong Gao VIRT_UART_IRQ - VIRT_GSI_BASE, 0x4); 271f5cce57fSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 272f5cce57fSSong Gao *pch_pic_phandle); 273ca5bf7adSXiaojuan Yang g_free(nodename); 274ca5bf7adSXiaojuan Yang } 275ca5bf7adSXiaojuan Yang 276d804ad98SBibo Mao static void create_fdt(LoongArchVirtMachineState *lvms) 277fda3f15bSXiaojuan Yang { 278d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 279fda3f15bSXiaojuan Yang 280d804ad98SBibo Mao ms->fdt = create_device_tree(&lvms->fdt_size); 281fda3f15bSXiaojuan Yang if (!ms->fdt) { 282fda3f15bSXiaojuan Yang error_report("create_device_tree() failed"); 283fda3f15bSXiaojuan Yang exit(1); 284fda3f15bSXiaojuan Yang } 285fda3f15bSXiaojuan Yang 286fda3f15bSXiaojuan Yang /* Header */ 287fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/", "compatible", 288fda3f15bSXiaojuan Yang "linux,dummy-loongson3"); 289fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 290fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 2910208ba74SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/chosen"); 292fda3f15bSXiaojuan Yang } 293fda3f15bSXiaojuan Yang 294d804ad98SBibo Mao static void fdt_add_cpu_nodes(const LoongArchVirtMachineState *lvms) 295fda3f15bSXiaojuan Yang { 296fda3f15bSXiaojuan Yang int num; 297d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 298fda3f15bSXiaojuan Yang int smp_cpus = ms->smp.cpus; 299fda3f15bSXiaojuan Yang 300fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus"); 301fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 302fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 303fda3f15bSXiaojuan Yang 304fda3f15bSXiaojuan Yang /* cpu nodes */ 305fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 306fda3f15bSXiaojuan Yang char *nodename = g_strdup_printf("/cpus/cpu@%d", num); 307fda3f15bSXiaojuan Yang LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num)); 3080cf1478dSTianrui Zhao CPUState *cs = CPU(cpu); 309fda3f15bSXiaojuan Yang 310fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 311fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu"); 312fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 313fda3f15bSXiaojuan Yang cpu->dtb_compatible); 3140cf1478dSTianrui Zhao if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 3150cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", 3160cf1478dSTianrui Zhao ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 3170cf1478dSTianrui Zhao } 318fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num); 319fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", 320fda3f15bSXiaojuan Yang qemu_fdt_alloc_phandle(ms->fdt)); 321fda3f15bSXiaojuan Yang g_free(nodename); 322fda3f15bSXiaojuan Yang } 323fda3f15bSXiaojuan Yang 324fda3f15bSXiaojuan Yang /*cpu map */ 325fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 326fda3f15bSXiaojuan Yang 327fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 328fda3f15bSXiaojuan Yang char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num); 329fda3f15bSXiaojuan Yang char *map_path; 330fda3f15bSXiaojuan Yang 331fda3f15bSXiaojuan Yang if (ms->smp.threads > 1) { 332fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 333fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d/thread%d", 334fda3f15bSXiaojuan Yang num / (ms->smp.cores * ms->smp.threads), 335fda3f15bSXiaojuan Yang (num / ms->smp.threads) % ms->smp.cores, 336fda3f15bSXiaojuan Yang num % ms->smp.threads); 337fda3f15bSXiaojuan Yang } else { 338fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 339fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d", 340fda3f15bSXiaojuan Yang num / ms->smp.cores, 341fda3f15bSXiaojuan Yang num % ms->smp.cores); 342fda3f15bSXiaojuan Yang } 343fda3f15bSXiaojuan Yang qemu_fdt_add_path(ms->fdt, map_path); 344fda3f15bSXiaojuan Yang qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path); 345fda3f15bSXiaojuan Yang 346fda3f15bSXiaojuan Yang g_free(map_path); 347fda3f15bSXiaojuan Yang g_free(cpu_path); 348fda3f15bSXiaojuan Yang } 349fda3f15bSXiaojuan Yang } 350fda3f15bSXiaojuan Yang 351d804ad98SBibo Mao static void fdt_add_fw_cfg_node(const LoongArchVirtMachineState *lvms) 352fda3f15bSXiaojuan Yang { 353fda3f15bSXiaojuan Yang char *nodename; 354fda3f15bSXiaojuan Yang hwaddr base = VIRT_FWCFG_BASE; 355d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 356fda3f15bSXiaojuan Yang 357fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base); 358fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 359fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 360fda3f15bSXiaojuan Yang "compatible", "qemu,fw-cfg-mmio"); 361fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 362feae45dcSXiaojuan Yang 2, base, 2, 0x18); 363fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 364fda3f15bSXiaojuan Yang g_free(nodename); 365fda3f15bSXiaojuan Yang } 366fda3f15bSXiaojuan Yang 367d804ad98SBibo Mao static void fdt_add_pcie_irq_map_node(const LoongArchVirtMachineState *lvms, 36807bf0b6aSSong Gao char *nodename, 36907bf0b6aSSong Gao uint32_t *pch_pic_phandle) 37007bf0b6aSSong Gao { 37107bf0b6aSSong Gao int pin, dev; 37207bf0b6aSSong Gao uint32_t irq_map_stride = 0; 37307bf0b6aSSong Gao uint32_t full_irq_map[GPEX_NUM_IRQS *GPEX_NUM_IRQS * 10] = {}; 37407bf0b6aSSong Gao uint32_t *irq_map = full_irq_map; 375d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 37607bf0b6aSSong Gao 37707bf0b6aSSong Gao /* This code creates a standard swizzle of interrupts such that 37807bf0b6aSSong Gao * each device's first interrupt is based on it's PCI_SLOT number. 37907bf0b6aSSong Gao * (See pci_swizzle_map_irq_fn()) 38007bf0b6aSSong Gao * 38107bf0b6aSSong Gao * We only need one entry per interrupt in the table (not one per 38207bf0b6aSSong Gao * possible slot) seeing the interrupt-map-mask will allow the table 38307bf0b6aSSong Gao * to wrap to any number of devices. 38407bf0b6aSSong Gao */ 38507bf0b6aSSong Gao 38607bf0b6aSSong Gao for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 38707bf0b6aSSong Gao int devfn = dev * 0x8; 38807bf0b6aSSong Gao 38907bf0b6aSSong Gao for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 39007bf0b6aSSong Gao int irq_nr = 16 + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 39107bf0b6aSSong Gao int i = 0; 39207bf0b6aSSong Gao 39307bf0b6aSSong Gao /* Fill PCI address cells */ 39407bf0b6aSSong Gao irq_map[i] = cpu_to_be32(devfn << 8); 39507bf0b6aSSong Gao i += 3; 39607bf0b6aSSong Gao 39707bf0b6aSSong Gao /* Fill PCI Interrupt cells */ 39807bf0b6aSSong Gao irq_map[i] = cpu_to_be32(pin + 1); 39907bf0b6aSSong Gao i += 1; 40007bf0b6aSSong Gao 40107bf0b6aSSong Gao /* Fill interrupt controller phandle and cells */ 40207bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(*pch_pic_phandle); 40307bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(irq_nr); 40407bf0b6aSSong Gao 40507bf0b6aSSong Gao if (!irq_map_stride) { 40607bf0b6aSSong Gao irq_map_stride = i; 40707bf0b6aSSong Gao } 40807bf0b6aSSong Gao irq_map += irq_map_stride; 40907bf0b6aSSong Gao } 41007bf0b6aSSong Gao } 41107bf0b6aSSong Gao 41207bf0b6aSSong Gao 41307bf0b6aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-map", full_irq_map, 41407bf0b6aSSong Gao GPEX_NUM_IRQS * GPEX_NUM_IRQS * 41507bf0b6aSSong Gao irq_map_stride * sizeof(uint32_t)); 41607bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupt-map-mask", 41707bf0b6aSSong Gao 0x1800, 0, 0, 0x7); 41807bf0b6aSSong Gao } 41907bf0b6aSSong Gao 420d804ad98SBibo Mao static void fdt_add_pcie_node(const LoongArchVirtMachineState *lvms, 42107bf0b6aSSong Gao uint32_t *pch_pic_phandle, 42207bf0b6aSSong Gao uint32_t *pch_msi_phandle) 423fda3f15bSXiaojuan Yang { 424fda3f15bSXiaojuan Yang char *nodename; 42574725231SXiaojuan Yang hwaddr base_mmio = VIRT_PCI_MEM_BASE; 42674725231SXiaojuan Yang hwaddr size_mmio = VIRT_PCI_MEM_SIZE; 42774725231SXiaojuan Yang hwaddr base_pio = VIRT_PCI_IO_BASE; 42874725231SXiaojuan Yang hwaddr size_pio = VIRT_PCI_IO_SIZE; 42974725231SXiaojuan Yang hwaddr base_pcie = VIRT_PCI_CFG_BASE; 43074725231SXiaojuan Yang hwaddr size_pcie = VIRT_PCI_CFG_SIZE; 431fda3f15bSXiaojuan Yang hwaddr base = base_pcie; 432fda3f15bSXiaojuan Yang 433d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 434fda3f15bSXiaojuan Yang 435fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/pcie@%" PRIx64, base); 436fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 437fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 438fda3f15bSXiaojuan Yang "compatible", "pci-host-ecam-generic"); 439fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci"); 440fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3); 441fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2); 442fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0); 443fda3f15bSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0, 44474725231SXiaojuan Yang PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1)); 445fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 446fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 447fda3f15bSXiaojuan Yang 2, base_pcie, 2, size_pcie); 448fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges", 44974725231SXiaojuan Yang 1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET, 450fda3f15bSXiaojuan Yang 2, base_pio, 2, size_pio, 451fda3f15bSXiaojuan Yang 1, FDT_PCI_RANGE_MMIO, 2, base_mmio, 452fda3f15bSXiaojuan Yang 2, base_mmio, 2, size_mmio); 45307bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "msi-map", 45407bf0b6aSSong Gao 0, *pch_msi_phandle, 0, 0x10000); 45507bf0b6aSSong Gao 456d804ad98SBibo Mao fdt_add_pcie_irq_map_node(lvms, nodename, pch_pic_phandle); 45707bf0b6aSSong Gao 458fda3f15bSXiaojuan Yang g_free(nodename); 459fda3f15bSXiaojuan Yang } 460fda3f15bSXiaojuan Yang 4610cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms, 4620cf1478dSTianrui Zhao uint64_t base, uint64_t size, int node_id) 4630cf1478dSTianrui Zhao { 4640cf1478dSTianrui Zhao char *nodename = g_strdup_printf("/memory@%" PRIx64, base); 4650cf1478dSTianrui Zhao 4660cf1478dSTianrui Zhao qemu_fdt_add_subnode(ms->fdt, nodename); 467*6204af70SJiaxun Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", base >> 32, base, 468*6204af70SJiaxun Yang size >> 32, size); 4690cf1478dSTianrui Zhao qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory"); 4700cf1478dSTianrui Zhao 4710cf1478dSTianrui Zhao if (ms->numa_state && ms->numa_state->num_nodes) { 4720cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id); 4730cf1478dSTianrui Zhao } 4740cf1478dSTianrui Zhao 4750cf1478dSTianrui Zhao g_free(nodename); 4760cf1478dSTianrui Zhao } 4770cf1478dSTianrui Zhao 47809ec6579SBibo Mao static void fdt_add_memory_nodes(MachineState *ms) 47909ec6579SBibo Mao { 48009ec6579SBibo Mao hwaddr base, size, ram_size, gap; 48109ec6579SBibo Mao int i, nb_numa_nodes, nodes; 48209ec6579SBibo Mao NodeInfo *numa_info; 48309ec6579SBibo Mao 48409ec6579SBibo Mao ram_size = ms->ram_size; 48509ec6579SBibo Mao base = VIRT_LOWMEM_BASE; 48609ec6579SBibo Mao gap = VIRT_LOWMEM_SIZE; 48709ec6579SBibo Mao nodes = nb_numa_nodes = ms->numa_state->num_nodes; 48809ec6579SBibo Mao numa_info = ms->numa_state->nodes; 48909ec6579SBibo Mao if (!nodes) { 49009ec6579SBibo Mao nodes = 1; 49109ec6579SBibo Mao } 49209ec6579SBibo Mao 49309ec6579SBibo Mao for (i = 0; i < nodes; i++) { 49409ec6579SBibo Mao if (nb_numa_nodes) { 49509ec6579SBibo Mao size = numa_info[i].node_mem; 49609ec6579SBibo Mao } else { 49709ec6579SBibo Mao size = ram_size; 49809ec6579SBibo Mao } 49909ec6579SBibo Mao 50009ec6579SBibo Mao /* 50109ec6579SBibo Mao * memory for the node splited into two part 50209ec6579SBibo Mao * lowram: [base, +gap) 50309ec6579SBibo Mao * highram: [VIRT_HIGHMEM_BASE, +(len - gap)) 50409ec6579SBibo Mao */ 50509ec6579SBibo Mao if (size >= gap) { 50609ec6579SBibo Mao fdt_add_memory_node(ms, base, gap, i); 50709ec6579SBibo Mao size -= gap; 50809ec6579SBibo Mao base = VIRT_HIGHMEM_BASE; 50909ec6579SBibo Mao gap = ram_size - VIRT_LOWMEM_SIZE; 51009ec6579SBibo Mao } 51109ec6579SBibo Mao 51209ec6579SBibo Mao if (size) { 51309ec6579SBibo Mao fdt_add_memory_node(ms, base, size, i); 51409ec6579SBibo Mao base += size; 51509ec6579SBibo Mao gap -= size; 51609ec6579SBibo Mao } 51709ec6579SBibo Mao } 51809ec6579SBibo Mao } 51909ec6579SBibo Mao 520d804ad98SBibo Mao static void virt_build_smbios(LoongArchVirtMachineState *lvms) 5213efa6fa1SXiaojuan Yang { 522d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 523d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 5243efa6fa1SXiaojuan Yang uint8_t *smbios_tables, *smbios_anchor; 5253efa6fa1SXiaojuan Yang size_t smbios_tables_len, smbios_anchor_len; 5263efa6fa1SXiaojuan Yang const char *product = "QEMU Virtual Machine"; 5273efa6fa1SXiaojuan Yang 528d804ad98SBibo Mao if (!lvms->fw_cfg) { 5293efa6fa1SXiaojuan Yang return; 5303efa6fa1SXiaojuan Yang } 5313efa6fa1SXiaojuan Yang 53269ea07a5SIgor Mammedov smbios_set_defaults("QEMU", product, mc->name, true); 5333efa6fa1SXiaojuan Yang 53469ea07a5SIgor Mammedov smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64, 53569ea07a5SIgor Mammedov NULL, 0, 53669ea07a5SIgor Mammedov &smbios_tables, &smbios_tables_len, 5373efa6fa1SXiaojuan Yang &smbios_anchor, &smbios_anchor_len, &error_fatal); 5383efa6fa1SXiaojuan Yang 5393efa6fa1SXiaojuan Yang if (smbios_anchor) { 540d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-tables", 5413efa6fa1SXiaojuan Yang smbios_tables, smbios_tables_len); 542d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-anchor", 5433efa6fa1SXiaojuan Yang smbios_anchor, smbios_anchor_len); 5443efa6fa1SXiaojuan Yang } 5453efa6fa1SXiaojuan Yang } 5463efa6fa1SXiaojuan Yang 547d804ad98SBibo Mao static void virt_done(Notifier *notifier, void *data) 5483efa6fa1SXiaojuan Yang { 549d804ad98SBibo Mao LoongArchVirtMachineState *lvms = container_of(notifier, 550d804ad98SBibo Mao LoongArchVirtMachineState, machine_done); 551d804ad98SBibo Mao virt_build_smbios(lvms); 552d804ad98SBibo Mao loongarch_acpi_setup(lvms); 5533efa6fa1SXiaojuan Yang } 5543efa6fa1SXiaojuan Yang 5550d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque) 5560d588c4fSSong Gao { 557d804ad98SBibo Mao LoongArchVirtMachineState *s; 5580d588c4fSSong Gao 559d804ad98SBibo Mao s = container_of(notifier, LoongArchVirtMachineState, powerdown_notifier); 5600d588c4fSSong Gao acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS); 5610d588c4fSSong Gao } 5620d588c4fSSong Gao 56327ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type) 56427ad7564SXiaojuan Yang { 56527ad7564SXiaojuan Yang /* Ensure there are no duplicate entries. */ 56627ad7564SXiaojuan Yang for (unsigned i = 0; i < memmap_entries; i++) { 56727ad7564SXiaojuan Yang assert(memmap_table[i].address != address); 56827ad7564SXiaojuan Yang } 56927ad7564SXiaojuan Yang 57027ad7564SXiaojuan Yang memmap_table = g_renew(struct memmap_entry, memmap_table, 57127ad7564SXiaojuan Yang memmap_entries + 1); 57227ad7564SXiaojuan Yang memmap_table[memmap_entries].address = cpu_to_le64(address); 57327ad7564SXiaojuan Yang memmap_table[memmap_entries].length = cpu_to_le64(length); 57427ad7564SXiaojuan Yang memmap_table[memmap_entries].type = cpu_to_le32(type); 57527ad7564SXiaojuan Yang memmap_table[memmap_entries].reserved = 0; 57627ad7564SXiaojuan Yang memmap_entries++; 57727ad7564SXiaojuan Yang } 57827ad7564SXiaojuan Yang 579d804ad98SBibo Mao static DeviceState *create_acpi_ged(DeviceState *pch_pic, 580d804ad98SBibo Mao LoongArchVirtMachineState *lvms) 581735143f1SXiaojuan Yang { 582735143f1SXiaojuan Yang DeviceState *dev; 583d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 584735143f1SXiaojuan Yang uint32_t event = ACPI_GED_PWR_DOWN_EVT; 585735143f1SXiaojuan Yang 586735143f1SXiaojuan Yang if (ms->ram_slots) { 587735143f1SXiaojuan Yang event |= ACPI_GED_MEM_HOTPLUG_EVT; 588735143f1SXiaojuan Yang } 589735143f1SXiaojuan Yang dev = qdev_new(TYPE_ACPI_GED); 590735143f1SXiaojuan Yang qdev_prop_set_uint32(dev, "ged-event", event); 591bec4be77SPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 592735143f1SXiaojuan Yang 593735143f1SXiaojuan Yang /* ged event */ 594735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR); 595735143f1SXiaojuan Yang /* memory hotplug */ 596735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR); 597735143f1SXiaojuan Yang /* ged regs used for reset and power down */ 598735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR); 599735143f1SXiaojuan Yang 600735143f1SXiaojuan Yang sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 601456eb81fSBibo Mao qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE)); 602735143f1SXiaojuan Yang return dev; 603735143f1SXiaojuan Yang } 604735143f1SXiaojuan Yang 605a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic) 606a1f7d78eSXiaojuan Yang { 607a1f7d78eSXiaojuan Yang DeviceState *dev; 608a1f7d78eSXiaojuan Yang SysBusDevice *sysbus; 609a1f7d78eSXiaojuan Yang int i, irq; 610a1f7d78eSXiaojuan Yang MemoryRegion *sysmem = get_system_memory(); 611a1f7d78eSXiaojuan Yang 612a1f7d78eSXiaojuan Yang dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 613a1f7d78eSXiaojuan Yang dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 614a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 615a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE); 616a1f7d78eSXiaojuan Yang sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 617a1f7d78eSXiaojuan Yang 618a1f7d78eSXiaojuan Yang sysbus = SYS_BUS_DEVICE(dev); 619a1f7d78eSXiaojuan Yang for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 620456eb81fSBibo Mao irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i; 621a1f7d78eSXiaojuan Yang sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq)); 622a1f7d78eSXiaojuan Yang } 623a1f7d78eSXiaojuan Yang 624a1f7d78eSXiaojuan Yang memory_region_add_subregion(sysmem, 625a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 626a1f7d78eSXiaojuan Yang sysbus_mmio_get_region(sysbus, 0)); 627a1f7d78eSXiaojuan Yang return dev; 628a1f7d78eSXiaojuan Yang } 629a1f7d78eSXiaojuan Yang 630d804ad98SBibo Mao static void virt_devices_init(DeviceState *pch_pic, 631d804ad98SBibo Mao LoongArchVirtMachineState *lvms, 63207bf0b6aSSong Gao uint32_t *pch_pic_phandle, 63307bf0b6aSSong Gao uint32_t *pch_msi_phandle) 634dc93b8dfSXiaojuan Yang { 635d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 636dc93b8dfSXiaojuan Yang DeviceState *gpex_dev; 637dc93b8dfSXiaojuan Yang SysBusDevice *d; 638dc93b8dfSXiaojuan Yang PCIBus *pci_bus; 639dc93b8dfSXiaojuan Yang MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg; 64089daabe3SSong Gao MemoryRegion *mmio_alias, *mmio_reg; 641dc93b8dfSXiaojuan Yang int i; 642dc93b8dfSXiaojuan Yang 643dc93b8dfSXiaojuan Yang gpex_dev = qdev_new(TYPE_GPEX_HOST); 644dc93b8dfSXiaojuan Yang d = SYS_BUS_DEVICE(gpex_dev); 645dc93b8dfSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 646dc93b8dfSXiaojuan Yang pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus; 647d804ad98SBibo Mao lvms->pci_bus = pci_bus; 648dc93b8dfSXiaojuan Yang 649dc93b8dfSXiaojuan Yang /* Map only part size_ecam bytes of ECAM space */ 650dc93b8dfSXiaojuan Yang ecam_alias = g_new0(MemoryRegion, 1); 651dc93b8dfSXiaojuan Yang ecam_reg = sysbus_mmio_get_region(d, 0); 652dc93b8dfSXiaojuan Yang memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam", 65374725231SXiaojuan Yang ecam_reg, 0, VIRT_PCI_CFG_SIZE); 65474725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE, 655dc93b8dfSXiaojuan Yang ecam_alias); 656dc93b8dfSXiaojuan Yang 657dc93b8dfSXiaojuan Yang /* Map PCI mem space */ 658dc93b8dfSXiaojuan Yang mmio_alias = g_new0(MemoryRegion, 1); 659dc93b8dfSXiaojuan Yang mmio_reg = sysbus_mmio_get_region(d, 1); 660dc93b8dfSXiaojuan Yang memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio", 66174725231SXiaojuan Yang mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE); 66274725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE, 663dc93b8dfSXiaojuan Yang mmio_alias); 664dc93b8dfSXiaojuan Yang 665dc93b8dfSXiaojuan Yang /* Map PCI IO port space. */ 666dc93b8dfSXiaojuan Yang pio_alias = g_new0(MemoryRegion, 1); 667dc93b8dfSXiaojuan Yang pio_reg = sysbus_mmio_get_region(d, 2); 668dc93b8dfSXiaojuan Yang memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg, 66974725231SXiaojuan Yang VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE); 67074725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE, 671dc93b8dfSXiaojuan Yang pio_alias); 672dc93b8dfSXiaojuan Yang 673dc93b8dfSXiaojuan Yang for (i = 0; i < GPEX_NUM_IRQS; i++) { 674dc93b8dfSXiaojuan Yang sysbus_connect_irq(d, i, 675dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 16 + i)); 676dc93b8dfSXiaojuan Yang gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i); 677dc93b8dfSXiaojuan Yang } 678dc93b8dfSXiaojuan Yang 67907bf0b6aSSong Gao /* Add pcie node */ 680d804ad98SBibo Mao fdt_add_pcie_node(lvms, pch_pic_phandle, pch_msi_phandle); 68107bf0b6aSSong Gao 68274725231SXiaojuan Yang serial_mm_init(get_system_memory(), VIRT_UART_BASE, 0, 683dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 684456eb81fSBibo Mao VIRT_UART_IRQ - VIRT_GSI_BASE), 685dc93b8dfSXiaojuan Yang 115200, serial_hd(0), DEVICE_LITTLE_ENDIAN); 686d804ad98SBibo Mao fdt_add_uart_node(lvms, pch_pic_phandle); 687dc93b8dfSXiaojuan Yang 688dc93b8dfSXiaojuan Yang /* Network init */ 68913af77eeSDavid Woodhouse pci_init_nic_devices(pci_bus, mc->default_nic); 690dc93b8dfSXiaojuan Yang 691dc93b8dfSXiaojuan Yang /* 692dc93b8dfSXiaojuan Yang * There are some invalid guest memory access. 693dc93b8dfSXiaojuan Yang * Create some unimplemented devices to emulate this. 694dc93b8dfSXiaojuan Yang */ 695dc93b8dfSXiaojuan Yang create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4); 69674725231SXiaojuan Yang sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE, 697c117f68aSXiaojuan Yang qdev_get_gpio_in(pch_pic, 698456eb81fSBibo Mao VIRT_RTC_IRQ - VIRT_GSI_BASE)); 699d804ad98SBibo Mao fdt_add_rtc_node(lvms, pch_pic_phandle); 7009e6602d6SXiaojuan Yang 701735143f1SXiaojuan Yang /* acpi ged */ 702d804ad98SBibo Mao lvms->acpi_ged = create_acpi_ged(pch_pic, lvms); 703a1f7d78eSXiaojuan Yang /* platform bus */ 704d804ad98SBibo Mao lvms->platform_bus_dev = create_platform_bus(pch_pic); 705dc93b8dfSXiaojuan Yang } 706dc93b8dfSXiaojuan Yang 707d804ad98SBibo Mao static void virt_irq_init(LoongArchVirtMachineState *lvms) 70869d9c74fSXiaojuan Yang { 709d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 71069d9c74fSXiaojuan Yang DeviceState *pch_pic, *pch_msi, *cpudev; 71169d9c74fSXiaojuan Yang DeviceState *ipi, *extioi; 71269d9c74fSXiaojuan Yang SysBusDevice *d; 71369d9c74fSXiaojuan Yang LoongArchCPU *lacpu; 71469d9c74fSXiaojuan Yang CPULoongArchState *env; 71569d9c74fSXiaojuan Yang CPUState *cpu_state; 7166027d274STianrui Zhao int cpu, pin, i, start, num; 717572d45e5SSong Gao uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle, pch_msi_phandle; 71869d9c74fSXiaojuan Yang 71969d9c74fSXiaojuan Yang /* 72069d9c74fSXiaojuan Yang * The connection of interrupts: 72169d9c74fSXiaojuan Yang * +-----+ +---------+ +-------+ 72269d9c74fSXiaojuan Yang * | IPI |--> | CPUINTC | <-- | Timer | 72369d9c74fSXiaojuan Yang * +-----+ +---------+ +-------+ 72469d9c74fSXiaojuan Yang * ^ 72569d9c74fSXiaojuan Yang * | 72669d9c74fSXiaojuan Yang * +---------+ 72769d9c74fSXiaojuan Yang * | EIOINTC | 72869d9c74fSXiaojuan Yang * +---------+ 72969d9c74fSXiaojuan Yang * ^ ^ 73069d9c74fSXiaojuan Yang * | | 73169d9c74fSXiaojuan Yang * +---------+ +---------+ 73269d9c74fSXiaojuan Yang * | PCH-PIC | | PCH-MSI | 73369d9c74fSXiaojuan Yang * +---------+ +---------+ 73469d9c74fSXiaojuan Yang * ^ ^ ^ 73569d9c74fSXiaojuan Yang * | | | 73669d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 73769d9c74fSXiaojuan Yang * | UARTs | | Devices | | Devices | 73869d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 73969d9c74fSXiaojuan Yang */ 7405e90b8dbSBibo Mao 7415e90b8dbSBibo Mao /* Create IPI device */ 742b4a12dfcSJiaxun Yang ipi = qdev_new(TYPE_LOONGSON_IPI); 7435e90b8dbSBibo Mao qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus); 7445e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal); 7455e90b8dbSBibo Mao 7465e90b8dbSBibo Mao /* IPI iocsr memory region */ 747d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, SMP_IPI_MAILBOX, 7485e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0)); 749d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, MAIL_SEND_ADDR, 7505e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1)); 7515e90b8dbSBibo Mao 752a0663efdSSong Gao /* Add cpu interrupt-controller */ 753d804ad98SBibo Mao fdt_add_cpuic_node(lvms, &cpuintc_phandle); 754a0663efdSSong Gao 75569d9c74fSXiaojuan Yang for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 75669d9c74fSXiaojuan Yang cpu_state = qemu_get_cpu(cpu); 75769d9c74fSXiaojuan Yang cpudev = DEVICE(cpu_state); 75869d9c74fSXiaojuan Yang lacpu = LOONGARCH_CPU(cpu_state); 75969d9c74fSXiaojuan Yang env = &(lacpu->env); 760d804ad98SBibo Mao env->address_space_iocsr = &lvms->as_iocsr; 76178464f02SSong Gao 76269d9c74fSXiaojuan Yang /* connect ipi irq to cpu irq */ 7635e90b8dbSBibo Mao qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI)); 764758a7475STianrui Zhao env->ipistate = ipi; 76569d9c74fSXiaojuan Yang } 76669d9c74fSXiaojuan Yang 7675e90b8dbSBibo Mao /* Create EXTIOI device */ 7685e90b8dbSBibo Mao extioi = qdev_new(TYPE_LOONGARCH_EXTIOI); 76910a8f7d2SBibo Mao qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus); 7705e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal); 771d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, APIC_BASE, 7725e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0)); 7735e90b8dbSBibo Mao 77469d9c74fSXiaojuan Yang /* 77569d9c74fSXiaojuan Yang * connect ext irq to the cpu irq 77669d9c74fSXiaojuan Yang * cpu_pin[9:2] <= intc_pin[7:0] 77769d9c74fSXiaojuan Yang */ 77810a8f7d2SBibo Mao for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 77969d9c74fSXiaojuan Yang cpudev = DEVICE(qemu_get_cpu(cpu)); 78069d9c74fSXiaojuan Yang for (pin = 0; pin < LS3A_INTC_IP; pin++) { 78169d9c74fSXiaojuan Yang qdev_connect_gpio_out(extioi, (cpu * 8 + pin), 78269d9c74fSXiaojuan Yang qdev_get_gpio_in(cpudev, pin + 2)); 78369d9c74fSXiaojuan Yang } 78469d9c74fSXiaojuan Yang } 78569d9c74fSXiaojuan Yang 786975a5afeSSong Gao /* Add Extend I/O Interrupt Controller node */ 787d804ad98SBibo Mao fdt_add_eiointc_node(lvms, &cpuintc_phandle, &eiointc_phandle); 788975a5afeSSong Gao 78969d9c74fSXiaojuan Yang pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC); 790f4d10ce8STianrui Zhao num = VIRT_PCH_PIC_IRQ_NUM; 791270950b4STianrui Zhao qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num); 79269d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_pic); 79369d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 79474725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE, 79569d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 0)); 79669d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 79774725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET, 79869d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 1)); 79969d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 80074725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO, 80169d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 2)); 80269d9c74fSXiaojuan Yang 803270950b4STianrui Zhao /* Connect pch_pic irqs to extioi */ 80478bcc3ccSSong Gao for (i = 0; i < num; i++) { 80569d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i)); 80669d9c74fSXiaojuan Yang } 80769d9c74fSXiaojuan Yang 8082904f50aSSong Gao /* Add PCH PIC node */ 809d804ad98SBibo Mao fdt_add_pch_pic_node(lvms, &eiointc_phandle, &pch_pic_phandle); 8102904f50aSSong Gao 81169d9c74fSXiaojuan Yang pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI); 812270950b4STianrui Zhao start = num; 8136027d274STianrui Zhao num = EXTIOI_IRQS - start; 8146027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_base", start); 8156027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_num", num); 81669d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_msi); 81769d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 81874725231SXiaojuan Yang sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW); 8196027d274STianrui Zhao for (i = 0; i < num; i++) { 8206027d274STianrui Zhao /* Connect pch_msi irqs to extioi */ 82169d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, 8226027d274STianrui Zhao qdev_get_gpio_in(extioi, i + start)); 82369d9c74fSXiaojuan Yang } 824dc93b8dfSXiaojuan Yang 825572d45e5SSong Gao /* Add PCH MSI node */ 826d804ad98SBibo Mao fdt_add_pch_msi_node(lvms, &eiointc_phandle, &pch_msi_phandle); 827572d45e5SSong Gao 828d804ad98SBibo Mao virt_devices_init(pch_pic, lvms, &pch_pic_phandle, &pch_msi_phandle); 82969d9c74fSXiaojuan Yang } 83069d9c74fSXiaojuan Yang 831d804ad98SBibo Mao static void virt_firmware_init(LoongArchVirtMachineState *lvms) 83298afb0d4SXiaojuan Yang { 833d804ad98SBibo Mao char *filename = MACHINE(lvms)->firmware; 83498afb0d4SXiaojuan Yang char *bios_name = NULL; 835c6e9847fSXianglai Li int bios_size, i; 836c6e9847fSXianglai Li BlockBackend *pflash_blk0; 837c6e9847fSXianglai Li MemoryRegion *mr; 83898afb0d4SXiaojuan Yang 839d804ad98SBibo Mao lvms->bios_loaded = false; 840288431a1SXiaojuan Yang 841c6e9847fSXianglai Li /* Map legacy -drive if=pflash to machine properties */ 842d804ad98SBibo Mao for (i = 0; i < ARRAY_SIZE(lvms->flash); i++) { 843d804ad98SBibo Mao pflash_cfi01_legacy_drive(lvms->flash[i], 844c6e9847fSXianglai Li drive_get(IF_PFLASH, 0, i)); 845c6e9847fSXianglai Li } 846c6e9847fSXianglai Li 847d804ad98SBibo Mao virt_flash_map(lvms, get_system_memory()); 848288431a1SXiaojuan Yang 849d804ad98SBibo Mao pflash_blk0 = pflash_cfi01_get_blk(lvms->flash[0]); 850c6e9847fSXianglai Li 851c6e9847fSXianglai Li if (pflash_blk0) { 852c6e9847fSXianglai Li if (filename) { 853c6e9847fSXianglai Li error_report("cannot use both '-bios' and '-drive if=pflash'" 854c6e9847fSXianglai Li "options at once"); 855c6e9847fSXianglai Li exit(1); 856c6e9847fSXianglai Li } 857d804ad98SBibo Mao lvms->bios_loaded = true; 858c6e9847fSXianglai Li return; 859c6e9847fSXianglai Li } 860c6e9847fSXianglai Li 86198afb0d4SXiaojuan Yang if (filename) { 86298afb0d4SXiaojuan Yang bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename); 86398afb0d4SXiaojuan Yang if (!bios_name) { 86498afb0d4SXiaojuan Yang error_report("Could not find ROM image '%s'", filename); 86598afb0d4SXiaojuan Yang exit(1); 86698afb0d4SXiaojuan Yang } 86798afb0d4SXiaojuan Yang 868d804ad98SBibo Mao mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lvms->flash[0]), 0); 869c6e9847fSXianglai Li bios_size = load_image_mr(bios_name, mr); 87098afb0d4SXiaojuan Yang if (bios_size < 0) { 87198afb0d4SXiaojuan Yang error_report("Could not load ROM image '%s'", bios_name); 87298afb0d4SXiaojuan Yang exit(1); 87398afb0d4SXiaojuan Yang } 87498afb0d4SXiaojuan Yang g_free(bios_name); 875d804ad98SBibo Mao lvms->bios_loaded = true; 87698afb0d4SXiaojuan Yang } 87798afb0d4SXiaojuan Yang } 87898afb0d4SXiaojuan Yang 879fb1cd3a2SXiaojuan Yang 880d804ad98SBibo Mao static void virt_iocsr_misc_write(void *opaque, hwaddr addr, 8815e90b8dbSBibo Mao uint64_t val, unsigned size) 8825e90b8dbSBibo Mao { 8835e90b8dbSBibo Mao } 8845e90b8dbSBibo Mao 885d804ad98SBibo Mao static uint64_t virt_iocsr_misc_read(void *opaque, hwaddr addr, unsigned size) 8865e90b8dbSBibo Mao { 887a7701b61SBibo Mao uint64_t ret; 888a7701b61SBibo Mao 8895e90b8dbSBibo Mao switch (addr) { 8905e90b8dbSBibo Mao case VERSION_REG: 8915e90b8dbSBibo Mao return 0x11ULL; 8925e90b8dbSBibo Mao case FEATURE_REG: 893a7701b61SBibo Mao ret = BIT(IOCSRF_MSI) | BIT(IOCSRF_EXTIOI) | BIT(IOCSRF_CSRIPI); 894a7701b61SBibo Mao if (kvm_enabled()) { 895a7701b61SBibo Mao ret |= BIT(IOCSRF_VM); 896a7701b61SBibo Mao } 897a7701b61SBibo Mao return ret; 8985e90b8dbSBibo Mao case VENDOR_REG: 8995e90b8dbSBibo Mao return 0x6e6f73676e6f6f4cULL; /* "Loongson" */ 9005e90b8dbSBibo Mao case CPUNAME_REG: 9015e90b8dbSBibo Mao return 0x303030354133ULL; /* "3A5000" */ 9025e90b8dbSBibo Mao case MISC_FUNC_REG: 903a7701b61SBibo Mao return BIT_ULL(IOCSRM_EXTIOI_EN); 9045e90b8dbSBibo Mao } 9055e90b8dbSBibo Mao return 0ULL; 9065e90b8dbSBibo Mao } 9075e90b8dbSBibo Mao 908d804ad98SBibo Mao static const MemoryRegionOps virt_iocsr_misc_ops = { 909d804ad98SBibo Mao .read = virt_iocsr_misc_read, 910d804ad98SBibo Mao .write = virt_iocsr_misc_write, 9115e90b8dbSBibo Mao .endianness = DEVICE_LITTLE_ENDIAN, 9125e90b8dbSBibo Mao .valid = { 9135e90b8dbSBibo Mao .min_access_size = 4, 9145e90b8dbSBibo Mao .max_access_size = 8, 9155e90b8dbSBibo Mao }, 9165e90b8dbSBibo Mao .impl = { 9175e90b8dbSBibo Mao .min_access_size = 8, 9185e90b8dbSBibo Mao .max_access_size = 8, 9195e90b8dbSBibo Mao }, 9205e90b8dbSBibo Mao }; 9215e90b8dbSBibo Mao 9223cc451cbSBibo Mao static void fw_cfg_add_memory(MachineState *ms) 9233cc451cbSBibo Mao { 9243cc451cbSBibo Mao hwaddr base, size, ram_size, gap; 9253cc451cbSBibo Mao int nb_numa_nodes, nodes; 9263cc451cbSBibo Mao NodeInfo *numa_info; 9273cc451cbSBibo Mao 9283cc451cbSBibo Mao ram_size = ms->ram_size; 9293cc451cbSBibo Mao base = VIRT_LOWMEM_BASE; 9303cc451cbSBibo Mao gap = VIRT_LOWMEM_SIZE; 9313cc451cbSBibo Mao nodes = nb_numa_nodes = ms->numa_state->num_nodes; 9323cc451cbSBibo Mao numa_info = ms->numa_state->nodes; 9333cc451cbSBibo Mao if (!nodes) { 9343cc451cbSBibo Mao nodes = 1; 9353cc451cbSBibo Mao } 9363cc451cbSBibo Mao 9373cc451cbSBibo Mao /* add fw_cfg memory map of node0 */ 9383cc451cbSBibo Mao if (nb_numa_nodes) { 9393cc451cbSBibo Mao size = numa_info[0].node_mem; 9403cc451cbSBibo Mao } else { 9413cc451cbSBibo Mao size = ram_size; 9423cc451cbSBibo Mao } 9433cc451cbSBibo Mao 9443cc451cbSBibo Mao if (size >= gap) { 9453cc451cbSBibo Mao memmap_add_entry(base, gap, 1); 9463cc451cbSBibo Mao size -= gap; 9473cc451cbSBibo Mao base = VIRT_HIGHMEM_BASE; 9483cc451cbSBibo Mao gap = ram_size - VIRT_LOWMEM_SIZE; 9493cc451cbSBibo Mao } 9503cc451cbSBibo Mao 9513cc451cbSBibo Mao if (size) { 9523cc451cbSBibo Mao memmap_add_entry(base, size, 1); 9533cc451cbSBibo Mao base += size; 9543cc451cbSBibo Mao } 9553cc451cbSBibo Mao 9563cc451cbSBibo Mao if (nodes < 2) { 9573cc451cbSBibo Mao return; 9583cc451cbSBibo Mao } 9593cc451cbSBibo Mao 9603cc451cbSBibo Mao /* add fw_cfg memory map of other nodes */ 9613cc451cbSBibo Mao size = ram_size - numa_info[0].node_mem; 9623cc451cbSBibo Mao gap = VIRT_LOWMEM_BASE + VIRT_LOWMEM_SIZE; 9633cc451cbSBibo Mao if (base < gap && (base + size) > gap) { 9643cc451cbSBibo Mao /* 9653cc451cbSBibo Mao * memory map for the maining nodes splited into two part 9663cc451cbSBibo Mao * lowram: [base, +(gap - base)) 9673cc451cbSBibo Mao * highram: [VIRT_HIGHMEM_BASE, +(size - (gap - base))) 9683cc451cbSBibo Mao */ 9693cc451cbSBibo Mao memmap_add_entry(base, gap - base, 1); 9703cc451cbSBibo Mao size -= gap - base; 9713cc451cbSBibo Mao base = VIRT_HIGHMEM_BASE; 9723cc451cbSBibo Mao } 9733cc451cbSBibo Mao 9743cc451cbSBibo Mao if (size) 9753cc451cbSBibo Mao memmap_add_entry(base, size, 1); 9763cc451cbSBibo Mao } 9773cc451cbSBibo Mao 978d804ad98SBibo Mao static void virt_init(MachineState *machine) 979a8a506c3SXiaojuan Yang { 980fb1cd3a2SXiaojuan Yang LoongArchCPU *lacpu; 981a8a506c3SXiaojuan Yang const char *cpu_model = machine->cpu_type; 982a8a506c3SXiaojuan Yang MemoryRegion *address_space_mem = get_system_memory(); 983d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(machine); 984a8a506c3SXiaojuan Yang int i; 9858d96788cSBibo Mao hwaddr base, size, ram_size = machine->ram_size; 9868f30771cSTianrui Zhao const CPUArchIdList *possible_cpus; 9878f30771cSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(machine); 9888f30771cSTianrui Zhao CPUState *cpu; 989a8a506c3SXiaojuan Yang 990a8a506c3SXiaojuan Yang if (!cpu_model) { 991a8a506c3SXiaojuan Yang cpu_model = LOONGARCH_CPU_TYPE_NAME("la464"); 992a8a506c3SXiaojuan Yang } 993a8a506c3SXiaojuan Yang 994d804ad98SBibo Mao create_fdt(lvms); 9958f30771cSTianrui Zhao 9965e90b8dbSBibo Mao /* Create IOCSR space */ 997d804ad98SBibo Mao memory_region_init_io(&lvms->system_iocsr, OBJECT(machine), NULL, 9985e90b8dbSBibo Mao machine, "iocsr", UINT64_MAX); 999d804ad98SBibo Mao address_space_init(&lvms->as_iocsr, &lvms->system_iocsr, "IOCSR"); 1000d804ad98SBibo Mao memory_region_init_io(&lvms->iocsr_mem, OBJECT(machine), 1001d804ad98SBibo Mao &virt_iocsr_misc_ops, 10025e90b8dbSBibo Mao machine, "iocsr_misc", 0x428); 1003d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, 0, &lvms->iocsr_mem); 10045e90b8dbSBibo Mao 10055e90b8dbSBibo Mao /* Init CPUs */ 10068f30771cSTianrui Zhao possible_cpus = mc->possible_cpu_arch_ids(machine); 10078f30771cSTianrui Zhao for (i = 0; i < possible_cpus->len; i++) { 10088f30771cSTianrui Zhao cpu = cpu_create(machine->cpu_type); 10098f30771cSTianrui Zhao cpu->cpu_index = i; 101097e03106SPhilippe Mathieu-Daudé machine->possible_cpus->cpus[i].cpu = cpu; 101114f21f67SBibo Mao lacpu = LOONGARCH_CPU(cpu); 101214f21f67SBibo Mao lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id; 1013a8a506c3SXiaojuan Yang } 1014d804ad98SBibo Mao fdt_add_cpu_nodes(lvms); 101509ec6579SBibo Mao fdt_add_memory_nodes(machine); 10163cc451cbSBibo Mao fw_cfg_add_memory(machine); 10170cf1478dSTianrui Zhao 10180cf1478dSTianrui Zhao /* Node0 memory */ 10198d96788cSBibo Mao size = ram_size; 10208d96788cSBibo Mao base = VIRT_LOWMEM_BASE; 10218d96788cSBibo Mao if (size > VIRT_LOWMEM_SIZE) { 10228d96788cSBibo Mao size = VIRT_LOWMEM_SIZE; 10230cf1478dSTianrui Zhao } 10240cf1478dSTianrui Zhao 10258d96788cSBibo Mao memory_region_init_alias(&lvms->lowmem, NULL, "loongarch.lowram", 10268d96788cSBibo Mao machine->ram, base, size); 10278d96788cSBibo Mao memory_region_add_subregion(address_space_mem, base, &lvms->lowmem); 10288d96788cSBibo Mao base += size; 10298d96788cSBibo Mao if (ram_size - size) { 10308d96788cSBibo Mao base = VIRT_HIGHMEM_BASE; 10318d96788cSBibo Mao memory_region_init_alias(&lvms->highmem, NULL, "loongarch.highram", 10328d96788cSBibo Mao machine->ram, VIRT_LOWMEM_BASE + size, ram_size - size); 10338d96788cSBibo Mao memory_region_add_subregion(address_space_mem, base, &lvms->highmem); 10348d96788cSBibo Mao base += ram_size - size; 10350cf1478dSTianrui Zhao } 1036c3da26f3SXiaojuan Yang 1037c3da26f3SXiaojuan Yang /* initialize device memory address space */ 1038c3da26f3SXiaojuan Yang if (machine->ram_size < machine->maxram_size) { 1039c3da26f3SXiaojuan Yang ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size; 1040c3da26f3SXiaojuan Yang 1041c3da26f3SXiaojuan Yang if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) { 1042c3da26f3SXiaojuan Yang error_report("unsupported amount of memory slots: %"PRIu64, 1043c3da26f3SXiaojuan Yang machine->ram_slots); 1044c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 1045c3da26f3SXiaojuan Yang } 1046c3da26f3SXiaojuan Yang 1047c3da26f3SXiaojuan Yang if (QEMU_ALIGN_UP(machine->maxram_size, 1048c3da26f3SXiaojuan Yang TARGET_PAGE_SIZE) != machine->maxram_size) { 1049c3da26f3SXiaojuan Yang error_report("maximum memory size must by aligned to multiple of " 1050c3da26f3SXiaojuan Yang "%d bytes", TARGET_PAGE_SIZE); 1051c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 1052c3da26f3SXiaojuan Yang } 10538d96788cSBibo Mao machine_memory_devices_init(machine, base, device_mem_size); 1054c3da26f3SXiaojuan Yang } 1055c3da26f3SXiaojuan Yang 105698afb0d4SXiaojuan Yang /* load the BIOS image. */ 1057d804ad98SBibo Mao virt_firmware_init(lvms); 105898afb0d4SXiaojuan Yang 105927ad7564SXiaojuan Yang /* fw_cfg init */ 1060d804ad98SBibo Mao lvms->fw_cfg = virt_fw_cfg_init(ram_size, machine); 1061d804ad98SBibo Mao rom_set_fw(lvms->fw_cfg); 1062d804ad98SBibo Mao if (lvms->fw_cfg != NULL) { 1063d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/memmap", 106427ad7564SXiaojuan Yang memmap_table, 106527ad7564SXiaojuan Yang sizeof(struct memmap_entry) * (memmap_entries)); 106627ad7564SXiaojuan Yang } 1067d804ad98SBibo Mao fdt_add_fw_cfg_node(lvms); 1068d804ad98SBibo Mao fdt_add_flash_node(lvms); 1069d771ca1cSSong Gao 107069d9c74fSXiaojuan Yang /* Initialize the IO interrupt subsystem */ 1071d804ad98SBibo Mao virt_irq_init(lvms); 107222126fdbSSong Gao platform_bus_add_all_fdt_nodes(machine->fdt, "/platic", 1073a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 1074a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_SIZE, 1075a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_IRQ); 1076d804ad98SBibo Mao lvms->machine_done.notify = virt_done; 1077d804ad98SBibo Mao qemu_add_machine_init_done_notifier(&lvms->machine_done); 10780d588c4fSSong Gao /* connect powerdown request */ 1079d804ad98SBibo Mao lvms->powerdown_notifier.notify = virt_powerdown_req; 1080d804ad98SBibo Mao qemu_register_powerdown_notifier(&lvms->powerdown_notifier); 10810d588c4fSSong Gao 108202183693SXiaojuan Yang /* 108346b21de2SSong Gao * Since lowmem region starts from 0 and Linux kernel legacy start address 108446b21de2SSong Gao * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer 108546b21de2SSong Gao * access. FDT size limit with 1 MiB. 108602183693SXiaojuan Yang * Put the FDT into the memory map as a ROM image: this will ensure 108702183693SXiaojuan Yang * the FDT is copied again upon reset, even if addr points into RAM. 108802183693SXiaojuan Yang */ 1089d804ad98SBibo Mao qemu_fdt_dumpdtb(machine->fdt, lvms->fdt_size); 1090d804ad98SBibo Mao rom_add_blob_fixed_as("fdt", machine->fdt, lvms->fdt_size, FDT_BASE, 1091d771ca1cSSong Gao &address_space_memory); 1092d771ca1cSSong Gao qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds, 1093d804ad98SBibo Mao rom_ptr_for_as(&address_space_memory, FDT_BASE, lvms->fdt_size)); 1094d771ca1cSSong Gao 1095d804ad98SBibo Mao lvms->bootinfo.ram_size = ram_size; 1096d804ad98SBibo Mao loongarch_load_kernel(machine, &lvms->bootinfo); 1097a8a506c3SXiaojuan Yang } 1098a8a506c3SXiaojuan Yang 1099d804ad98SBibo Mao static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1100735143f1SXiaojuan Yang void *opaque, Error **errp) 1101735143f1SXiaojuan Yang { 1102d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1103d804ad98SBibo Mao OnOffAuto acpi = lvms->acpi; 1104735143f1SXiaojuan Yang 1105735143f1SXiaojuan Yang visit_type_OnOffAuto(v, name, &acpi, errp); 1106735143f1SXiaojuan Yang } 1107735143f1SXiaojuan Yang 1108d804ad98SBibo Mao static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1109735143f1SXiaojuan Yang void *opaque, Error **errp) 1110735143f1SXiaojuan Yang { 1111d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1112735143f1SXiaojuan Yang 1113d804ad98SBibo Mao visit_type_OnOffAuto(v, name, &lvms->acpi, errp); 1114735143f1SXiaojuan Yang } 1115735143f1SXiaojuan Yang 1116d804ad98SBibo Mao static void virt_initfn(Object *obj) 1117735143f1SXiaojuan Yang { 1118d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1119735143f1SXiaojuan Yang 1120d804ad98SBibo Mao lvms->acpi = ON_OFF_AUTO_AUTO; 1121d804ad98SBibo Mao lvms->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 1122d804ad98SBibo Mao lvms->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1123d804ad98SBibo Mao virt_flash_create(lvms); 1124735143f1SXiaojuan Yang } 1125735143f1SXiaojuan Yang 1126c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev) 1127c3da26f3SXiaojuan Yang { 1128c3da26f3SXiaojuan Yang /* we only support pc dimm now */ 1129c3da26f3SXiaojuan Yang return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) && 1130c3da26f3SXiaojuan Yang !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM); 1131c3da26f3SXiaojuan Yang } 1132c3da26f3SXiaojuan Yang 1133c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, 1134c3da26f3SXiaojuan Yang Error **errp) 1135c3da26f3SXiaojuan Yang { 1136c3da26f3SXiaojuan Yang pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), NULL, errp); 1137c3da26f3SXiaojuan Yang } 1138c3da26f3SXiaojuan Yang 1139d804ad98SBibo Mao static void virt_device_pre_plug(HotplugHandler *hotplug_dev, 1140c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1141c3da26f3SXiaojuan Yang { 1142c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1143c3da26f3SXiaojuan Yang virt_mem_pre_plug(hotplug_dev, dev, errp); 1144c3da26f3SXiaojuan Yang } 1145c3da26f3SXiaojuan Yang } 1146c3da26f3SXiaojuan Yang 1147c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev, 1148c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1149c3da26f3SXiaojuan Yang { 1150d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1151c3da26f3SXiaojuan Yang 1152c3da26f3SXiaojuan Yang /* the acpi ged is always exist */ 1153d804ad98SBibo Mao hotplug_handler_unplug_request(HOTPLUG_HANDLER(lvms->acpi_ged), dev, 1154c3da26f3SXiaojuan Yang errp); 1155c3da26f3SXiaojuan Yang } 1156c3da26f3SXiaojuan Yang 1157d804ad98SBibo Mao static void virt_device_unplug_request(HotplugHandler *hotplug_dev, 1158c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1159c3da26f3SXiaojuan Yang { 1160c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1161c3da26f3SXiaojuan Yang virt_mem_unplug_request(hotplug_dev, dev, errp); 1162c3da26f3SXiaojuan Yang } 1163c3da26f3SXiaojuan Yang } 1164c3da26f3SXiaojuan Yang 1165c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev, 1166c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1167c3da26f3SXiaojuan Yang { 1168d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1169c3da26f3SXiaojuan Yang 1170d804ad98SBibo Mao hotplug_handler_unplug(HOTPLUG_HANDLER(lvms->acpi_ged), dev, errp); 1171d804ad98SBibo Mao pc_dimm_unplug(PC_DIMM(dev), MACHINE(lvms)); 1172c3da26f3SXiaojuan Yang qdev_unrealize(dev); 1173c3da26f3SXiaojuan Yang } 1174c3da26f3SXiaojuan Yang 1175d804ad98SBibo Mao static void virt_device_unplug(HotplugHandler *hotplug_dev, 1176c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1177c3da26f3SXiaojuan Yang { 1178c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1179c3da26f3SXiaojuan Yang virt_mem_unplug(hotplug_dev, dev, errp); 1180c3da26f3SXiaojuan Yang } 1181c3da26f3SXiaojuan Yang } 1182c3da26f3SXiaojuan Yang 1183c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev, 1184c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1185c3da26f3SXiaojuan Yang { 1186d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1187c3da26f3SXiaojuan Yang 1188d804ad98SBibo Mao pc_dimm_plug(PC_DIMM(dev), MACHINE(lvms)); 1189d804ad98SBibo Mao hotplug_handler_plug(HOTPLUG_HANDLER(lvms->acpi_ged), 1190c3da26f3SXiaojuan Yang dev, &error_abort); 1191c3da26f3SXiaojuan Yang } 1192c3da26f3SXiaojuan Yang 1193d804ad98SBibo Mao static void virt_device_plug_cb(HotplugHandler *hotplug_dev, 1194e27e5357SXiaojuan Yang DeviceState *dev, Error **errp) 1195e27e5357SXiaojuan Yang { 1196d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1197d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 1198d804ad98SBibo Mao PlatformBusDevice *pbus; 1199e27e5357SXiaojuan Yang 1200e27e5357SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev)) { 1201d804ad98SBibo Mao if (lvms->platform_bus_dev) { 1202d804ad98SBibo Mao pbus = PLATFORM_BUS_DEVICE(lvms->platform_bus_dev); 1203d804ad98SBibo Mao platform_bus_link_device(pbus, SYS_BUS_DEVICE(dev)); 1204e27e5357SXiaojuan Yang } 1205c3da26f3SXiaojuan Yang } else if (memhp_type_supported(dev)) { 1206c3da26f3SXiaojuan Yang virt_mem_plug(hotplug_dev, dev, errp); 1207e27e5357SXiaojuan Yang } 1208e27e5357SXiaojuan Yang } 1209e27e5357SXiaojuan Yang 1210d804ad98SBibo Mao static HotplugHandler *virt_get_hotplug_handler(MachineState *machine, 1211e27e5357SXiaojuan Yang DeviceState *dev) 1212e27e5357SXiaojuan Yang { 1213e27e5357SXiaojuan Yang MachineClass *mc = MACHINE_GET_CLASS(machine); 1214e27e5357SXiaojuan Yang 1215c3da26f3SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev) || 1216c3da26f3SXiaojuan Yang memhp_type_supported(dev)) { 1217e27e5357SXiaojuan Yang return HOTPLUG_HANDLER(machine); 1218e27e5357SXiaojuan Yang } 1219e27e5357SXiaojuan Yang return NULL; 1220e27e5357SXiaojuan Yang } 1221e27e5357SXiaojuan Yang 12228f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) 12238f30771cSTianrui Zhao { 12248f30771cSTianrui Zhao int n; 12258f30771cSTianrui Zhao unsigned int max_cpus = ms->smp.max_cpus; 12268f30771cSTianrui Zhao 12278f30771cSTianrui Zhao if (ms->possible_cpus) { 12288f30771cSTianrui Zhao assert(ms->possible_cpus->len == max_cpus); 12298f30771cSTianrui Zhao return ms->possible_cpus; 12308f30771cSTianrui Zhao } 12318f30771cSTianrui Zhao 12328f30771cSTianrui Zhao ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 12338f30771cSTianrui Zhao sizeof(CPUArchId) * max_cpus); 12348f30771cSTianrui Zhao ms->possible_cpus->len = max_cpus; 12358f30771cSTianrui Zhao for (n = 0; n < ms->possible_cpus->len; n++) { 12368f30771cSTianrui Zhao ms->possible_cpus->cpus[n].type = ms->cpu_type; 12378f30771cSTianrui Zhao ms->possible_cpus->cpus[n].arch_id = n; 1238f3323883STianrui Zhao 1239f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_socket_id = true; 1240f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.socket_id = 1241f3323883STianrui Zhao n / (ms->smp.cores * ms->smp.threads); 12428f30771cSTianrui Zhao ms->possible_cpus->cpus[n].props.has_core_id = true; 1243f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.core_id = 1244f3323883STianrui Zhao n / ms->smp.threads % ms->smp.cores; 1245f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_thread_id = true; 1246f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads; 12478f30771cSTianrui Zhao } 12488f30771cSTianrui Zhao return ms->possible_cpus; 12498f30771cSTianrui Zhao } 12508f30771cSTianrui Zhao 1251d804ad98SBibo Mao static CpuInstanceProperties virt_cpu_index_to_props(MachineState *ms, 1252d804ad98SBibo Mao unsigned cpu_index) 12530cf1478dSTianrui Zhao { 12540cf1478dSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(ms); 12550cf1478dSTianrui Zhao const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 12560cf1478dSTianrui Zhao 12570cf1478dSTianrui Zhao assert(cpu_index < possible_cpus->len); 12580cf1478dSTianrui Zhao return possible_cpus->cpus[cpu_index].props; 12590cf1478dSTianrui Zhao } 12600cf1478dSTianrui Zhao 12610cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) 12620cf1478dSTianrui Zhao { 1263f532cf01SBibo Mao int64_t socket_id; 12640cf1478dSTianrui Zhao 12650cf1478dSTianrui Zhao if (ms->numa_state->num_nodes) { 1266f532cf01SBibo Mao socket_id = ms->possible_cpus->cpus[idx].props.socket_id; 1267f532cf01SBibo Mao return socket_id % ms->numa_state->num_nodes; 1268f532cf01SBibo Mao } else { 1269f532cf01SBibo Mao return 0; 12700cf1478dSTianrui Zhao } 12710cf1478dSTianrui Zhao } 12720cf1478dSTianrui Zhao 1273d804ad98SBibo Mao static void virt_class_init(ObjectClass *oc, void *data) 1274a8a506c3SXiaojuan Yang { 1275a8a506c3SXiaojuan Yang MachineClass *mc = MACHINE_CLASS(oc); 1276e27e5357SXiaojuan Yang HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1277a8a506c3SXiaojuan Yang 1278d804ad98SBibo Mao mc->init = virt_init; 1279a8a506c3SXiaojuan Yang mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464"); 1280a8a506c3SXiaojuan Yang mc->default_ram_id = "loongarch.ram"; 1281646c39b2SSong Gao mc->max_cpus = LOONGARCH_MAX_CPUS; 1282a8a506c3SXiaojuan Yang mc->is_default = 1; 1283a8a506c3SXiaojuan Yang mc->default_kernel_irqchip_split = false; 1284a8a506c3SXiaojuan Yang mc->block_default_type = IF_VIRTIO; 1285a8a506c3SXiaojuan Yang mc->default_boot_order = "c"; 1286a8a506c3SXiaojuan Yang mc->no_cdrom = 1; 12878f30771cSTianrui Zhao mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids; 12880cf1478dSTianrui Zhao mc->cpu_index_to_instance_props = virt_cpu_index_to_props; 12890cf1478dSTianrui Zhao mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; 12900cf1478dSTianrui Zhao mc->numa_mem_supported = true; 12910cf1478dSTianrui Zhao mc->auto_enable_numa_with_memhp = true; 12920cf1478dSTianrui Zhao mc->auto_enable_numa_with_memdev = true; 1293d804ad98SBibo Mao mc->get_hotplug_handler = virt_get_hotplug_handler; 1294240294caSThomas Huth mc->default_nic = "virtio-net-pci"; 1295d804ad98SBibo Mao hc->plug = virt_device_plug_cb; 1296d804ad98SBibo Mao hc->pre_plug = virt_device_pre_plug; 1297d804ad98SBibo Mao hc->unplug_request = virt_device_unplug_request; 1298d804ad98SBibo Mao hc->unplug = virt_device_unplug; 1299735143f1SXiaojuan Yang 1300735143f1SXiaojuan Yang object_class_property_add(oc, "acpi", "OnOffAuto", 1301d804ad98SBibo Mao virt_get_acpi, virt_set_acpi, 1302735143f1SXiaojuan Yang NULL, NULL); 1303735143f1SXiaojuan Yang object_class_property_set_description(oc, "acpi", 1304735143f1SXiaojuan Yang "Enable ACPI"); 1305f8ab9aa2SXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 13063dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM 13073dfbb6deSXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 13083dfbb6deSXiaojuan Yang #endif 1309a8a506c3SXiaojuan Yang } 1310a8a506c3SXiaojuan Yang 1311d804ad98SBibo Mao static const TypeInfo virt_machine_types[] = { 1312a8a506c3SXiaojuan Yang { 1313df0d93c1SBibo Mao .name = TYPE_LOONGARCH_VIRT_MACHINE, 1314a8a506c3SXiaojuan Yang .parent = TYPE_MACHINE, 1315d804ad98SBibo Mao .instance_size = sizeof(LoongArchVirtMachineState), 1316d804ad98SBibo Mao .class_init = virt_class_init, 1317d804ad98SBibo Mao .instance_init = virt_initfn, 1318e27e5357SXiaojuan Yang .interfaces = (InterfaceInfo[]) { 1319e27e5357SXiaojuan Yang { TYPE_HOTPLUG_HANDLER }, 1320e27e5357SXiaojuan Yang { } 1321e27e5357SXiaojuan Yang }, 1322a8a506c3SXiaojuan Yang } 1323a8a506c3SXiaojuan Yang }; 1324a8a506c3SXiaojuan Yang 1325d804ad98SBibo Mao DEFINE_TYPES(virt_machine_types) 1326