1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */ 2a8a506c3SXiaojuan Yang /* 3a8a506c3SXiaojuan Yang * QEMU loongson 3a5000 develop board emulation 4a8a506c3SXiaojuan Yang * 5a8a506c3SXiaojuan Yang * Copyright (c) 2021 Loongson Technology Corporation Limited 6a8a506c3SXiaojuan Yang */ 7a8a506c3SXiaojuan Yang #include "qemu/osdep.h" 8a8a506c3SXiaojuan Yang #include "qemu/units.h" 9a8a506c3SXiaojuan Yang #include "qemu/datadir.h" 10a8a506c3SXiaojuan Yang #include "qapi/error.h" 11a8a506c3SXiaojuan Yang #include "hw/boards.h" 127e6b5497SBernhard Beschow #include "hw/char/serial-mm.h" 13*32cad1ffSPhilippe Mathieu-Daudé #include "system/kvm.h" 14*32cad1ffSPhilippe Mathieu-Daudé #include "system/tcg.h" 15*32cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 16*32cad1ffSPhilippe Mathieu-Daudé #include "system/qtest.h" 17*32cad1ffSPhilippe Mathieu-Daudé #include "system/runstate.h" 18*32cad1ffSPhilippe Mathieu-Daudé #include "system/reset.h" 19*32cad1ffSPhilippe Mathieu-Daudé #include "system/rtc.h" 20a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h" 21a8a506c3SXiaojuan Yang #include "exec/address-spaces.h" 22dc93b8dfSXiaojuan Yang #include "hw/irq.h" 23dc93b8dfSXiaojuan Yang #include "net/net.h" 246a6f26f4SXiaojuan Yang #include "hw/loader.h" 256a6f26f4SXiaojuan Yang #include "elf.h" 26ef2f1145SBibo Mao #include "hw/intc/loongarch_ipi.h" 2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h" 2869d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h" 2969d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h" 3069d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h" 31dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h" 32dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h" 3327ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h" 34a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h" 353efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h" 36735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h" 37735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h" 38735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h" 39735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h" 40*32cad1ffSPhilippe Mathieu-Daudé #include "system/device_tree.h" 41fda3f15bSXiaojuan Yang #include <libfdt.h> 42a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h" 43a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h" 44f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h" 45c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h" 46*32cad1ffSPhilippe Mathieu-Daudé #include "system/tpm.h" 47*32cad1ffSPhilippe Mathieu-Daudé #include "system/block-backend.h" 48288431a1SXiaojuan Yang #include "hw/block/flash.h" 49fe43cc5bSBibo Mao #include "hw/virtio/virtio-iommu.h" 50cc37d98bSRichard Henderson #include "qemu/error-report.h" 51d9bd1ccbSJason A. Donenfeld #include "qemu/guest-random.h" 52cc37d98bSRichard Henderson 532b284fa9SSong Gao static bool virt_is_veiointc_enabled(LoongArchVirtMachineState *lvms) 542b284fa9SSong Gao { 552b284fa9SSong Gao if (lvms->veiointc == ON_OFF_AUTO_OFF) { 562b284fa9SSong Gao return false; 572b284fa9SSong Gao } 582b284fa9SSong Gao return true; 592b284fa9SSong Gao } 602b284fa9SSong Gao 612b284fa9SSong Gao static void virt_get_veiointc(Object *obj, Visitor *v, const char *name, 622b284fa9SSong Gao void *opaque, Error **errp) 632b284fa9SSong Gao { 642b284fa9SSong Gao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 652b284fa9SSong Gao OnOffAuto veiointc = lvms->veiointc; 662b284fa9SSong Gao 672b284fa9SSong Gao visit_type_OnOffAuto(v, name, &veiointc, errp); 682b284fa9SSong Gao } 692b284fa9SSong Gao 702b284fa9SSong Gao static void virt_set_veiointc(Object *obj, Visitor *v, const char *name, 712b284fa9SSong Gao void *opaque, Error **errp) 722b284fa9SSong Gao { 732b284fa9SSong Gao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 742b284fa9SSong Gao 752b284fa9SSong Gao visit_type_OnOffAuto(v, name, &lvms->veiointc, errp); 762b284fa9SSong Gao } 772b284fa9SSong Gao 78d804ad98SBibo Mao static PFlashCFI01 *virt_flash_create1(LoongArchVirtMachineState *lvms, 79c6e9847fSXianglai Li const char *name, 80c6e9847fSXianglai Li const char *alias_prop_name) 81288431a1SXiaojuan Yang { 82288431a1SXiaojuan Yang DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 83288431a1SXiaojuan Yang 84288431a1SXiaojuan Yang qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 85288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "width", 4); 86288431a1SXiaojuan Yang qdev_prop_set_uint8(dev, "device-width", 2); 87288431a1SXiaojuan Yang qdev_prop_set_bit(dev, "big-endian", false); 88288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id0", 0x89); 89288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id1", 0x18); 90288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id2", 0x00); 91288431a1SXiaojuan Yang qdev_prop_set_uint16(dev, "id3", 0x00); 92c6e9847fSXianglai Li qdev_prop_set_string(dev, "name", name); 93d804ad98SBibo Mao object_property_add_child(OBJECT(lvms), name, OBJECT(dev)); 94d804ad98SBibo Mao object_property_add_alias(OBJECT(lvms), alias_prop_name, 95288431a1SXiaojuan Yang OBJECT(dev), "drive"); 96c6e9847fSXianglai Li return PFLASH_CFI01(dev); 97c6e9847fSXianglai Li } 98288431a1SXiaojuan Yang 99d804ad98SBibo Mao static void virt_flash_create(LoongArchVirtMachineState *lvms) 100c6e9847fSXianglai Li { 101d804ad98SBibo Mao lvms->flash[0] = virt_flash_create1(lvms, "virt.flash0", "pflash0"); 102d804ad98SBibo Mao lvms->flash[1] = virt_flash_create1(lvms, "virt.flash1", "pflash1"); 103c6e9847fSXianglai Li } 104c6e9847fSXianglai Li 105c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash, 106c6e9847fSXianglai Li hwaddr base, hwaddr size, 107c6e9847fSXianglai Li MemoryRegion *sysmem) 108c6e9847fSXianglai Li { 109c6e9847fSXianglai Li DeviceState *dev = DEVICE(flash); 110c6e9847fSXianglai Li BlockBackend *blk; 111c6e9847fSXianglai Li hwaddr real_size = size; 112c6e9847fSXianglai Li 113c6e9847fSXianglai Li blk = pflash_cfi01_get_blk(flash); 114c6e9847fSXianglai Li if (blk) { 115c6e9847fSXianglai Li real_size = blk_getlength(blk); 116c6e9847fSXianglai Li assert(real_size && real_size <= size); 117c6e9847fSXianglai Li } 118c6e9847fSXianglai Li 119c6e9847fSXianglai Li assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE)); 120c6e9847fSXianglai Li assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 121c6e9847fSXianglai Li 122c6e9847fSXianglai Li qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE); 123c6e9847fSXianglai Li sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 124c6e9847fSXianglai Li memory_region_add_subregion(sysmem, base, 125c6e9847fSXianglai Li sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0)); 126288431a1SXiaojuan Yang } 127288431a1SXiaojuan Yang 128d804ad98SBibo Mao static void virt_flash_map(LoongArchVirtMachineState *lvms, 129288431a1SXiaojuan Yang MemoryRegion *sysmem) 130288431a1SXiaojuan Yang { 131d804ad98SBibo Mao PFlashCFI01 *flash0 = lvms->flash[0]; 132d804ad98SBibo Mao PFlashCFI01 *flash1 = lvms->flash[1]; 133288431a1SXiaojuan Yang 134c6e9847fSXianglai Li virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem); 135c6e9847fSXianglai Li virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem); 136288431a1SXiaojuan Yang } 137288431a1SXiaojuan Yang 138d804ad98SBibo Mao static void fdt_add_cpuic_node(LoongArchVirtMachineState *lvms, 139a0663efdSSong Gao uint32_t *cpuintc_phandle) 140a0663efdSSong Gao { 141d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 142a0663efdSSong Gao char *nodename; 143a0663efdSSong Gao 144a0663efdSSong Gao *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 145a0663efdSSong Gao nodename = g_strdup_printf("/cpuic"); 146a0663efdSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 147a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle); 148a0663efdSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 149a0663efdSSong Gao "loongson,cpu-interrupt-controller"); 150a0663efdSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 151a0663efdSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 152a0663efdSSong Gao g_free(nodename); 153a0663efdSSong Gao } 154a0663efdSSong Gao 155d804ad98SBibo Mao static void fdt_add_eiointc_node(LoongArchVirtMachineState *lvms, 156975a5afeSSong Gao uint32_t *cpuintc_phandle, 157975a5afeSSong Gao uint32_t *eiointc_phandle) 158975a5afeSSong Gao { 159d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 160975a5afeSSong Gao char *nodename; 161975a5afeSSong Gao hwaddr extioi_base = APIC_BASE; 162975a5afeSSong Gao hwaddr extioi_size = EXTIOI_SIZE; 163975a5afeSSong Gao 164975a5afeSSong Gao *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt); 165975a5afeSSong Gao nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base); 166975a5afeSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 167975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle); 168975a5afeSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 169975a5afeSSong Gao "loongson,ls2k2000-eiointc"); 170975a5afeSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 171975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1); 172975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 173975a5afeSSong Gao *cpuintc_phandle); 174975a5afeSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3); 175975a5afeSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, 176975a5afeSSong Gao extioi_base, 0x0, extioi_size); 177975a5afeSSong Gao g_free(nodename); 178975a5afeSSong Gao } 179975a5afeSSong Gao 180d804ad98SBibo Mao static void fdt_add_pch_pic_node(LoongArchVirtMachineState *lvms, 1812904f50aSSong Gao uint32_t *eiointc_phandle, 1822904f50aSSong Gao uint32_t *pch_pic_phandle) 1832904f50aSSong Gao { 184d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 1852904f50aSSong Gao char *nodename; 1862904f50aSSong Gao hwaddr pch_pic_base = VIRT_PCH_REG_BASE; 1872904f50aSSong Gao hwaddr pch_pic_size = VIRT_PCH_REG_SIZE; 1882904f50aSSong Gao 1892904f50aSSong Gao *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt); 1902904f50aSSong Gao nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base); 1912904f50aSSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 1922904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_pic_phandle); 1932904f50aSSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 1942904f50aSSong Gao "loongson,pch-pic-1.0"); 1952904f50aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, 1962904f50aSSong Gao pch_pic_base, 0, pch_pic_size); 1972904f50aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 1982904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2); 1992904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 2002904f50aSSong Gao *eiointc_phandle); 2012904f50aSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0); 2022904f50aSSong Gao g_free(nodename); 2032904f50aSSong Gao } 2042904f50aSSong Gao 205d804ad98SBibo Mao static void fdt_add_pch_msi_node(LoongArchVirtMachineState *lvms, 206572d45e5SSong Gao uint32_t *eiointc_phandle, 207572d45e5SSong Gao uint32_t *pch_msi_phandle) 208572d45e5SSong Gao { 209d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 210572d45e5SSong Gao char *nodename; 211572d45e5SSong Gao hwaddr pch_msi_base = VIRT_PCH_MSI_ADDR_LOW; 212572d45e5SSong Gao hwaddr pch_msi_size = VIRT_PCH_MSI_SIZE; 213572d45e5SSong Gao 214572d45e5SSong Gao *pch_msi_phandle = qemu_fdt_alloc_phandle(ms->fdt); 215572d45e5SSong Gao nodename = g_strdup_printf("/msi@%" PRIx64, pch_msi_base); 216572d45e5SSong Gao qemu_fdt_add_subnode(ms->fdt, nodename); 217572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *pch_msi_phandle); 218572d45e5SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 219572d45e5SSong Gao "loongson,pch-msi-1.0"); 220572d45e5SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 221572d45e5SSong Gao 0, pch_msi_base, 222572d45e5SSong Gao 0, pch_msi_size); 223572d45e5SSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0); 224572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 225572d45e5SSong Gao *eiointc_phandle); 226572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-base-vec", 227572d45e5SSong Gao VIRT_PCH_PIC_IRQ_NUM); 228572d45e5SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,msi-num-vecs", 229572d45e5SSong Gao EXTIOI_IRQS - VIRT_PCH_PIC_IRQ_NUM); 230572d45e5SSong Gao g_free(nodename); 231572d45e5SSong Gao } 232572d45e5SSong Gao 233d804ad98SBibo Mao static void fdt_add_flash_node(LoongArchVirtMachineState *lvms) 234288431a1SXiaojuan Yang { 235d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 236288431a1SXiaojuan Yang char *nodename; 237c6e9847fSXianglai Li MemoryRegion *flash_mem; 238288431a1SXiaojuan Yang 239c6e9847fSXianglai Li hwaddr flash0_base; 240c6e9847fSXianglai Li hwaddr flash0_size; 241288431a1SXiaojuan Yang 242c6e9847fSXianglai Li hwaddr flash1_base; 243c6e9847fSXianglai Li hwaddr flash1_size; 244c6e9847fSXianglai Li 245d804ad98SBibo Mao flash_mem = pflash_cfi01_get_memory(lvms->flash[0]); 246c6e9847fSXianglai Li flash0_base = flash_mem->addr; 247c6e9847fSXianglai Li flash0_size = memory_region_size(flash_mem); 248c6e9847fSXianglai Li 249d804ad98SBibo Mao flash_mem = pflash_cfi01_get_memory(lvms->flash[1]); 250c6e9847fSXianglai Li flash1_base = flash_mem->addr; 251c6e9847fSXianglai Li flash1_size = memory_region_size(flash_mem); 252c6e9847fSXianglai Li 253c6e9847fSXianglai Li nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base); 254288431a1SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 255288431a1SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash"); 256288431a1SXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 257c6e9847fSXianglai Li 2, flash0_base, 2, flash0_size, 258c6e9847fSXianglai Li 2, flash1_base, 2, flash1_size); 259288431a1SXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4); 260288431a1SXiaojuan Yang g_free(nodename); 261288431a1SXiaojuan Yang } 262fda3f15bSXiaojuan Yang 263d804ad98SBibo Mao static void fdt_add_rtc_node(LoongArchVirtMachineState *lvms, 264841ef2c9SSong Gao uint32_t *pch_pic_phandle) 265ca5bf7adSXiaojuan Yang { 266ca5bf7adSXiaojuan Yang char *nodename; 267ca5bf7adSXiaojuan Yang hwaddr base = VIRT_RTC_REG_BASE; 268ca5bf7adSXiaojuan Yang hwaddr size = VIRT_RTC_LEN; 269d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 270ca5bf7adSXiaojuan Yang 271ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/rtc@%" PRIx64, base); 272ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 273841ef2c9SSong Gao qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 274841ef2c9SSong Gao "loongson,ls7a-rtc"); 275e8c8203eSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size); 276841ef2c9SSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", 277841ef2c9SSong Gao VIRT_RTC_IRQ - VIRT_GSI_BASE , 0x4); 278841ef2c9SSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 279841ef2c9SSong Gao *pch_pic_phandle); 280ca5bf7adSXiaojuan Yang g_free(nodename); 281ca5bf7adSXiaojuan Yang } 282ca5bf7adSXiaojuan Yang 283e1ecdc63SBibo Mao static void fdt_add_ged_reset(LoongArchVirtMachineState *lvms) 284e1ecdc63SBibo Mao { 285e1ecdc63SBibo Mao char *name; 286e1ecdc63SBibo Mao uint32_t ged_handle; 287e1ecdc63SBibo Mao MachineState *ms = MACHINE(lvms); 288e1ecdc63SBibo Mao hwaddr base = VIRT_GED_REG_ADDR; 289e1ecdc63SBibo Mao hwaddr size = ACPI_GED_REG_COUNT; 290e1ecdc63SBibo Mao 291e1ecdc63SBibo Mao ged_handle = qemu_fdt_alloc_phandle(ms->fdt); 292e1ecdc63SBibo Mao name = g_strdup_printf("/ged@%" PRIx64, base); 293e1ecdc63SBibo Mao qemu_fdt_add_subnode(ms->fdt, name); 294e1ecdc63SBibo Mao qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon"); 295e1ecdc63SBibo Mao qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0x0, base, 0x0, size); 296e1ecdc63SBibo Mao /* 8 bit registers */ 297e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "reg-shift", 0); 298e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "reg-io-width", 1); 299e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "phandle", ged_handle); 300e1ecdc63SBibo Mao ged_handle = qemu_fdt_get_phandle(ms->fdt, name); 301e1ecdc63SBibo Mao g_free(name); 302e1ecdc63SBibo Mao 303e1ecdc63SBibo Mao name = g_strdup_printf("/reboot"); 304e1ecdc63SBibo Mao qemu_fdt_add_subnode(ms->fdt, name); 305e1ecdc63SBibo Mao qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot"); 306e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "regmap", ged_handle); 307e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "offset", ACPI_GED_REG_RESET); 308e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "value", ACPI_GED_RESET_VALUE); 309e1ecdc63SBibo Mao g_free(name); 310e1ecdc63SBibo Mao 311e1ecdc63SBibo Mao name = g_strdup_printf("/poweroff"); 312e1ecdc63SBibo Mao qemu_fdt_add_subnode(ms->fdt, name); 313e1ecdc63SBibo Mao qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff"); 314e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "regmap", ged_handle); 315e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "offset", ACPI_GED_REG_SLEEP_CTL); 316e1ecdc63SBibo Mao qemu_fdt_setprop_cell(ms->fdt, name, "value", ACPI_GED_SLP_EN | 317e1ecdc63SBibo Mao (ACPI_GED_SLP_TYP_S5 << ACPI_GED_SLP_TYP_POS)); 318e1ecdc63SBibo Mao g_free(name); 319e1ecdc63SBibo Mao } 320e1ecdc63SBibo Mao 321d804ad98SBibo Mao static void fdt_add_uart_node(LoongArchVirtMachineState *lvms, 322b3d4ef83SJason A. Donenfeld uint32_t *pch_pic_phandle, hwaddr base, 323b3d4ef83SJason A. Donenfeld int irq, bool chosen) 324ca5bf7adSXiaojuan Yang { 325ca5bf7adSXiaojuan Yang char *nodename; 326ca5bf7adSXiaojuan Yang hwaddr size = VIRT_UART_SIZE; 327d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 328ca5bf7adSXiaojuan Yang 329ca5bf7adSXiaojuan Yang nodename = g_strdup_printf("/serial@%" PRIx64, base); 330ca5bf7adSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 331ca5bf7adSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a"); 332ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size); 333ca5bf7adSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000); 334b3d4ef83SJason A. Donenfeld if (chosen) 3350208ba74SXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename); 336b3d4ef83SJason A. Donenfeld qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupts", irq, 0x4); 337f5cce57fSSong Gao qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent", 338f5cce57fSSong Gao *pch_pic_phandle); 339ca5bf7adSXiaojuan Yang g_free(nodename); 340ca5bf7adSXiaojuan Yang } 341ca5bf7adSXiaojuan Yang 342d804ad98SBibo Mao static void create_fdt(LoongArchVirtMachineState *lvms) 343fda3f15bSXiaojuan Yang { 344d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 345d9bd1ccbSJason A. Donenfeld uint8_t rng_seed[32]; 346fda3f15bSXiaojuan Yang 347d804ad98SBibo Mao ms->fdt = create_device_tree(&lvms->fdt_size); 348fda3f15bSXiaojuan Yang if (!ms->fdt) { 349fda3f15bSXiaojuan Yang error_report("create_device_tree() failed"); 350fda3f15bSXiaojuan Yang exit(1); 351fda3f15bSXiaojuan Yang } 352fda3f15bSXiaojuan Yang 353fda3f15bSXiaojuan Yang /* Header */ 354fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, "/", "compatible", 355fda3f15bSXiaojuan Yang "linux,dummy-loongson3"); 356fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 357fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 3580208ba74SXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/chosen"); 359d9bd1ccbSJason A. Donenfeld 360d9bd1ccbSJason A. Donenfeld /* Pass seed to RNG */ 361d9bd1ccbSJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed)); 362d9bd1ccbSJason A. Donenfeld qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed", rng_seed, sizeof(rng_seed)); 363fda3f15bSXiaojuan Yang } 364fda3f15bSXiaojuan Yang 365d804ad98SBibo Mao static void fdt_add_cpu_nodes(const LoongArchVirtMachineState *lvms) 366fda3f15bSXiaojuan Yang { 367fda3f15bSXiaojuan Yang int num; 368d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 369fda3f15bSXiaojuan Yang int smp_cpus = ms->smp.cpus; 370fda3f15bSXiaojuan Yang 371fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus"); 372fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 373fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 374fda3f15bSXiaojuan Yang 375fda3f15bSXiaojuan Yang /* cpu nodes */ 376fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 377fda3f15bSXiaojuan Yang char *nodename = g_strdup_printf("/cpus/cpu@%d", num); 378fda3f15bSXiaojuan Yang LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num)); 3790cf1478dSTianrui Zhao CPUState *cs = CPU(cpu); 380fda3f15bSXiaojuan Yang 381fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 382fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu"); 383fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", 384fda3f15bSXiaojuan Yang cpu->dtb_compatible); 3850cf1478dSTianrui Zhao if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 3860cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", 3870cf1478dSTianrui Zhao ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 3880cf1478dSTianrui Zhao } 389fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num); 390fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", 391fda3f15bSXiaojuan Yang qemu_fdt_alloc_phandle(ms->fdt)); 392fda3f15bSXiaojuan Yang g_free(nodename); 393fda3f15bSXiaojuan Yang } 394fda3f15bSXiaojuan Yang 395fda3f15bSXiaojuan Yang /*cpu map */ 396fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 397fda3f15bSXiaojuan Yang 398fda3f15bSXiaojuan Yang for (num = smp_cpus - 1; num >= 0; num--) { 399fda3f15bSXiaojuan Yang char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num); 400fda3f15bSXiaojuan Yang char *map_path; 401fda3f15bSXiaojuan Yang 402fda3f15bSXiaojuan Yang if (ms->smp.threads > 1) { 403fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 404fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d/thread%d", 405fda3f15bSXiaojuan Yang num / (ms->smp.cores * ms->smp.threads), 406fda3f15bSXiaojuan Yang (num / ms->smp.threads) % ms->smp.cores, 407fda3f15bSXiaojuan Yang num % ms->smp.threads); 408fda3f15bSXiaojuan Yang } else { 409fda3f15bSXiaojuan Yang map_path = g_strdup_printf( 410fda3f15bSXiaojuan Yang "/cpus/cpu-map/socket%d/core%d", 411fda3f15bSXiaojuan Yang num / ms->smp.cores, 412fda3f15bSXiaojuan Yang num % ms->smp.cores); 413fda3f15bSXiaojuan Yang } 414fda3f15bSXiaojuan Yang qemu_fdt_add_path(ms->fdt, map_path); 415fda3f15bSXiaojuan Yang qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path); 416fda3f15bSXiaojuan Yang 417fda3f15bSXiaojuan Yang g_free(map_path); 418fda3f15bSXiaojuan Yang g_free(cpu_path); 419fda3f15bSXiaojuan Yang } 420fda3f15bSXiaojuan Yang } 421fda3f15bSXiaojuan Yang 422d804ad98SBibo Mao static void fdt_add_fw_cfg_node(const LoongArchVirtMachineState *lvms) 423fda3f15bSXiaojuan Yang { 424fda3f15bSXiaojuan Yang char *nodename; 425fda3f15bSXiaojuan Yang hwaddr base = VIRT_FWCFG_BASE; 426d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 427fda3f15bSXiaojuan Yang 428fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base); 429fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 430fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 431fda3f15bSXiaojuan Yang "compatible", "qemu,fw-cfg-mmio"); 432fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 433feae45dcSXiaojuan Yang 2, base, 2, 0x18); 434fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 435fda3f15bSXiaojuan Yang g_free(nodename); 436fda3f15bSXiaojuan Yang } 437fda3f15bSXiaojuan Yang 438d804ad98SBibo Mao static void fdt_add_pcie_irq_map_node(const LoongArchVirtMachineState *lvms, 43907bf0b6aSSong Gao char *nodename, 44007bf0b6aSSong Gao uint32_t *pch_pic_phandle) 44107bf0b6aSSong Gao { 44207bf0b6aSSong Gao int pin, dev; 44307bf0b6aSSong Gao uint32_t irq_map_stride = 0; 44407bf0b6aSSong Gao uint32_t full_irq_map[GPEX_NUM_IRQS *GPEX_NUM_IRQS * 10] = {}; 44507bf0b6aSSong Gao uint32_t *irq_map = full_irq_map; 446d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 44707bf0b6aSSong Gao 44807bf0b6aSSong Gao /* This code creates a standard swizzle of interrupts such that 44907bf0b6aSSong Gao * each device's first interrupt is based on it's PCI_SLOT number. 45007bf0b6aSSong Gao * (See pci_swizzle_map_irq_fn()) 45107bf0b6aSSong Gao * 45207bf0b6aSSong Gao * We only need one entry per interrupt in the table (not one per 45307bf0b6aSSong Gao * possible slot) seeing the interrupt-map-mask will allow the table 45407bf0b6aSSong Gao * to wrap to any number of devices. 45507bf0b6aSSong Gao */ 45607bf0b6aSSong Gao 45707bf0b6aSSong Gao for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 45807bf0b6aSSong Gao int devfn = dev * 0x8; 45907bf0b6aSSong Gao 46007bf0b6aSSong Gao for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 46107bf0b6aSSong Gao int irq_nr = 16 + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 46207bf0b6aSSong Gao int i = 0; 46307bf0b6aSSong Gao 46407bf0b6aSSong Gao /* Fill PCI address cells */ 46507bf0b6aSSong Gao irq_map[i] = cpu_to_be32(devfn << 8); 46607bf0b6aSSong Gao i += 3; 46707bf0b6aSSong Gao 46807bf0b6aSSong Gao /* Fill PCI Interrupt cells */ 46907bf0b6aSSong Gao irq_map[i] = cpu_to_be32(pin + 1); 47007bf0b6aSSong Gao i += 1; 47107bf0b6aSSong Gao 47207bf0b6aSSong Gao /* Fill interrupt controller phandle and cells */ 47307bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(*pch_pic_phandle); 47407bf0b6aSSong Gao irq_map[i++] = cpu_to_be32(irq_nr); 47507bf0b6aSSong Gao 47607bf0b6aSSong Gao if (!irq_map_stride) { 47707bf0b6aSSong Gao irq_map_stride = i; 47807bf0b6aSSong Gao } 47907bf0b6aSSong Gao irq_map += irq_map_stride; 48007bf0b6aSSong Gao } 48107bf0b6aSSong Gao } 48207bf0b6aSSong Gao 48307bf0b6aSSong Gao 48407bf0b6aSSong Gao qemu_fdt_setprop(ms->fdt, nodename, "interrupt-map", full_irq_map, 48507bf0b6aSSong Gao GPEX_NUM_IRQS * GPEX_NUM_IRQS * 48607bf0b6aSSong Gao irq_map_stride * sizeof(uint32_t)); 48707bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "interrupt-map-mask", 48807bf0b6aSSong Gao 0x1800, 0, 0, 0x7); 48907bf0b6aSSong Gao } 49007bf0b6aSSong Gao 491d804ad98SBibo Mao static void fdt_add_pcie_node(const LoongArchVirtMachineState *lvms, 49207bf0b6aSSong Gao uint32_t *pch_pic_phandle, 49307bf0b6aSSong Gao uint32_t *pch_msi_phandle) 494fda3f15bSXiaojuan Yang { 495fda3f15bSXiaojuan Yang char *nodename; 49674725231SXiaojuan Yang hwaddr base_mmio = VIRT_PCI_MEM_BASE; 49774725231SXiaojuan Yang hwaddr size_mmio = VIRT_PCI_MEM_SIZE; 49874725231SXiaojuan Yang hwaddr base_pio = VIRT_PCI_IO_BASE; 49974725231SXiaojuan Yang hwaddr size_pio = VIRT_PCI_IO_SIZE; 50074725231SXiaojuan Yang hwaddr base_pcie = VIRT_PCI_CFG_BASE; 50174725231SXiaojuan Yang hwaddr size_pcie = VIRT_PCI_CFG_SIZE; 502fda3f15bSXiaojuan Yang hwaddr base = base_pcie; 503fda3f15bSXiaojuan Yang 504d804ad98SBibo Mao const MachineState *ms = MACHINE(lvms); 505fda3f15bSXiaojuan Yang 506fda3f15bSXiaojuan Yang nodename = g_strdup_printf("/pcie@%" PRIx64, base); 507fda3f15bSXiaojuan Yang qemu_fdt_add_subnode(ms->fdt, nodename); 508fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, 509fda3f15bSXiaojuan Yang "compatible", "pci-host-ecam-generic"); 510fda3f15bSXiaojuan Yang qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci"); 511fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3); 512fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2); 513fda3f15bSXiaojuan Yang qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0); 514fda3f15bSXiaojuan Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0, 51574725231SXiaojuan Yang PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1)); 516fda3f15bSXiaojuan Yang qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 517fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 518fda3f15bSXiaojuan Yang 2, base_pcie, 2, size_pcie); 519fda3f15bSXiaojuan Yang qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges", 52074725231SXiaojuan Yang 1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET, 521fda3f15bSXiaojuan Yang 2, base_pio, 2, size_pio, 522fda3f15bSXiaojuan Yang 1, FDT_PCI_RANGE_MMIO, 2, base_mmio, 523fda3f15bSXiaojuan Yang 2, base_mmio, 2, size_mmio); 52407bf0b6aSSong Gao qemu_fdt_setprop_cells(ms->fdt, nodename, "msi-map", 52507bf0b6aSSong Gao 0, *pch_msi_phandle, 0, 0x10000); 52607bf0b6aSSong Gao 527d804ad98SBibo Mao fdt_add_pcie_irq_map_node(lvms, nodename, pch_pic_phandle); 52807bf0b6aSSong Gao 529fda3f15bSXiaojuan Yang g_free(nodename); 530fda3f15bSXiaojuan Yang } 531fda3f15bSXiaojuan Yang 5320cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms, 5330cf1478dSTianrui Zhao uint64_t base, uint64_t size, int node_id) 5340cf1478dSTianrui Zhao { 5350cf1478dSTianrui Zhao char *nodename = g_strdup_printf("/memory@%" PRIx64, base); 5360cf1478dSTianrui Zhao 5370cf1478dSTianrui Zhao qemu_fdt_add_subnode(ms->fdt, nodename); 5386204af70SJiaxun Yang qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", base >> 32, base, 5396204af70SJiaxun Yang size >> 32, size); 5400cf1478dSTianrui Zhao qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory"); 5410cf1478dSTianrui Zhao 5420cf1478dSTianrui Zhao if (ms->numa_state && ms->numa_state->num_nodes) { 5430cf1478dSTianrui Zhao qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id); 5440cf1478dSTianrui Zhao } 5450cf1478dSTianrui Zhao 5460cf1478dSTianrui Zhao g_free(nodename); 5470cf1478dSTianrui Zhao } 5480cf1478dSTianrui Zhao 54909ec6579SBibo Mao static void fdt_add_memory_nodes(MachineState *ms) 55009ec6579SBibo Mao { 55109ec6579SBibo Mao hwaddr base, size, ram_size, gap; 55209ec6579SBibo Mao int i, nb_numa_nodes, nodes; 55309ec6579SBibo Mao NodeInfo *numa_info; 55409ec6579SBibo Mao 55509ec6579SBibo Mao ram_size = ms->ram_size; 55609ec6579SBibo Mao base = VIRT_LOWMEM_BASE; 55709ec6579SBibo Mao gap = VIRT_LOWMEM_SIZE; 55809ec6579SBibo Mao nodes = nb_numa_nodes = ms->numa_state->num_nodes; 55909ec6579SBibo Mao numa_info = ms->numa_state->nodes; 56009ec6579SBibo Mao if (!nodes) { 56109ec6579SBibo Mao nodes = 1; 56209ec6579SBibo Mao } 56309ec6579SBibo Mao 56409ec6579SBibo Mao for (i = 0; i < nodes; i++) { 56509ec6579SBibo Mao if (nb_numa_nodes) { 56609ec6579SBibo Mao size = numa_info[i].node_mem; 56709ec6579SBibo Mao } else { 56809ec6579SBibo Mao size = ram_size; 56909ec6579SBibo Mao } 57009ec6579SBibo Mao 57109ec6579SBibo Mao /* 57209ec6579SBibo Mao * memory for the node splited into two part 57309ec6579SBibo Mao * lowram: [base, +gap) 57409ec6579SBibo Mao * highram: [VIRT_HIGHMEM_BASE, +(len - gap)) 57509ec6579SBibo Mao */ 57609ec6579SBibo Mao if (size >= gap) { 57709ec6579SBibo Mao fdt_add_memory_node(ms, base, gap, i); 57809ec6579SBibo Mao size -= gap; 57909ec6579SBibo Mao base = VIRT_HIGHMEM_BASE; 58009ec6579SBibo Mao gap = ram_size - VIRT_LOWMEM_SIZE; 58109ec6579SBibo Mao } 58209ec6579SBibo Mao 58309ec6579SBibo Mao if (size) { 58409ec6579SBibo Mao fdt_add_memory_node(ms, base, size, i); 58509ec6579SBibo Mao base += size; 58609ec6579SBibo Mao gap -= size; 58709ec6579SBibo Mao } 58809ec6579SBibo Mao } 58909ec6579SBibo Mao } 59009ec6579SBibo Mao 591d804ad98SBibo Mao static void virt_build_smbios(LoongArchVirtMachineState *lvms) 5923efa6fa1SXiaojuan Yang { 593d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 594d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 5953efa6fa1SXiaojuan Yang uint8_t *smbios_tables, *smbios_anchor; 5963efa6fa1SXiaojuan Yang size_t smbios_tables_len, smbios_anchor_len; 5973efa6fa1SXiaojuan Yang const char *product = "QEMU Virtual Machine"; 5983efa6fa1SXiaojuan Yang 599d804ad98SBibo Mao if (!lvms->fw_cfg) { 6003efa6fa1SXiaojuan Yang return; 6013efa6fa1SXiaojuan Yang } 6023efa6fa1SXiaojuan Yang 603c338128eSPhilippe Mathieu-Daudé smbios_set_defaults("QEMU", product, mc->name); 6043efa6fa1SXiaojuan Yang 60569ea07a5SIgor Mammedov smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64, 60669ea07a5SIgor Mammedov NULL, 0, 60769ea07a5SIgor Mammedov &smbios_tables, &smbios_tables_len, 6083efa6fa1SXiaojuan Yang &smbios_anchor, &smbios_anchor_len, &error_fatal); 6093efa6fa1SXiaojuan Yang 6103efa6fa1SXiaojuan Yang if (smbios_anchor) { 611d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-tables", 6123efa6fa1SXiaojuan Yang smbios_tables, smbios_tables_len); 613d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/smbios/smbios-anchor", 6143efa6fa1SXiaojuan Yang smbios_anchor, smbios_anchor_len); 6153efa6fa1SXiaojuan Yang } 6163efa6fa1SXiaojuan Yang } 6173efa6fa1SXiaojuan Yang 618d804ad98SBibo Mao static void virt_done(Notifier *notifier, void *data) 6193efa6fa1SXiaojuan Yang { 620d804ad98SBibo Mao LoongArchVirtMachineState *lvms = container_of(notifier, 621d804ad98SBibo Mao LoongArchVirtMachineState, machine_done); 622d804ad98SBibo Mao virt_build_smbios(lvms); 623d804ad98SBibo Mao loongarch_acpi_setup(lvms); 6243efa6fa1SXiaojuan Yang } 6253efa6fa1SXiaojuan Yang 6260d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque) 6270d588c4fSSong Gao { 628d804ad98SBibo Mao LoongArchVirtMachineState *s; 6290d588c4fSSong Gao 630d804ad98SBibo Mao s = container_of(notifier, LoongArchVirtMachineState, powerdown_notifier); 6310d588c4fSSong Gao acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS); 6320d588c4fSSong Gao } 6330d588c4fSSong Gao 63427ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type) 63527ad7564SXiaojuan Yang { 63627ad7564SXiaojuan Yang /* Ensure there are no duplicate entries. */ 63727ad7564SXiaojuan Yang for (unsigned i = 0; i < memmap_entries; i++) { 63827ad7564SXiaojuan Yang assert(memmap_table[i].address != address); 63927ad7564SXiaojuan Yang } 64027ad7564SXiaojuan Yang 64127ad7564SXiaojuan Yang memmap_table = g_renew(struct memmap_entry, memmap_table, 64227ad7564SXiaojuan Yang memmap_entries + 1); 64327ad7564SXiaojuan Yang memmap_table[memmap_entries].address = cpu_to_le64(address); 64427ad7564SXiaojuan Yang memmap_table[memmap_entries].length = cpu_to_le64(length); 64527ad7564SXiaojuan Yang memmap_table[memmap_entries].type = cpu_to_le32(type); 64627ad7564SXiaojuan Yang memmap_table[memmap_entries].reserved = 0; 64727ad7564SXiaojuan Yang memmap_entries++; 64827ad7564SXiaojuan Yang } 64927ad7564SXiaojuan Yang 650d804ad98SBibo Mao static DeviceState *create_acpi_ged(DeviceState *pch_pic, 651d804ad98SBibo Mao LoongArchVirtMachineState *lvms) 652735143f1SXiaojuan Yang { 653735143f1SXiaojuan Yang DeviceState *dev; 654d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 655735143f1SXiaojuan Yang uint32_t event = ACPI_GED_PWR_DOWN_EVT; 656735143f1SXiaojuan Yang 657735143f1SXiaojuan Yang if (ms->ram_slots) { 658735143f1SXiaojuan Yang event |= ACPI_GED_MEM_HOTPLUG_EVT; 659735143f1SXiaojuan Yang } 660735143f1SXiaojuan Yang dev = qdev_new(TYPE_ACPI_GED); 661735143f1SXiaojuan Yang qdev_prop_set_uint32(dev, "ged-event", event); 662bec4be77SPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 663735143f1SXiaojuan Yang 664735143f1SXiaojuan Yang /* ged event */ 665735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR); 666735143f1SXiaojuan Yang /* memory hotplug */ 667735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR); 668735143f1SXiaojuan Yang /* ged regs used for reset and power down */ 669735143f1SXiaojuan Yang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR); 670735143f1SXiaojuan Yang 671735143f1SXiaojuan Yang sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 672456eb81fSBibo Mao qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE)); 673735143f1SXiaojuan Yang return dev; 674735143f1SXiaojuan Yang } 675735143f1SXiaojuan Yang 676a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic) 677a1f7d78eSXiaojuan Yang { 678a1f7d78eSXiaojuan Yang DeviceState *dev; 679a1f7d78eSXiaojuan Yang SysBusDevice *sysbus; 680a1f7d78eSXiaojuan Yang int i, irq; 681a1f7d78eSXiaojuan Yang MemoryRegion *sysmem = get_system_memory(); 682a1f7d78eSXiaojuan Yang 683a1f7d78eSXiaojuan Yang dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 684a1f7d78eSXiaojuan Yang dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 685a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 686a1f7d78eSXiaojuan Yang qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE); 687a1f7d78eSXiaojuan Yang sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 688a1f7d78eSXiaojuan Yang 689a1f7d78eSXiaojuan Yang sysbus = SYS_BUS_DEVICE(dev); 690a1f7d78eSXiaojuan Yang for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 691456eb81fSBibo Mao irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i; 692a1f7d78eSXiaojuan Yang sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq)); 693a1f7d78eSXiaojuan Yang } 694a1f7d78eSXiaojuan Yang 695a1f7d78eSXiaojuan Yang memory_region_add_subregion(sysmem, 696a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 697a1f7d78eSXiaojuan Yang sysbus_mmio_get_region(sysbus, 0)); 698a1f7d78eSXiaojuan Yang return dev; 699a1f7d78eSXiaojuan Yang } 700a1f7d78eSXiaojuan Yang 701d804ad98SBibo Mao static void virt_devices_init(DeviceState *pch_pic, 702d804ad98SBibo Mao LoongArchVirtMachineState *lvms, 70307bf0b6aSSong Gao uint32_t *pch_pic_phandle, 70407bf0b6aSSong Gao uint32_t *pch_msi_phandle) 705dc93b8dfSXiaojuan Yang { 706d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 707dc93b8dfSXiaojuan Yang DeviceState *gpex_dev; 708dc93b8dfSXiaojuan Yang SysBusDevice *d; 709dc93b8dfSXiaojuan Yang PCIBus *pci_bus; 710dc93b8dfSXiaojuan Yang MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg; 71189daabe3SSong Gao MemoryRegion *mmio_alias, *mmio_reg; 712dc93b8dfSXiaojuan Yang int i; 713dc93b8dfSXiaojuan Yang 714dc93b8dfSXiaojuan Yang gpex_dev = qdev_new(TYPE_GPEX_HOST); 715dc93b8dfSXiaojuan Yang d = SYS_BUS_DEVICE(gpex_dev); 716dc93b8dfSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 717dc93b8dfSXiaojuan Yang pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus; 718d804ad98SBibo Mao lvms->pci_bus = pci_bus; 719dc93b8dfSXiaojuan Yang 720dc93b8dfSXiaojuan Yang /* Map only part size_ecam bytes of ECAM space */ 721dc93b8dfSXiaojuan Yang ecam_alias = g_new0(MemoryRegion, 1); 722dc93b8dfSXiaojuan Yang ecam_reg = sysbus_mmio_get_region(d, 0); 723dc93b8dfSXiaojuan Yang memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam", 72474725231SXiaojuan Yang ecam_reg, 0, VIRT_PCI_CFG_SIZE); 72574725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE, 726dc93b8dfSXiaojuan Yang ecam_alias); 727dc93b8dfSXiaojuan Yang 728dc93b8dfSXiaojuan Yang /* Map PCI mem space */ 729dc93b8dfSXiaojuan Yang mmio_alias = g_new0(MemoryRegion, 1); 730dc93b8dfSXiaojuan Yang mmio_reg = sysbus_mmio_get_region(d, 1); 731dc93b8dfSXiaojuan Yang memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio", 73274725231SXiaojuan Yang mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE); 73374725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE, 734dc93b8dfSXiaojuan Yang mmio_alias); 735dc93b8dfSXiaojuan Yang 736dc93b8dfSXiaojuan Yang /* Map PCI IO port space. */ 737dc93b8dfSXiaojuan Yang pio_alias = g_new0(MemoryRegion, 1); 738dc93b8dfSXiaojuan Yang pio_reg = sysbus_mmio_get_region(d, 2); 739dc93b8dfSXiaojuan Yang memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg, 74074725231SXiaojuan Yang VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE); 74174725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE, 742dc93b8dfSXiaojuan Yang pio_alias); 743dc93b8dfSXiaojuan Yang 744dc93b8dfSXiaojuan Yang for (i = 0; i < GPEX_NUM_IRQS; i++) { 745dc93b8dfSXiaojuan Yang sysbus_connect_irq(d, i, 746dc93b8dfSXiaojuan Yang qdev_get_gpio_in(pch_pic, 16 + i)); 747dc93b8dfSXiaojuan Yang gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i); 748dc93b8dfSXiaojuan Yang } 749dc93b8dfSXiaojuan Yang 75007bf0b6aSSong Gao /* Add pcie node */ 751d804ad98SBibo Mao fdt_add_pcie_node(lvms, pch_pic_phandle, pch_msi_phandle); 75207bf0b6aSSong Gao 753b3d4ef83SJason A. Donenfeld /* 754b3d4ef83SJason A. Donenfeld * Create uart fdt node in reverse order so that they appear 755b3d4ef83SJason A. Donenfeld * in the finished device tree lowest address first 756b3d4ef83SJason A. Donenfeld */ 757b3d4ef83SJason A. Donenfeld for (i = VIRT_UART_COUNT; i --> 0;) { 758b3d4ef83SJason A. Donenfeld hwaddr base = VIRT_UART_BASE + i * VIRT_UART_SIZE; 759b3d4ef83SJason A. Donenfeld int irq = VIRT_UART_IRQ + i - VIRT_GSI_BASE; 760b3d4ef83SJason A. Donenfeld serial_mm_init(get_system_memory(), base, 0, 761b3d4ef83SJason A. Donenfeld qdev_get_gpio_in(pch_pic, irq), 762b3d4ef83SJason A. Donenfeld 115200, serial_hd(i), DEVICE_LITTLE_ENDIAN); 763b3d4ef83SJason A. Donenfeld fdt_add_uart_node(lvms, pch_pic_phandle, base, irq, i == 0); 764b3d4ef83SJason A. Donenfeld } 765dc93b8dfSXiaojuan Yang 766dc93b8dfSXiaojuan Yang /* Network init */ 76713af77eeSDavid Woodhouse pci_init_nic_devices(pci_bus, mc->default_nic); 768dc93b8dfSXiaojuan Yang 769dc93b8dfSXiaojuan Yang /* 770dc93b8dfSXiaojuan Yang * There are some invalid guest memory access. 771dc93b8dfSXiaojuan Yang * Create some unimplemented devices to emulate this. 772dc93b8dfSXiaojuan Yang */ 773dc93b8dfSXiaojuan Yang create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4); 77474725231SXiaojuan Yang sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE, 775c117f68aSXiaojuan Yang qdev_get_gpio_in(pch_pic, 776456eb81fSBibo Mao VIRT_RTC_IRQ - VIRT_GSI_BASE)); 777d804ad98SBibo Mao fdt_add_rtc_node(lvms, pch_pic_phandle); 778e1ecdc63SBibo Mao fdt_add_ged_reset(lvms); 7799e6602d6SXiaojuan Yang 780735143f1SXiaojuan Yang /* acpi ged */ 781d804ad98SBibo Mao lvms->acpi_ged = create_acpi_ged(pch_pic, lvms); 782a1f7d78eSXiaojuan Yang /* platform bus */ 783d804ad98SBibo Mao lvms->platform_bus_dev = create_platform_bus(pch_pic); 784dc93b8dfSXiaojuan Yang } 785dc93b8dfSXiaojuan Yang 786d804ad98SBibo Mao static void virt_irq_init(LoongArchVirtMachineState *lvms) 78769d9c74fSXiaojuan Yang { 788d804ad98SBibo Mao MachineState *ms = MACHINE(lvms); 78969d9c74fSXiaojuan Yang DeviceState *pch_pic, *pch_msi, *cpudev; 79069d9c74fSXiaojuan Yang DeviceState *ipi, *extioi; 79169d9c74fSXiaojuan Yang SysBusDevice *d; 79269d9c74fSXiaojuan Yang LoongArchCPU *lacpu; 79369d9c74fSXiaojuan Yang CPULoongArchState *env; 79469d9c74fSXiaojuan Yang CPUState *cpu_state; 7956027d274STianrui Zhao int cpu, pin, i, start, num; 796572d45e5SSong Gao uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle, pch_msi_phandle; 79769d9c74fSXiaojuan Yang 79869d9c74fSXiaojuan Yang /* 799dc6f37ebSSong Gao * Extended IRQ model. 800dc6f37ebSSong Gao * | 801dc6f37ebSSong Gao * +-----------+ +-------------|--------+ +-----------+ 802dc6f37ebSSong Gao * | IPI/Timer | --> | CPUINTC(0-3)|(4-255) | <-- | IPI/Timer | 803dc6f37ebSSong Gao * +-----------+ +-------------|--------+ +-----------+ 804dc6f37ebSSong Gao * ^ | 80569d9c74fSXiaojuan Yang * | 80669d9c74fSXiaojuan Yang * +---------+ 80769d9c74fSXiaojuan Yang * | EIOINTC | 80869d9c74fSXiaojuan Yang * +---------+ 80969d9c74fSXiaojuan Yang * ^ ^ 81069d9c74fSXiaojuan Yang * | | 81169d9c74fSXiaojuan Yang * +---------+ +---------+ 81269d9c74fSXiaojuan Yang * | PCH-PIC | | PCH-MSI | 81369d9c74fSXiaojuan Yang * +---------+ +---------+ 81469d9c74fSXiaojuan Yang * ^ ^ ^ 81569d9c74fSXiaojuan Yang * | | | 81669d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 81769d9c74fSXiaojuan Yang * | UARTs | | Devices | | Devices | 81869d9c74fSXiaojuan Yang * +--------+ +---------+ +---------+ 819dc6f37ebSSong Gao * 820dc6f37ebSSong Gao * Virt extended IRQ model. 821dc6f37ebSSong Gao * 822dc6f37ebSSong Gao * +-----+ +---------------+ +-------+ 823dc6f37ebSSong Gao * | IPI |--> | CPUINTC(0-255)| <-- | Timer | 824dc6f37ebSSong Gao * +-----+ +---------------+ +-------+ 825dc6f37ebSSong Gao * ^ 826dc6f37ebSSong Gao * | 827dc6f37ebSSong Gao * +-----------+ 828dc6f37ebSSong Gao * | V-EIOINTC | 829dc6f37ebSSong Gao * +-----------+ 830dc6f37ebSSong Gao * ^ ^ 831dc6f37ebSSong Gao * | | 832dc6f37ebSSong Gao * +---------+ +---------+ 833dc6f37ebSSong Gao * | PCH-PIC | | PCH-MSI | 834dc6f37ebSSong Gao * +---------+ +---------+ 835dc6f37ebSSong Gao * ^ ^ ^ 836dc6f37ebSSong Gao * | | | 837dc6f37ebSSong Gao * +--------+ +---------+ +---------+ 838dc6f37ebSSong Gao * | UARTs | | Devices | | Devices | 839dc6f37ebSSong Gao * +--------+ +---------+ +---------+ 84069d9c74fSXiaojuan Yang */ 8415e90b8dbSBibo Mao 8425e90b8dbSBibo Mao /* Create IPI device */ 843ef2f1145SBibo Mao ipi = qdev_new(TYPE_LOONGARCH_IPI); 8445e90b8dbSBibo Mao qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus); 8455e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal); 8465e90b8dbSBibo Mao 8475e90b8dbSBibo Mao /* IPI iocsr memory region */ 848d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, SMP_IPI_MAILBOX, 8495e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0)); 850d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, MAIL_SEND_ADDR, 8515e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1)); 8525e90b8dbSBibo Mao 853a0663efdSSong Gao /* Add cpu interrupt-controller */ 854d804ad98SBibo Mao fdt_add_cpuic_node(lvms, &cpuintc_phandle); 855a0663efdSSong Gao 85669d9c74fSXiaojuan Yang for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 85769d9c74fSXiaojuan Yang cpu_state = qemu_get_cpu(cpu); 85869d9c74fSXiaojuan Yang cpudev = DEVICE(cpu_state); 85969d9c74fSXiaojuan Yang lacpu = LOONGARCH_CPU(cpu_state); 86069d9c74fSXiaojuan Yang env = &(lacpu->env); 861d804ad98SBibo Mao env->address_space_iocsr = &lvms->as_iocsr; 86278464f02SSong Gao 86369d9c74fSXiaojuan Yang /* connect ipi irq to cpu irq */ 8645e90b8dbSBibo Mao qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI)); 865758a7475STianrui Zhao env->ipistate = ipi; 86669d9c74fSXiaojuan Yang } 86769d9c74fSXiaojuan Yang 8685e90b8dbSBibo Mao /* Create EXTIOI device */ 8695e90b8dbSBibo Mao extioi = qdev_new(TYPE_LOONGARCH_EXTIOI); 87010a8f7d2SBibo Mao qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus); 8712b284fa9SSong Gao if (virt_is_veiointc_enabled(lvms)) { 8722b284fa9SSong Gao qdev_prop_set_bit(extioi, "has-virtualization-extension", true); 8732b284fa9SSong Gao } 8745e90b8dbSBibo Mao sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal); 875d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, APIC_BASE, 8765e90b8dbSBibo Mao sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0)); 8772b284fa9SSong Gao if (virt_is_veiointc_enabled(lvms)) { 8782b284fa9SSong Gao memory_region_add_subregion(&lvms->system_iocsr, EXTIOI_VIRT_BASE, 8792b284fa9SSong Gao sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 1)); 8802b284fa9SSong Gao } 8815e90b8dbSBibo Mao 88269d9c74fSXiaojuan Yang /* 88369d9c74fSXiaojuan Yang * connect ext irq to the cpu irq 88469d9c74fSXiaojuan Yang * cpu_pin[9:2] <= intc_pin[7:0] 88569d9c74fSXiaojuan Yang */ 88610a8f7d2SBibo Mao for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 88769d9c74fSXiaojuan Yang cpudev = DEVICE(qemu_get_cpu(cpu)); 88869d9c74fSXiaojuan Yang for (pin = 0; pin < LS3A_INTC_IP; pin++) { 88969d9c74fSXiaojuan Yang qdev_connect_gpio_out(extioi, (cpu * 8 + pin), 89069d9c74fSXiaojuan Yang qdev_get_gpio_in(cpudev, pin + 2)); 89169d9c74fSXiaojuan Yang } 89269d9c74fSXiaojuan Yang } 89369d9c74fSXiaojuan Yang 894975a5afeSSong Gao /* Add Extend I/O Interrupt Controller node */ 895d804ad98SBibo Mao fdt_add_eiointc_node(lvms, &cpuintc_phandle, &eiointc_phandle); 896975a5afeSSong Gao 897b2799f10SBibo Mao pch_pic = qdev_new(TYPE_LOONGARCH_PIC); 898f4d10ce8STianrui Zhao num = VIRT_PCH_PIC_IRQ_NUM; 899270950b4STianrui Zhao qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num); 90069d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_pic); 90169d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 90274725231SXiaojuan Yang memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE, 90369d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 0)); 90469d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 90574725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET, 90669d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 1)); 90769d9c74fSXiaojuan Yang memory_region_add_subregion(get_system_memory(), 90874725231SXiaojuan Yang VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO, 90969d9c74fSXiaojuan Yang sysbus_mmio_get_region(d, 2)); 91069d9c74fSXiaojuan Yang 911270950b4STianrui Zhao /* Connect pch_pic irqs to extioi */ 91278bcc3ccSSong Gao for (i = 0; i < num; i++) { 91369d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i)); 91469d9c74fSXiaojuan Yang } 91569d9c74fSXiaojuan Yang 9162904f50aSSong Gao /* Add PCH PIC node */ 917d804ad98SBibo Mao fdt_add_pch_pic_node(lvms, &eiointc_phandle, &pch_pic_phandle); 9182904f50aSSong Gao 91969d9c74fSXiaojuan Yang pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI); 920270950b4STianrui Zhao start = num; 9216027d274STianrui Zhao num = EXTIOI_IRQS - start; 9226027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_base", start); 9236027d274STianrui Zhao qdev_prop_set_uint32(pch_msi, "msi_irq_num", num); 92469d9c74fSXiaojuan Yang d = SYS_BUS_DEVICE(pch_msi); 92569d9c74fSXiaojuan Yang sysbus_realize_and_unref(d, &error_fatal); 92674725231SXiaojuan Yang sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW); 9276027d274STianrui Zhao for (i = 0; i < num; i++) { 9286027d274STianrui Zhao /* Connect pch_msi irqs to extioi */ 92969d9c74fSXiaojuan Yang qdev_connect_gpio_out(DEVICE(d), i, 9306027d274STianrui Zhao qdev_get_gpio_in(extioi, i + start)); 93169d9c74fSXiaojuan Yang } 932dc93b8dfSXiaojuan Yang 933572d45e5SSong Gao /* Add PCH MSI node */ 934d804ad98SBibo Mao fdt_add_pch_msi_node(lvms, &eiointc_phandle, &pch_msi_phandle); 935572d45e5SSong Gao 936d804ad98SBibo Mao virt_devices_init(pch_pic, lvms, &pch_pic_phandle, &pch_msi_phandle); 93769d9c74fSXiaojuan Yang } 93869d9c74fSXiaojuan Yang 939d804ad98SBibo Mao static void virt_firmware_init(LoongArchVirtMachineState *lvms) 94098afb0d4SXiaojuan Yang { 941d804ad98SBibo Mao char *filename = MACHINE(lvms)->firmware; 94298afb0d4SXiaojuan Yang char *bios_name = NULL; 943c6e9847fSXianglai Li int bios_size, i; 944c6e9847fSXianglai Li BlockBackend *pflash_blk0; 945c6e9847fSXianglai Li MemoryRegion *mr; 94698afb0d4SXiaojuan Yang 947d804ad98SBibo Mao lvms->bios_loaded = false; 948288431a1SXiaojuan Yang 949c6e9847fSXianglai Li /* Map legacy -drive if=pflash to machine properties */ 950d804ad98SBibo Mao for (i = 0; i < ARRAY_SIZE(lvms->flash); i++) { 951d804ad98SBibo Mao pflash_cfi01_legacy_drive(lvms->flash[i], 952c6e9847fSXianglai Li drive_get(IF_PFLASH, 0, i)); 953c6e9847fSXianglai Li } 954c6e9847fSXianglai Li 955d804ad98SBibo Mao virt_flash_map(lvms, get_system_memory()); 956288431a1SXiaojuan Yang 957d804ad98SBibo Mao pflash_blk0 = pflash_cfi01_get_blk(lvms->flash[0]); 958c6e9847fSXianglai Li 959c6e9847fSXianglai Li if (pflash_blk0) { 960c6e9847fSXianglai Li if (filename) { 961c6e9847fSXianglai Li error_report("cannot use both '-bios' and '-drive if=pflash'" 962c6e9847fSXianglai Li "options at once"); 963c6e9847fSXianglai Li exit(1); 964c6e9847fSXianglai Li } 965d804ad98SBibo Mao lvms->bios_loaded = true; 966c6e9847fSXianglai Li return; 967c6e9847fSXianglai Li } 968c6e9847fSXianglai Li 96998afb0d4SXiaojuan Yang if (filename) { 97098afb0d4SXiaojuan Yang bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename); 97198afb0d4SXiaojuan Yang if (!bios_name) { 97298afb0d4SXiaojuan Yang error_report("Could not find ROM image '%s'", filename); 97398afb0d4SXiaojuan Yang exit(1); 97498afb0d4SXiaojuan Yang } 97598afb0d4SXiaojuan Yang 976d804ad98SBibo Mao mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lvms->flash[0]), 0); 977c6e9847fSXianglai Li bios_size = load_image_mr(bios_name, mr); 97898afb0d4SXiaojuan Yang if (bios_size < 0) { 97998afb0d4SXiaojuan Yang error_report("Could not load ROM image '%s'", bios_name); 98098afb0d4SXiaojuan Yang exit(1); 98198afb0d4SXiaojuan Yang } 98298afb0d4SXiaojuan Yang g_free(bios_name); 983d804ad98SBibo Mao lvms->bios_loaded = true; 98498afb0d4SXiaojuan Yang } 98598afb0d4SXiaojuan Yang } 98698afb0d4SXiaojuan Yang 987f2e61edbSSong Gao static MemTxResult virt_iocsr_misc_write(void *opaque, hwaddr addr, 988f2e61edbSSong Gao uint64_t val, unsigned size, 989f2e61edbSSong Gao MemTxAttrs attrs) 9905e90b8dbSBibo Mao { 9912b284fa9SSong Gao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(opaque); 9922b284fa9SSong Gao uint64_t features; 9932b284fa9SSong Gao 9942b284fa9SSong Gao switch (addr) { 9952b284fa9SSong Gao case MISC_FUNC_REG: 9962b284fa9SSong Gao if (!virt_is_veiointc_enabled(lvms)) { 9972b284fa9SSong Gao return MEMTX_OK; 9982b284fa9SSong Gao } 9992b284fa9SSong Gao 10002b284fa9SSong Gao features = address_space_ldl(&lvms->as_iocsr, 10012b284fa9SSong Gao EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG, 10022b284fa9SSong Gao attrs, NULL); 10032b284fa9SSong Gao if (val & BIT_ULL(IOCSRM_EXTIOI_EN)) { 10042b284fa9SSong Gao features |= BIT(EXTIOI_ENABLE); 10052b284fa9SSong Gao } 10062b284fa9SSong Gao if (val & BIT_ULL(IOCSRM_EXTIOI_INT_ENCODE)) { 10072b284fa9SSong Gao features |= BIT(EXTIOI_ENABLE_INT_ENCODE); 10082b284fa9SSong Gao } 10092b284fa9SSong Gao 10102b284fa9SSong Gao address_space_stl(&lvms->as_iocsr, 10112b284fa9SSong Gao EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG, 10122b284fa9SSong Gao features, attrs, NULL); 10132b284fa9SSong Gao break; 10142b284fa9SSong Gao default: 10152b284fa9SSong Gao g_assert_not_reached(); 10162b284fa9SSong Gao } 10172b284fa9SSong Gao 1018f2e61edbSSong Gao return MEMTX_OK; 10195e90b8dbSBibo Mao } 10205e90b8dbSBibo Mao 1021f2e61edbSSong Gao static MemTxResult virt_iocsr_misc_read(void *opaque, hwaddr addr, 1022f2e61edbSSong Gao uint64_t *data, 1023f2e61edbSSong Gao unsigned size, MemTxAttrs attrs) 10245e90b8dbSBibo Mao { 10252b284fa9SSong Gao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(opaque); 1026f2e61edbSSong Gao uint64_t ret = 0; 10272b284fa9SSong Gao int features; 1028a7701b61SBibo Mao 10295e90b8dbSBibo Mao switch (addr) { 10305e90b8dbSBibo Mao case VERSION_REG: 1031f2e61edbSSong Gao ret = 0x11ULL; 1032f2e61edbSSong Gao break; 10335e90b8dbSBibo Mao case FEATURE_REG: 1034a7701b61SBibo Mao ret = BIT(IOCSRF_MSI) | BIT(IOCSRF_EXTIOI) | BIT(IOCSRF_CSRIPI); 1035a7701b61SBibo Mao if (kvm_enabled()) { 1036a7701b61SBibo Mao ret |= BIT(IOCSRF_VM); 1037a7701b61SBibo Mao } 1038f2e61edbSSong Gao break; 10395e90b8dbSBibo Mao case VENDOR_REG: 1040f2e61edbSSong Gao ret = 0x6e6f73676e6f6f4cULL; /* "Loongson" */ 1041f2e61edbSSong Gao break; 10425e90b8dbSBibo Mao case CPUNAME_REG: 1043f2e61edbSSong Gao ret = 0x303030354133ULL; /* "3A5000" */ 1044f2e61edbSSong Gao break; 10455e90b8dbSBibo Mao case MISC_FUNC_REG: 10462b284fa9SSong Gao if (!virt_is_veiointc_enabled(lvms)) { 10472b284fa9SSong Gao ret |= BIT_ULL(IOCSRM_EXTIOI_EN); 10482b284fa9SSong Gao break; 10492b284fa9SSong Gao } 10502b284fa9SSong Gao 10512b284fa9SSong Gao features = address_space_ldl(&lvms->as_iocsr, 10522b284fa9SSong Gao EXTIOI_VIRT_BASE + EXTIOI_VIRT_CONFIG, 10532b284fa9SSong Gao attrs, NULL); 10542b284fa9SSong Gao if (features & BIT(EXTIOI_ENABLE)) { 10552b284fa9SSong Gao ret |= BIT_ULL(IOCSRM_EXTIOI_EN); 10562b284fa9SSong Gao } 10572b284fa9SSong Gao if (features & BIT(EXTIOI_ENABLE_INT_ENCODE)) { 10582b284fa9SSong Gao ret |= BIT_ULL(IOCSRM_EXTIOI_INT_ENCODE); 10592b284fa9SSong Gao } 1060f2e61edbSSong Gao break; 1061f2e61edbSSong Gao default: 1062f2e61edbSSong Gao g_assert_not_reached(); 10635e90b8dbSBibo Mao } 1064f2e61edbSSong Gao 1065f2e61edbSSong Gao *data = ret; 1066f2e61edbSSong Gao return MEMTX_OK; 10675e90b8dbSBibo Mao } 10685e90b8dbSBibo Mao 1069d804ad98SBibo Mao static const MemoryRegionOps virt_iocsr_misc_ops = { 1070f2e61edbSSong Gao .read_with_attrs = virt_iocsr_misc_read, 1071f2e61edbSSong Gao .write_with_attrs = virt_iocsr_misc_write, 10725e90b8dbSBibo Mao .endianness = DEVICE_LITTLE_ENDIAN, 10735e90b8dbSBibo Mao .valid = { 10745e90b8dbSBibo Mao .min_access_size = 4, 10755e90b8dbSBibo Mao .max_access_size = 8, 10765e90b8dbSBibo Mao }, 10775e90b8dbSBibo Mao .impl = { 10785e90b8dbSBibo Mao .min_access_size = 8, 10795e90b8dbSBibo Mao .max_access_size = 8, 10805e90b8dbSBibo Mao }, 10815e90b8dbSBibo Mao }; 10825e90b8dbSBibo Mao 10833cc451cbSBibo Mao static void fw_cfg_add_memory(MachineState *ms) 10843cc451cbSBibo Mao { 10853cc451cbSBibo Mao hwaddr base, size, ram_size, gap; 10863cc451cbSBibo Mao int nb_numa_nodes, nodes; 10873cc451cbSBibo Mao NodeInfo *numa_info; 10883cc451cbSBibo Mao 10893cc451cbSBibo Mao ram_size = ms->ram_size; 10903cc451cbSBibo Mao base = VIRT_LOWMEM_BASE; 10913cc451cbSBibo Mao gap = VIRT_LOWMEM_SIZE; 10923cc451cbSBibo Mao nodes = nb_numa_nodes = ms->numa_state->num_nodes; 10933cc451cbSBibo Mao numa_info = ms->numa_state->nodes; 10943cc451cbSBibo Mao if (!nodes) { 10953cc451cbSBibo Mao nodes = 1; 10963cc451cbSBibo Mao } 10973cc451cbSBibo Mao 10983cc451cbSBibo Mao /* add fw_cfg memory map of node0 */ 10993cc451cbSBibo Mao if (nb_numa_nodes) { 11003cc451cbSBibo Mao size = numa_info[0].node_mem; 11013cc451cbSBibo Mao } else { 11023cc451cbSBibo Mao size = ram_size; 11033cc451cbSBibo Mao } 11043cc451cbSBibo Mao 11053cc451cbSBibo Mao if (size >= gap) { 11063cc451cbSBibo Mao memmap_add_entry(base, gap, 1); 11073cc451cbSBibo Mao size -= gap; 11083cc451cbSBibo Mao base = VIRT_HIGHMEM_BASE; 11093cc451cbSBibo Mao } 11103cc451cbSBibo Mao 11113cc451cbSBibo Mao if (size) { 11123cc451cbSBibo Mao memmap_add_entry(base, size, 1); 11133cc451cbSBibo Mao base += size; 11143cc451cbSBibo Mao } 11153cc451cbSBibo Mao 11163cc451cbSBibo Mao if (nodes < 2) { 11173cc451cbSBibo Mao return; 11183cc451cbSBibo Mao } 11193cc451cbSBibo Mao 11203cc451cbSBibo Mao /* add fw_cfg memory map of other nodes */ 11215efbc384SBibo Mao if (numa_info[0].node_mem < gap && ram_size > gap) { 11223cc451cbSBibo Mao /* 11233cc451cbSBibo Mao * memory map for the maining nodes splited into two part 11245efbc384SBibo Mao * lowram: [base, +(gap - numa_info[0].node_mem)) 11255efbc384SBibo Mao * highram: [VIRT_HIGHMEM_BASE, +(ram_size - gap)) 11263cc451cbSBibo Mao */ 11275efbc384SBibo Mao memmap_add_entry(base, gap - numa_info[0].node_mem, 1); 11285efbc384SBibo Mao size = ram_size - gap; 11293cc451cbSBibo Mao base = VIRT_HIGHMEM_BASE; 11305efbc384SBibo Mao } else { 11315efbc384SBibo Mao size = ram_size - numa_info[0].node_mem; 11323cc451cbSBibo Mao } 11333cc451cbSBibo Mao 11343cc451cbSBibo Mao if (size) 11353cc451cbSBibo Mao memmap_add_entry(base, size, 1); 11363cc451cbSBibo Mao } 11373cc451cbSBibo Mao 1138d804ad98SBibo Mao static void virt_init(MachineState *machine) 1139a8a506c3SXiaojuan Yang { 1140fb1cd3a2SXiaojuan Yang LoongArchCPU *lacpu; 1141a8a506c3SXiaojuan Yang const char *cpu_model = machine->cpu_type; 1142a8a506c3SXiaojuan Yang MemoryRegion *address_space_mem = get_system_memory(); 1143d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(machine); 1144a8a506c3SXiaojuan Yang int i; 11458d96788cSBibo Mao hwaddr base, size, ram_size = machine->ram_size; 11468f30771cSTianrui Zhao const CPUArchIdList *possible_cpus; 11478f30771cSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(machine); 11488f30771cSTianrui Zhao CPUState *cpu; 1149a8a506c3SXiaojuan Yang 1150a8a506c3SXiaojuan Yang if (!cpu_model) { 1151a8a506c3SXiaojuan Yang cpu_model = LOONGARCH_CPU_TYPE_NAME("la464"); 1152a8a506c3SXiaojuan Yang } 1153a8a506c3SXiaojuan Yang 1154d804ad98SBibo Mao create_fdt(lvms); 11558f30771cSTianrui Zhao 11565e90b8dbSBibo Mao /* Create IOCSR space */ 1157d804ad98SBibo Mao memory_region_init_io(&lvms->system_iocsr, OBJECT(machine), NULL, 11585e90b8dbSBibo Mao machine, "iocsr", UINT64_MAX); 1159d804ad98SBibo Mao address_space_init(&lvms->as_iocsr, &lvms->system_iocsr, "IOCSR"); 1160d804ad98SBibo Mao memory_region_init_io(&lvms->iocsr_mem, OBJECT(machine), 1161d804ad98SBibo Mao &virt_iocsr_misc_ops, 11625e90b8dbSBibo Mao machine, "iocsr_misc", 0x428); 1163d804ad98SBibo Mao memory_region_add_subregion(&lvms->system_iocsr, 0, &lvms->iocsr_mem); 11645e90b8dbSBibo Mao 11655e90b8dbSBibo Mao /* Init CPUs */ 11668f30771cSTianrui Zhao possible_cpus = mc->possible_cpu_arch_ids(machine); 11678f30771cSTianrui Zhao for (i = 0; i < possible_cpus->len; i++) { 11688f30771cSTianrui Zhao cpu = cpu_create(machine->cpu_type); 11698f30771cSTianrui Zhao cpu->cpu_index = i; 117097e03106SPhilippe Mathieu-Daudé machine->possible_cpus->cpus[i].cpu = cpu; 117114f21f67SBibo Mao lacpu = LOONGARCH_CPU(cpu); 117214f21f67SBibo Mao lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id; 1173a8a506c3SXiaojuan Yang } 1174d804ad98SBibo Mao fdt_add_cpu_nodes(lvms); 117509ec6579SBibo Mao fdt_add_memory_nodes(machine); 11763cc451cbSBibo Mao fw_cfg_add_memory(machine); 11770cf1478dSTianrui Zhao 11780cf1478dSTianrui Zhao /* Node0 memory */ 11798d96788cSBibo Mao size = ram_size; 11808d96788cSBibo Mao base = VIRT_LOWMEM_BASE; 11818d96788cSBibo Mao if (size > VIRT_LOWMEM_SIZE) { 11828d96788cSBibo Mao size = VIRT_LOWMEM_SIZE; 11830cf1478dSTianrui Zhao } 11840cf1478dSTianrui Zhao 11858d96788cSBibo Mao memory_region_init_alias(&lvms->lowmem, NULL, "loongarch.lowram", 11868d96788cSBibo Mao machine->ram, base, size); 11878d96788cSBibo Mao memory_region_add_subregion(address_space_mem, base, &lvms->lowmem); 11888d96788cSBibo Mao base += size; 11898d96788cSBibo Mao if (ram_size - size) { 11908d96788cSBibo Mao base = VIRT_HIGHMEM_BASE; 11918d96788cSBibo Mao memory_region_init_alias(&lvms->highmem, NULL, "loongarch.highram", 11928d96788cSBibo Mao machine->ram, VIRT_LOWMEM_BASE + size, ram_size - size); 11938d96788cSBibo Mao memory_region_add_subregion(address_space_mem, base, &lvms->highmem); 11948d96788cSBibo Mao base += ram_size - size; 11950cf1478dSTianrui Zhao } 1196c3da26f3SXiaojuan Yang 1197c3da26f3SXiaojuan Yang /* initialize device memory address space */ 1198c3da26f3SXiaojuan Yang if (machine->ram_size < machine->maxram_size) { 1199c3da26f3SXiaojuan Yang ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size; 1200c3da26f3SXiaojuan Yang 1201c3da26f3SXiaojuan Yang if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) { 1202c3da26f3SXiaojuan Yang error_report("unsupported amount of memory slots: %"PRIu64, 1203c3da26f3SXiaojuan Yang machine->ram_slots); 1204c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 1205c3da26f3SXiaojuan Yang } 1206c3da26f3SXiaojuan Yang 1207c3da26f3SXiaojuan Yang if (QEMU_ALIGN_UP(machine->maxram_size, 1208c3da26f3SXiaojuan Yang TARGET_PAGE_SIZE) != machine->maxram_size) { 1209c3da26f3SXiaojuan Yang error_report("maximum memory size must by aligned to multiple of " 1210c3da26f3SXiaojuan Yang "%d bytes", TARGET_PAGE_SIZE); 1211c3da26f3SXiaojuan Yang exit(EXIT_FAILURE); 1212c3da26f3SXiaojuan Yang } 12138d96788cSBibo Mao machine_memory_devices_init(machine, base, device_mem_size); 1214c3da26f3SXiaojuan Yang } 1215c3da26f3SXiaojuan Yang 121698afb0d4SXiaojuan Yang /* load the BIOS image. */ 1217d804ad98SBibo Mao virt_firmware_init(lvms); 121898afb0d4SXiaojuan Yang 121927ad7564SXiaojuan Yang /* fw_cfg init */ 1220d804ad98SBibo Mao lvms->fw_cfg = virt_fw_cfg_init(ram_size, machine); 1221d804ad98SBibo Mao rom_set_fw(lvms->fw_cfg); 1222d804ad98SBibo Mao if (lvms->fw_cfg != NULL) { 1223d804ad98SBibo Mao fw_cfg_add_file(lvms->fw_cfg, "etc/memmap", 122427ad7564SXiaojuan Yang memmap_table, 122527ad7564SXiaojuan Yang sizeof(struct memmap_entry) * (memmap_entries)); 122627ad7564SXiaojuan Yang } 1227d804ad98SBibo Mao fdt_add_fw_cfg_node(lvms); 1228d804ad98SBibo Mao fdt_add_flash_node(lvms); 1229d771ca1cSSong Gao 123069d9c74fSXiaojuan Yang /* Initialize the IO interrupt subsystem */ 1231d804ad98SBibo Mao virt_irq_init(lvms); 123222126fdbSSong Gao platform_bus_add_all_fdt_nodes(machine->fdt, "/platic", 1233a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_BASEADDRESS, 1234a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_SIZE, 1235a1f7d78eSXiaojuan Yang VIRT_PLATFORM_BUS_IRQ); 1236d804ad98SBibo Mao lvms->machine_done.notify = virt_done; 1237d804ad98SBibo Mao qemu_add_machine_init_done_notifier(&lvms->machine_done); 12380d588c4fSSong Gao /* connect powerdown request */ 1239d804ad98SBibo Mao lvms->powerdown_notifier.notify = virt_powerdown_req; 1240d804ad98SBibo Mao qemu_register_powerdown_notifier(&lvms->powerdown_notifier); 12410d588c4fSSong Gao 124202183693SXiaojuan Yang /* 124346b21de2SSong Gao * Since lowmem region starts from 0 and Linux kernel legacy start address 124446b21de2SSong Gao * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer 124546b21de2SSong Gao * access. FDT size limit with 1 MiB. 124602183693SXiaojuan Yang * Put the FDT into the memory map as a ROM image: this will ensure 124702183693SXiaojuan Yang * the FDT is copied again upon reset, even if addr points into RAM. 124802183693SXiaojuan Yang */ 1249d804ad98SBibo Mao qemu_fdt_dumpdtb(machine->fdt, lvms->fdt_size); 1250d804ad98SBibo Mao rom_add_blob_fixed_as("fdt", machine->fdt, lvms->fdt_size, FDT_BASE, 1251d771ca1cSSong Gao &address_space_memory); 1252d771ca1cSSong Gao qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds, 1253d804ad98SBibo Mao rom_ptr_for_as(&address_space_memory, FDT_BASE, lvms->fdt_size)); 1254d771ca1cSSong Gao 1255d804ad98SBibo Mao lvms->bootinfo.ram_size = ram_size; 1256d804ad98SBibo Mao loongarch_load_kernel(machine, &lvms->bootinfo); 1257a8a506c3SXiaojuan Yang } 1258a8a506c3SXiaojuan Yang 1259d804ad98SBibo Mao static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1260735143f1SXiaojuan Yang void *opaque, Error **errp) 1261735143f1SXiaojuan Yang { 1262d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1263d804ad98SBibo Mao OnOffAuto acpi = lvms->acpi; 1264735143f1SXiaojuan Yang 1265735143f1SXiaojuan Yang visit_type_OnOffAuto(v, name, &acpi, errp); 1266735143f1SXiaojuan Yang } 1267735143f1SXiaojuan Yang 1268d804ad98SBibo Mao static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1269735143f1SXiaojuan Yang void *opaque, Error **errp) 1270735143f1SXiaojuan Yang { 1271d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1272735143f1SXiaojuan Yang 1273d804ad98SBibo Mao visit_type_OnOffAuto(v, name, &lvms->acpi, errp); 1274735143f1SXiaojuan Yang } 1275735143f1SXiaojuan Yang 1276d804ad98SBibo Mao static void virt_initfn(Object *obj) 1277735143f1SXiaojuan Yang { 1278d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(obj); 1279735143f1SXiaojuan Yang 12802b284fa9SSong Gao if (tcg_enabled()) { 12812b284fa9SSong Gao lvms->veiointc = ON_OFF_AUTO_OFF; 12822b284fa9SSong Gao } 1283d804ad98SBibo Mao lvms->acpi = ON_OFF_AUTO_AUTO; 1284d804ad98SBibo Mao lvms->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 1285d804ad98SBibo Mao lvms->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1286d804ad98SBibo Mao virt_flash_create(lvms); 1287735143f1SXiaojuan Yang } 1288735143f1SXiaojuan Yang 1289c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev) 1290c3da26f3SXiaojuan Yang { 1291c3da26f3SXiaojuan Yang /* we only support pc dimm now */ 1292c3da26f3SXiaojuan Yang return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) && 1293c3da26f3SXiaojuan Yang !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM); 1294c3da26f3SXiaojuan Yang } 1295c3da26f3SXiaojuan Yang 1296c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, 1297c3da26f3SXiaojuan Yang Error **errp) 1298c3da26f3SXiaojuan Yang { 1299d4fdb05bSPhilippe Mathieu-Daudé pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), errp); 1300c3da26f3SXiaojuan Yang } 1301c3da26f3SXiaojuan Yang 1302d804ad98SBibo Mao static void virt_device_pre_plug(HotplugHandler *hotplug_dev, 1303c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1304c3da26f3SXiaojuan Yang { 1305c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1306c3da26f3SXiaojuan Yang virt_mem_pre_plug(hotplug_dev, dev, errp); 1307c3da26f3SXiaojuan Yang } 1308c3da26f3SXiaojuan Yang } 1309c3da26f3SXiaojuan Yang 1310c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev, 1311c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1312c3da26f3SXiaojuan Yang { 1313d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1314c3da26f3SXiaojuan Yang 1315c3da26f3SXiaojuan Yang /* the acpi ged is always exist */ 1316d804ad98SBibo Mao hotplug_handler_unplug_request(HOTPLUG_HANDLER(lvms->acpi_ged), dev, 1317c3da26f3SXiaojuan Yang errp); 1318c3da26f3SXiaojuan Yang } 1319c3da26f3SXiaojuan Yang 1320d804ad98SBibo Mao static void virt_device_unplug_request(HotplugHandler *hotplug_dev, 1321c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1322c3da26f3SXiaojuan Yang { 1323c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1324c3da26f3SXiaojuan Yang virt_mem_unplug_request(hotplug_dev, dev, errp); 1325c3da26f3SXiaojuan Yang } 1326c3da26f3SXiaojuan Yang } 1327c3da26f3SXiaojuan Yang 1328c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev, 1329c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1330c3da26f3SXiaojuan Yang { 1331d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1332c3da26f3SXiaojuan Yang 1333d804ad98SBibo Mao hotplug_handler_unplug(HOTPLUG_HANDLER(lvms->acpi_ged), dev, errp); 1334d804ad98SBibo Mao pc_dimm_unplug(PC_DIMM(dev), MACHINE(lvms)); 1335c3da26f3SXiaojuan Yang qdev_unrealize(dev); 1336c3da26f3SXiaojuan Yang } 1337c3da26f3SXiaojuan Yang 1338d804ad98SBibo Mao static void virt_device_unplug(HotplugHandler *hotplug_dev, 1339c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1340c3da26f3SXiaojuan Yang { 1341c3da26f3SXiaojuan Yang if (memhp_type_supported(dev)) { 1342c3da26f3SXiaojuan Yang virt_mem_unplug(hotplug_dev, dev, errp); 1343c3da26f3SXiaojuan Yang } 1344c3da26f3SXiaojuan Yang } 1345c3da26f3SXiaojuan Yang 1346c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev, 1347c3da26f3SXiaojuan Yang DeviceState *dev, Error **errp) 1348c3da26f3SXiaojuan Yang { 1349d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1350c3da26f3SXiaojuan Yang 1351d804ad98SBibo Mao pc_dimm_plug(PC_DIMM(dev), MACHINE(lvms)); 1352d804ad98SBibo Mao hotplug_handler_plug(HOTPLUG_HANDLER(lvms->acpi_ged), 1353c3da26f3SXiaojuan Yang dev, &error_abort); 1354c3da26f3SXiaojuan Yang } 1355c3da26f3SXiaojuan Yang 1356d804ad98SBibo Mao static void virt_device_plug_cb(HotplugHandler *hotplug_dev, 1357e27e5357SXiaojuan Yang DeviceState *dev, Error **errp) 1358e27e5357SXiaojuan Yang { 1359d804ad98SBibo Mao LoongArchVirtMachineState *lvms = LOONGARCH_VIRT_MACHINE(hotplug_dev); 1360d804ad98SBibo Mao MachineClass *mc = MACHINE_GET_CLASS(lvms); 1361d804ad98SBibo Mao PlatformBusDevice *pbus; 1362e27e5357SXiaojuan Yang 1363e27e5357SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev)) { 1364d804ad98SBibo Mao if (lvms->platform_bus_dev) { 1365d804ad98SBibo Mao pbus = PLATFORM_BUS_DEVICE(lvms->platform_bus_dev); 1366d804ad98SBibo Mao platform_bus_link_device(pbus, SYS_BUS_DEVICE(dev)); 1367e27e5357SXiaojuan Yang } 1368c3da26f3SXiaojuan Yang } else if (memhp_type_supported(dev)) { 1369c3da26f3SXiaojuan Yang virt_mem_plug(hotplug_dev, dev, errp); 1370e27e5357SXiaojuan Yang } 1371e27e5357SXiaojuan Yang } 1372e27e5357SXiaojuan Yang 1373d804ad98SBibo Mao static HotplugHandler *virt_get_hotplug_handler(MachineState *machine, 1374e27e5357SXiaojuan Yang DeviceState *dev) 1375e27e5357SXiaojuan Yang { 1376e27e5357SXiaojuan Yang MachineClass *mc = MACHINE_GET_CLASS(machine); 1377e27e5357SXiaojuan Yang 1378c3da26f3SXiaojuan Yang if (device_is_dynamic_sysbus(mc, dev) || 1379fe43cc5bSBibo Mao object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI) || 1380c3da26f3SXiaojuan Yang memhp_type_supported(dev)) { 1381e27e5357SXiaojuan Yang return HOTPLUG_HANDLER(machine); 1382e27e5357SXiaojuan Yang } 1383e27e5357SXiaojuan Yang return NULL; 1384e27e5357SXiaojuan Yang } 1385e27e5357SXiaojuan Yang 13868f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms) 13878f30771cSTianrui Zhao { 13888f30771cSTianrui Zhao int n; 13898f30771cSTianrui Zhao unsigned int max_cpus = ms->smp.max_cpus; 13908f30771cSTianrui Zhao 13918f30771cSTianrui Zhao if (ms->possible_cpus) { 13928f30771cSTianrui Zhao assert(ms->possible_cpus->len == max_cpus); 13938f30771cSTianrui Zhao return ms->possible_cpus; 13948f30771cSTianrui Zhao } 13958f30771cSTianrui Zhao 13968f30771cSTianrui Zhao ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 13978f30771cSTianrui Zhao sizeof(CPUArchId) * max_cpus); 13988f30771cSTianrui Zhao ms->possible_cpus->len = max_cpus; 13998f30771cSTianrui Zhao for (n = 0; n < ms->possible_cpus->len; n++) { 14008f30771cSTianrui Zhao ms->possible_cpus->cpus[n].type = ms->cpu_type; 14018f30771cSTianrui Zhao ms->possible_cpus->cpus[n].arch_id = n; 1402f3323883STianrui Zhao 1403f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_socket_id = true; 1404f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.socket_id = 1405f3323883STianrui Zhao n / (ms->smp.cores * ms->smp.threads); 14068f30771cSTianrui Zhao ms->possible_cpus->cpus[n].props.has_core_id = true; 1407f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.core_id = 1408f3323883STianrui Zhao n / ms->smp.threads % ms->smp.cores; 1409f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.has_thread_id = true; 1410f3323883STianrui Zhao ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads; 14118f30771cSTianrui Zhao } 14128f30771cSTianrui Zhao return ms->possible_cpus; 14138f30771cSTianrui Zhao } 14148f30771cSTianrui Zhao 1415d804ad98SBibo Mao static CpuInstanceProperties virt_cpu_index_to_props(MachineState *ms, 1416d804ad98SBibo Mao unsigned cpu_index) 14170cf1478dSTianrui Zhao { 14180cf1478dSTianrui Zhao MachineClass *mc = MACHINE_GET_CLASS(ms); 14190cf1478dSTianrui Zhao const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 14200cf1478dSTianrui Zhao 14210cf1478dSTianrui Zhao assert(cpu_index < possible_cpus->len); 14220cf1478dSTianrui Zhao return possible_cpus->cpus[cpu_index].props; 14230cf1478dSTianrui Zhao } 14240cf1478dSTianrui Zhao 14250cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx) 14260cf1478dSTianrui Zhao { 1427f532cf01SBibo Mao int64_t socket_id; 14280cf1478dSTianrui Zhao 14290cf1478dSTianrui Zhao if (ms->numa_state->num_nodes) { 1430f532cf01SBibo Mao socket_id = ms->possible_cpus->cpus[idx].props.socket_id; 1431f532cf01SBibo Mao return socket_id % ms->numa_state->num_nodes; 1432f532cf01SBibo Mao } else { 1433f532cf01SBibo Mao return 0; 14340cf1478dSTianrui Zhao } 14350cf1478dSTianrui Zhao } 14360cf1478dSTianrui Zhao 1437d804ad98SBibo Mao static void virt_class_init(ObjectClass *oc, void *data) 1438a8a506c3SXiaojuan Yang { 1439a8a506c3SXiaojuan Yang MachineClass *mc = MACHINE_CLASS(oc); 1440e27e5357SXiaojuan Yang HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1441a8a506c3SXiaojuan Yang 1442d804ad98SBibo Mao mc->init = virt_init; 1443a8a506c3SXiaojuan Yang mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464"); 1444a8a506c3SXiaojuan Yang mc->default_ram_id = "loongarch.ram"; 14454265b4f3SBibo Mao mc->desc = "QEMU LoongArch Virtual Machine"; 1446646c39b2SSong Gao mc->max_cpus = LOONGARCH_MAX_CPUS; 1447a8a506c3SXiaojuan Yang mc->is_default = 1; 1448a8a506c3SXiaojuan Yang mc->default_kernel_irqchip_split = false; 1449a8a506c3SXiaojuan Yang mc->block_default_type = IF_VIRTIO; 1450a8a506c3SXiaojuan Yang mc->default_boot_order = "c"; 1451a8a506c3SXiaojuan Yang mc->no_cdrom = 1; 14528f30771cSTianrui Zhao mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids; 14530cf1478dSTianrui Zhao mc->cpu_index_to_instance_props = virt_cpu_index_to_props; 14540cf1478dSTianrui Zhao mc->get_default_cpu_node_id = virt_get_default_cpu_node_id; 14550cf1478dSTianrui Zhao mc->numa_mem_supported = true; 14560cf1478dSTianrui Zhao mc->auto_enable_numa_with_memhp = true; 14570cf1478dSTianrui Zhao mc->auto_enable_numa_with_memdev = true; 1458d804ad98SBibo Mao mc->get_hotplug_handler = virt_get_hotplug_handler; 1459240294caSThomas Huth mc->default_nic = "virtio-net-pci"; 1460d804ad98SBibo Mao hc->plug = virt_device_plug_cb; 1461d804ad98SBibo Mao hc->pre_plug = virt_device_pre_plug; 1462d804ad98SBibo Mao hc->unplug_request = virt_device_unplug_request; 1463d804ad98SBibo Mao hc->unplug = virt_device_unplug; 1464735143f1SXiaojuan Yang 1465735143f1SXiaojuan Yang object_class_property_add(oc, "acpi", "OnOffAuto", 1466d804ad98SBibo Mao virt_get_acpi, virt_set_acpi, 1467735143f1SXiaojuan Yang NULL, NULL); 1468735143f1SXiaojuan Yang object_class_property_set_description(oc, "acpi", 1469735143f1SXiaojuan Yang "Enable ACPI"); 14702b284fa9SSong Gao object_class_property_add(oc, "v-eiointc", "OnOffAuto", 14712b284fa9SSong Gao virt_get_veiointc, virt_set_veiointc, 14722b284fa9SSong Gao NULL, NULL); 14732b284fa9SSong Gao object_class_property_set_description(oc, "v-eiointc", 14742b284fa9SSong Gao "Enable Virt Extend I/O Interrupt Controller."); 1475f8ab9aa2SXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 14763dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM 14773dfbb6deSXiaojuan Yang machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 14783dfbb6deSXiaojuan Yang #endif 1479a8a506c3SXiaojuan Yang } 1480a8a506c3SXiaojuan Yang 1481d804ad98SBibo Mao static const TypeInfo virt_machine_types[] = { 1482a8a506c3SXiaojuan Yang { 1483df0d93c1SBibo Mao .name = TYPE_LOONGARCH_VIRT_MACHINE, 1484a8a506c3SXiaojuan Yang .parent = TYPE_MACHINE, 1485d804ad98SBibo Mao .instance_size = sizeof(LoongArchVirtMachineState), 1486d804ad98SBibo Mao .class_init = virt_class_init, 1487d804ad98SBibo Mao .instance_init = virt_initfn, 1488e27e5357SXiaojuan Yang .interfaces = (InterfaceInfo[]) { 1489e27e5357SXiaojuan Yang { TYPE_HOTPLUG_HANDLER }, 1490e27e5357SXiaojuan Yang { } 1491e27e5357SXiaojuan Yang }, 1492a8a506c3SXiaojuan Yang } 1493a8a506c3SXiaojuan Yang }; 1494a8a506c3SXiaojuan Yang 1495d804ad98SBibo Mao DEFINE_TYPES(virt_machine_types) 1496