xref: /qemu/hw/loongarch/virt.c (revision 2904f50a8119a7a3adee68df7baa18c073892061)
1a8a506c3SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2a8a506c3SXiaojuan Yang /*
3a8a506c3SXiaojuan Yang  * QEMU loongson 3a5000 develop board emulation
4a8a506c3SXiaojuan Yang  *
5a8a506c3SXiaojuan Yang  * Copyright (c) 2021 Loongson Technology Corporation Limited
6a8a506c3SXiaojuan Yang  */
7a8a506c3SXiaojuan Yang #include "qemu/osdep.h"
8a8a506c3SXiaojuan Yang #include "qemu/units.h"
9a8a506c3SXiaojuan Yang #include "qemu/datadir.h"
10a8a506c3SXiaojuan Yang #include "qapi/error.h"
11a8a506c3SXiaojuan Yang #include "hw/boards.h"
12dc93b8dfSXiaojuan Yang #include "hw/char/serial.h"
13a8a506c3SXiaojuan Yang #include "sysemu/sysemu.h"
14a8a506c3SXiaojuan Yang #include "sysemu/qtest.h"
15a8a506c3SXiaojuan Yang #include "sysemu/runstate.h"
16a8a506c3SXiaojuan Yang #include "sysemu/reset.h"
17a8a506c3SXiaojuan Yang #include "sysemu/rtc.h"
18a8a506c3SXiaojuan Yang #include "hw/loongarch/virt.h"
19a8a506c3SXiaojuan Yang #include "exec/address-spaces.h"
20dc93b8dfSXiaojuan Yang #include "hw/irq.h"
21dc93b8dfSXiaojuan Yang #include "net/net.h"
226a6f26f4SXiaojuan Yang #include "hw/loader.h"
236a6f26f4SXiaojuan Yang #include "elf.h"
2469d9c74fSXiaojuan Yang #include "hw/intc/loongarch_ipi.h"
2569d9c74fSXiaojuan Yang #include "hw/intc/loongarch_extioi.h"
2669d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h"
2769d9c74fSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h"
2869d9c74fSXiaojuan Yang #include "hw/pci-host/ls7a.h"
29dc93b8dfSXiaojuan Yang #include "hw/pci-host/gpex.h"
30dc93b8dfSXiaojuan Yang #include "hw/misc/unimp.h"
3127ad7564SXiaojuan Yang #include "hw/loongarch/fw_cfg.h"
32a8a506c3SXiaojuan Yang #include "target/loongarch/cpu.h"
333efa6fa1SXiaojuan Yang #include "hw/firmware/smbios.h"
34735143f1SXiaojuan Yang #include "hw/acpi/aml-build.h"
35735143f1SXiaojuan Yang #include "qapi/qapi-visit-common.h"
36735143f1SXiaojuan Yang #include "hw/acpi/generic_event_device.h"
37735143f1SXiaojuan Yang #include "hw/mem/nvdimm.h"
38fda3f15bSXiaojuan Yang #include "sysemu/device_tree.h"
39fda3f15bSXiaojuan Yang #include <libfdt.h>
40a1f7d78eSXiaojuan Yang #include "hw/core/sysbus-fdt.h"
41a1f7d78eSXiaojuan Yang #include "hw/platform-bus.h"
42f8ab9aa2SXiaojuan Yang #include "hw/display/ramfb.h"
43c3da26f3SXiaojuan Yang #include "hw/mem/pc-dimm.h"
443dfbb6deSXiaojuan Yang #include "sysemu/tpm.h"
45288431a1SXiaojuan Yang #include "sysemu/block-backend.h"
46288431a1SXiaojuan Yang #include "hw/block/flash.h"
47cc37d98bSRichard Henderson #include "qemu/error-report.h"
48cc37d98bSRichard Henderson 
49c6e9847fSXianglai Li static PFlashCFI01 *virt_flash_create1(LoongArchMachineState *lams,
50c6e9847fSXianglai Li                                        const char *name,
51c6e9847fSXianglai Li                                        const char *alias_prop_name)
52288431a1SXiaojuan Yang {
53288431a1SXiaojuan Yang     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
54288431a1SXiaojuan Yang 
55288431a1SXiaojuan Yang     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
56288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "width", 4);
57288431a1SXiaojuan Yang     qdev_prop_set_uint8(dev, "device-width", 2);
58288431a1SXiaojuan Yang     qdev_prop_set_bit(dev, "big-endian", false);
59288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id0", 0x89);
60288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id1", 0x18);
61288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id2", 0x00);
62288431a1SXiaojuan Yang     qdev_prop_set_uint16(dev, "id3", 0x00);
63c6e9847fSXianglai Li     qdev_prop_set_string(dev, "name", name);
64c6e9847fSXianglai Li     object_property_add_child(OBJECT(lams), name, OBJECT(dev));
65c6e9847fSXianglai Li     object_property_add_alias(OBJECT(lams), alias_prop_name,
66288431a1SXiaojuan Yang                               OBJECT(dev), "drive");
67c6e9847fSXianglai Li     return PFLASH_CFI01(dev);
68c6e9847fSXianglai Li }
69288431a1SXiaojuan Yang 
70c6e9847fSXianglai Li static void virt_flash_create(LoongArchMachineState *lams)
71c6e9847fSXianglai Li {
72c6e9847fSXianglai Li     lams->flash[0] = virt_flash_create1(lams, "virt.flash0", "pflash0");
73c6e9847fSXianglai Li     lams->flash[1] = virt_flash_create1(lams, "virt.flash1", "pflash1");
74c6e9847fSXianglai Li }
75c6e9847fSXianglai Li 
76c6e9847fSXianglai Li static void virt_flash_map1(PFlashCFI01 *flash,
77c6e9847fSXianglai Li                             hwaddr base, hwaddr size,
78c6e9847fSXianglai Li                             MemoryRegion *sysmem)
79c6e9847fSXianglai Li {
80c6e9847fSXianglai Li     DeviceState *dev = DEVICE(flash);
81c6e9847fSXianglai Li     BlockBackend *blk;
82c6e9847fSXianglai Li     hwaddr real_size = size;
83c6e9847fSXianglai Li 
84c6e9847fSXianglai Li     blk = pflash_cfi01_get_blk(flash);
85c6e9847fSXianglai Li     if (blk) {
86c6e9847fSXianglai Li         real_size = blk_getlength(blk);
87c6e9847fSXianglai Li         assert(real_size && real_size <= size);
88c6e9847fSXianglai Li     }
89c6e9847fSXianglai Li 
90c6e9847fSXianglai Li     assert(QEMU_IS_ALIGNED(real_size, VIRT_FLASH_SECTOR_SIZE));
91c6e9847fSXianglai Li     assert(real_size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
92c6e9847fSXianglai Li 
93c6e9847fSXianglai Li     qdev_prop_set_uint32(dev, "num-blocks", real_size / VIRT_FLASH_SECTOR_SIZE);
94c6e9847fSXianglai Li     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
95c6e9847fSXianglai Li     memory_region_add_subregion(sysmem, base,
96c6e9847fSXianglai Li                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0));
97288431a1SXiaojuan Yang }
98288431a1SXiaojuan Yang 
99288431a1SXiaojuan Yang static void virt_flash_map(LoongArchMachineState *lams,
100288431a1SXiaojuan Yang                            MemoryRegion *sysmem)
101288431a1SXiaojuan Yang {
102c6e9847fSXianglai Li     PFlashCFI01 *flash0 = lams->flash[0];
103c6e9847fSXianglai Li     PFlashCFI01 *flash1 = lams->flash[1];
104288431a1SXiaojuan Yang 
105c6e9847fSXianglai Li     virt_flash_map1(flash0, VIRT_FLASH0_BASE, VIRT_FLASH0_SIZE, sysmem);
106c6e9847fSXianglai Li     virt_flash_map1(flash1, VIRT_FLASH1_BASE, VIRT_FLASH1_SIZE, sysmem);
107288431a1SXiaojuan Yang }
108288431a1SXiaojuan Yang 
109a0663efdSSong Gao static void fdt_add_cpuic_node(LoongArchMachineState *lams,
110a0663efdSSong Gao                                uint32_t *cpuintc_phandle)
111a0663efdSSong Gao {
112a0663efdSSong Gao     MachineState *ms = MACHINE(lams);
113a0663efdSSong Gao     char *nodename;
114a0663efdSSong Gao 
115a0663efdSSong Gao     *cpuintc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
116a0663efdSSong Gao     nodename = g_strdup_printf("/cpuic");
117a0663efdSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
118a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *cpuintc_phandle);
119a0663efdSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
120a0663efdSSong Gao                             "loongson,cpu-interrupt-controller");
121a0663efdSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
122a0663efdSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
123a0663efdSSong Gao     g_free(nodename);
124a0663efdSSong Gao }
125a0663efdSSong Gao 
126975a5afeSSong Gao static void fdt_add_eiointc_node(LoongArchMachineState *lams,
127975a5afeSSong Gao                                   uint32_t *cpuintc_phandle,
128975a5afeSSong Gao                                   uint32_t *eiointc_phandle)
129975a5afeSSong Gao {
130975a5afeSSong Gao     MachineState *ms = MACHINE(lams);
131975a5afeSSong Gao     char *nodename;
132975a5afeSSong Gao     hwaddr extioi_base = APIC_BASE;
133975a5afeSSong Gao     hwaddr extioi_size = EXTIOI_SIZE;
134975a5afeSSong Gao 
135975a5afeSSong Gao     *eiointc_phandle = qemu_fdt_alloc_phandle(ms->fdt);
136975a5afeSSong Gao     nodename = g_strdup_printf("/eiointc@%" PRIx64, extioi_base);
137975a5afeSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
138975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", *eiointc_phandle);
139975a5afeSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
140975a5afeSSong Gao                             "loongson,ls2k2000-eiointc");
141975a5afeSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
142975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 1);
143975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
144975a5afeSSong Gao                           *cpuintc_phandle);
145975a5afeSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupts", 3);
146975a5afeSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0,
147975a5afeSSong Gao                            extioi_base, 0x0, extioi_size);
148975a5afeSSong Gao     g_free(nodename);
149975a5afeSSong Gao }
150975a5afeSSong Gao 
151*2904f50aSSong Gao static void fdt_add_pch_pic_node(LoongArchMachineState *lams,
152*2904f50aSSong Gao                                  uint32_t *eiointc_phandle,
153*2904f50aSSong Gao                                  uint32_t *pch_pic_phandle)
154*2904f50aSSong Gao {
155*2904f50aSSong Gao     MachineState *ms = MACHINE(lams);
156*2904f50aSSong Gao     char *nodename;
157*2904f50aSSong Gao     hwaddr pch_pic_base = VIRT_PCH_REG_BASE;
158*2904f50aSSong Gao     hwaddr pch_pic_size = VIRT_PCH_REG_SIZE;
159*2904f50aSSong Gao 
160*2904f50aSSong Gao     *pch_pic_phandle = qemu_fdt_alloc_phandle(ms->fdt);
161*2904f50aSSong Gao     nodename = g_strdup_printf("/platic@%" PRIx64, pch_pic_base);
162*2904f50aSSong Gao     qemu_fdt_add_subnode(ms->fdt, nodename);
163*2904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt,  nodename, "phandle", *pch_pic_phandle);
164*2904f50aSSong Gao     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
165*2904f50aSSong Gao                             "loongson,pch-pic-1.0");
166*2904f50aSSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0,
167*2904f50aSSong Gao                            pch_pic_base, 0, pch_pic_size);
168*2904f50aSSong Gao     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
169*2904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 2);
170*2904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "interrupt-parent",
171*2904f50aSSong Gao                           *eiointc_phandle);
172*2904f50aSSong Gao     qemu_fdt_setprop_cell(ms->fdt, nodename, "loongson,pic-base-vec", 0);
173*2904f50aSSong Gao     g_free(nodename);
174*2904f50aSSong Gao }
175*2904f50aSSong Gao 
176288431a1SXiaojuan Yang static void fdt_add_flash_node(LoongArchMachineState *lams)
177288431a1SXiaojuan Yang {
178288431a1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
179288431a1SXiaojuan Yang     char *nodename;
180c6e9847fSXianglai Li     MemoryRegion *flash_mem;
181288431a1SXiaojuan Yang 
182c6e9847fSXianglai Li     hwaddr flash0_base;
183c6e9847fSXianglai Li     hwaddr flash0_size;
184288431a1SXiaojuan Yang 
185c6e9847fSXianglai Li     hwaddr flash1_base;
186c6e9847fSXianglai Li     hwaddr flash1_size;
187c6e9847fSXianglai Li 
188c6e9847fSXianglai Li     flash_mem = pflash_cfi01_get_memory(lams->flash[0]);
189c6e9847fSXianglai Li     flash0_base = flash_mem->addr;
190c6e9847fSXianglai Li     flash0_size = memory_region_size(flash_mem);
191c6e9847fSXianglai Li 
192c6e9847fSXianglai Li     flash_mem = pflash_cfi01_get_memory(lams->flash[1]);
193c6e9847fSXianglai Li     flash1_base = flash_mem->addr;
194c6e9847fSXianglai Li     flash1_size = memory_region_size(flash_mem);
195c6e9847fSXianglai Li 
196c6e9847fSXianglai Li     nodename = g_strdup_printf("/flash@%" PRIx64, flash0_base);
197288431a1SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
198288431a1SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "cfi-flash");
199288431a1SXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
200c6e9847fSXianglai Li                                  2, flash0_base, 2, flash0_size,
201c6e9847fSXianglai Li                                  2, flash1_base, 2, flash1_size);
202288431a1SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "bank-width", 4);
203288431a1SXiaojuan Yang     g_free(nodename);
204288431a1SXiaojuan Yang }
205fda3f15bSXiaojuan Yang 
206ca5bf7adSXiaojuan Yang static void fdt_add_rtc_node(LoongArchMachineState *lams)
207ca5bf7adSXiaojuan Yang {
208ca5bf7adSXiaojuan Yang     char *nodename;
209ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_RTC_REG_BASE;
210ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_RTC_LEN;
211ca5bf7adSXiaojuan Yang     MachineState *ms = MACHINE(lams);
212ca5bf7adSXiaojuan Yang 
213ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/rtc@%" PRIx64, base);
214ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
215ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "loongson,ls7a-rtc");
216e8c8203eSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 2, base, 2, size);
217ca5bf7adSXiaojuan Yang     g_free(nodename);
218ca5bf7adSXiaojuan Yang }
219ca5bf7adSXiaojuan Yang 
220ca5bf7adSXiaojuan Yang static void fdt_add_uart_node(LoongArchMachineState *lams)
221ca5bf7adSXiaojuan Yang {
222ca5bf7adSXiaojuan Yang     char *nodename;
223ca5bf7adSXiaojuan Yang     hwaddr base = VIRT_UART_BASE;
224ca5bf7adSXiaojuan Yang     hwaddr size = VIRT_UART_SIZE;
225ca5bf7adSXiaojuan Yang     MachineState *ms = MACHINE(lams);
226ca5bf7adSXiaojuan Yang 
227ca5bf7adSXiaojuan Yang     nodename = g_strdup_printf("/serial@%" PRIx64, base);
228ca5bf7adSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
229ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible", "ns16550a");
230ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0x0, base, 0x0, size);
231ca5bf7adSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "clock-frequency", 100000000);
2320208ba74SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", nodename);
233ca5bf7adSXiaojuan Yang     g_free(nodename);
234ca5bf7adSXiaojuan Yang }
235ca5bf7adSXiaojuan Yang 
236fda3f15bSXiaojuan Yang static void create_fdt(LoongArchMachineState *lams)
237fda3f15bSXiaojuan Yang {
238fda3f15bSXiaojuan Yang     MachineState *ms = MACHINE(lams);
239fda3f15bSXiaojuan Yang 
240fda3f15bSXiaojuan Yang     ms->fdt = create_device_tree(&lams->fdt_size);
241fda3f15bSXiaojuan Yang     if (!ms->fdt) {
242fda3f15bSXiaojuan Yang         error_report("create_device_tree() failed");
243fda3f15bSXiaojuan Yang         exit(1);
244fda3f15bSXiaojuan Yang     }
245fda3f15bSXiaojuan Yang 
246fda3f15bSXiaojuan Yang     /* Header */
247fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, "/", "compatible",
248fda3f15bSXiaojuan Yang                             "linux,dummy-loongson3");
249fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
250fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
2510208ba74SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/chosen");
252fda3f15bSXiaojuan Yang }
253fda3f15bSXiaojuan Yang 
254fda3f15bSXiaojuan Yang static void fdt_add_cpu_nodes(const LoongArchMachineState *lams)
255fda3f15bSXiaojuan Yang {
256fda3f15bSXiaojuan Yang     int num;
257fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
258fda3f15bSXiaojuan Yang     int smp_cpus = ms->smp.cpus;
259fda3f15bSXiaojuan Yang 
260fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus");
261fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
262fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
263fda3f15bSXiaojuan Yang 
264fda3f15bSXiaojuan Yang     /* cpu nodes */
265fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
266fda3f15bSXiaojuan Yang         char *nodename = g_strdup_printf("/cpus/cpu@%d", num);
267fda3f15bSXiaojuan Yang         LoongArchCPU *cpu = LOONGARCH_CPU(qemu_get_cpu(num));
2680cf1478dSTianrui Zhao         CPUState *cs = CPU(cpu);
269fda3f15bSXiaojuan Yang 
270fda3f15bSXiaojuan Yang         qemu_fdt_add_subnode(ms->fdt, nodename);
271fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "cpu");
272fda3f15bSXiaojuan Yang         qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
273fda3f15bSXiaojuan Yang                                 cpu->dtb_compatible);
2740cf1478dSTianrui Zhao         if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) {
2750cf1478dSTianrui Zhao             qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id",
2760cf1478dSTianrui Zhao                 ms->possible_cpus->cpus[cs->cpu_index].props.node_id);
2770cf1478dSTianrui Zhao         }
278fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "reg", num);
279fda3f15bSXiaojuan Yang         qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle",
280fda3f15bSXiaojuan Yang                               qemu_fdt_alloc_phandle(ms->fdt));
281fda3f15bSXiaojuan Yang         g_free(nodename);
282fda3f15bSXiaojuan Yang     }
283fda3f15bSXiaojuan Yang 
284fda3f15bSXiaojuan Yang     /*cpu map */
285fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
286fda3f15bSXiaojuan Yang 
287fda3f15bSXiaojuan Yang     for (num = smp_cpus - 1; num >= 0; num--) {
288fda3f15bSXiaojuan Yang         char *cpu_path = g_strdup_printf("/cpus/cpu@%d", num);
289fda3f15bSXiaojuan Yang         char *map_path;
290fda3f15bSXiaojuan Yang 
291fda3f15bSXiaojuan Yang         if (ms->smp.threads > 1) {
292fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
293fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d/thread%d",
294fda3f15bSXiaojuan Yang                 num / (ms->smp.cores * ms->smp.threads),
295fda3f15bSXiaojuan Yang                 (num / ms->smp.threads) % ms->smp.cores,
296fda3f15bSXiaojuan Yang                 num % ms->smp.threads);
297fda3f15bSXiaojuan Yang         } else {
298fda3f15bSXiaojuan Yang             map_path = g_strdup_printf(
299fda3f15bSXiaojuan Yang                 "/cpus/cpu-map/socket%d/core%d",
300fda3f15bSXiaojuan Yang                 num / ms->smp.cores,
301fda3f15bSXiaojuan Yang                 num % ms->smp.cores);
302fda3f15bSXiaojuan Yang         }
303fda3f15bSXiaojuan Yang         qemu_fdt_add_path(ms->fdt, map_path);
304fda3f15bSXiaojuan Yang         qemu_fdt_setprop_phandle(ms->fdt, map_path, "cpu", cpu_path);
305fda3f15bSXiaojuan Yang 
306fda3f15bSXiaojuan Yang         g_free(map_path);
307fda3f15bSXiaojuan Yang         g_free(cpu_path);
308fda3f15bSXiaojuan Yang     }
309fda3f15bSXiaojuan Yang }
310fda3f15bSXiaojuan Yang 
311fda3f15bSXiaojuan Yang static void fdt_add_fw_cfg_node(const LoongArchMachineState *lams)
312fda3f15bSXiaojuan Yang {
313fda3f15bSXiaojuan Yang     char *nodename;
314fda3f15bSXiaojuan Yang     hwaddr base = VIRT_FWCFG_BASE;
315fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
316fda3f15bSXiaojuan Yang 
317fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/fw_cfg@%" PRIx64, base);
318fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
319fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
320fda3f15bSXiaojuan Yang                             "compatible", "qemu,fw-cfg-mmio");
321fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
322feae45dcSXiaojuan Yang                                  2, base, 2, 0x18);
323fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
324fda3f15bSXiaojuan Yang     g_free(nodename);
325fda3f15bSXiaojuan Yang }
326fda3f15bSXiaojuan Yang 
327fda3f15bSXiaojuan Yang static void fdt_add_pcie_node(const LoongArchMachineState *lams)
328fda3f15bSXiaojuan Yang {
329fda3f15bSXiaojuan Yang     char *nodename;
33074725231SXiaojuan Yang     hwaddr base_mmio = VIRT_PCI_MEM_BASE;
33174725231SXiaojuan Yang     hwaddr size_mmio = VIRT_PCI_MEM_SIZE;
33274725231SXiaojuan Yang     hwaddr base_pio = VIRT_PCI_IO_BASE;
33374725231SXiaojuan Yang     hwaddr size_pio = VIRT_PCI_IO_SIZE;
33474725231SXiaojuan Yang     hwaddr base_pcie = VIRT_PCI_CFG_BASE;
33574725231SXiaojuan Yang     hwaddr size_pcie = VIRT_PCI_CFG_SIZE;
336fda3f15bSXiaojuan Yang     hwaddr base = base_pcie;
337fda3f15bSXiaojuan Yang 
338fda3f15bSXiaojuan Yang     const MachineState *ms = MACHINE(lams);
339fda3f15bSXiaojuan Yang 
340fda3f15bSXiaojuan Yang     nodename = g_strdup_printf("/pcie@%" PRIx64, base);
341fda3f15bSXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
342fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename,
343fda3f15bSXiaojuan Yang                             "compatible", "pci-host-ecam-generic");
344fda3f15bSXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "pci");
345fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 3);
346fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 2);
347fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "linux,pci-domain", 0);
348fda3f15bSXiaojuan Yang     qemu_fdt_setprop_cells(ms->fdt, nodename, "bus-range", 0,
34974725231SXiaojuan Yang                            PCIE_MMCFG_BUS(VIRT_PCI_CFG_SIZE - 1));
350fda3f15bSXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
351fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
352fda3f15bSXiaojuan Yang                                  2, base_pcie, 2, size_pcie);
353fda3f15bSXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "ranges",
35474725231SXiaojuan Yang                                  1, FDT_PCI_RANGE_IOPORT, 2, VIRT_PCI_IO_OFFSET,
355fda3f15bSXiaojuan Yang                                  2, base_pio, 2, size_pio,
356fda3f15bSXiaojuan Yang                                  1, FDT_PCI_RANGE_MMIO, 2, base_mmio,
357fda3f15bSXiaojuan Yang                                  2, base_mmio, 2, size_mmio);
358fda3f15bSXiaojuan Yang     g_free(nodename);
359fda3f15bSXiaojuan Yang }
360fda3f15bSXiaojuan Yang 
361ee413a52SXiaojuan Yang static void fdt_add_irqchip_node(LoongArchMachineState *lams)
362ee413a52SXiaojuan Yang {
363ee413a52SXiaojuan Yang     MachineState *ms = MACHINE(lams);
364ee413a52SXiaojuan Yang     char *nodename;
365ee413a52SXiaojuan Yang     uint32_t irqchip_phandle;
366ee413a52SXiaojuan Yang 
367ee413a52SXiaojuan Yang     irqchip_phandle = qemu_fdt_alloc_phandle(ms->fdt);
368ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, "/", "interrupt-parent", irqchip_phandle);
369ee413a52SXiaojuan Yang 
370ee413a52SXiaojuan Yang     nodename = g_strdup_printf("/intc@%lx", VIRT_IOAPIC_REG_BASE);
371ee413a52SXiaojuan Yang     qemu_fdt_add_subnode(ms->fdt, nodename);
372ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#interrupt-cells", 3);
373ee413a52SXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "interrupt-controller", NULL, 0);
374ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#address-cells", 0x2);
375ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "#size-cells", 0x2);
376ee413a52SXiaojuan Yang     qemu_fdt_setprop(ms->fdt, nodename, "ranges", NULL, 0);
377ee413a52SXiaojuan Yang 
378ee413a52SXiaojuan Yang     qemu_fdt_setprop_string(ms->fdt, nodename, "compatible",
379ee413a52SXiaojuan Yang                             "loongarch,ls7a");
380ee413a52SXiaojuan Yang 
381ee413a52SXiaojuan Yang     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
382ee413a52SXiaojuan Yang                                  2, VIRT_IOAPIC_REG_BASE,
383ee413a52SXiaojuan Yang                                  2, PCH_PIC_ROUTE_ENTRY_OFFSET);
384ee413a52SXiaojuan Yang 
385ee413a52SXiaojuan Yang     qemu_fdt_setprop_cell(ms->fdt, nodename, "phandle", irqchip_phandle);
386ee413a52SXiaojuan Yang     g_free(nodename);
387ee413a52SXiaojuan Yang }
388a8a506c3SXiaojuan Yang 
3890cf1478dSTianrui Zhao static void fdt_add_memory_node(MachineState *ms,
3900cf1478dSTianrui Zhao                                 uint64_t base, uint64_t size, int node_id)
3910cf1478dSTianrui Zhao {
3920cf1478dSTianrui Zhao     char *nodename = g_strdup_printf("/memory@%" PRIx64, base);
3930cf1478dSTianrui Zhao 
3940cf1478dSTianrui Zhao     qemu_fdt_add_subnode(ms->fdt, nodename);
395b11f9814SSong Gao     qemu_fdt_setprop_cells(ms->fdt, nodename, "reg", 0, base, 0, size);
3960cf1478dSTianrui Zhao     qemu_fdt_setprop_string(ms->fdt, nodename, "device_type", "memory");
3970cf1478dSTianrui Zhao 
3980cf1478dSTianrui Zhao     if (ms->numa_state && ms->numa_state->num_nodes) {
3990cf1478dSTianrui Zhao         qemu_fdt_setprop_cell(ms->fdt, nodename, "numa-node-id", node_id);
4000cf1478dSTianrui Zhao     }
4010cf1478dSTianrui Zhao 
4020cf1478dSTianrui Zhao     g_free(nodename);
4030cf1478dSTianrui Zhao }
4040cf1478dSTianrui Zhao 
4053efa6fa1SXiaojuan Yang static void virt_build_smbios(LoongArchMachineState *lams)
4063efa6fa1SXiaojuan Yang {
4073efa6fa1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
4083efa6fa1SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(lams);
4093efa6fa1SXiaojuan Yang     uint8_t *smbios_tables, *smbios_anchor;
4103efa6fa1SXiaojuan Yang     size_t smbios_tables_len, smbios_anchor_len;
4113efa6fa1SXiaojuan Yang     const char *product = "QEMU Virtual Machine";
4123efa6fa1SXiaojuan Yang 
4133efa6fa1SXiaojuan Yang     if (!lams->fw_cfg) {
4143efa6fa1SXiaojuan Yang         return;
4153efa6fa1SXiaojuan Yang     }
4163efa6fa1SXiaojuan Yang 
41769ea07a5SIgor Mammedov     smbios_set_defaults("QEMU", product, mc->name, true);
4183efa6fa1SXiaojuan Yang 
41969ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
42069ea07a5SIgor Mammedov                       NULL, 0,
42169ea07a5SIgor Mammedov                       &smbios_tables, &smbios_tables_len,
4223efa6fa1SXiaojuan Yang                       &smbios_anchor, &smbios_anchor_len, &error_fatal);
4233efa6fa1SXiaojuan Yang 
4243efa6fa1SXiaojuan Yang     if (smbios_anchor) {
4253efa6fa1SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/smbios/smbios-tables",
4263efa6fa1SXiaojuan Yang                         smbios_tables, smbios_tables_len);
4273efa6fa1SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/smbios/smbios-anchor",
4283efa6fa1SXiaojuan Yang                         smbios_anchor, smbios_anchor_len);
4293efa6fa1SXiaojuan Yang     }
4303efa6fa1SXiaojuan Yang }
4313efa6fa1SXiaojuan Yang 
4323efa6fa1SXiaojuan Yang static void virt_machine_done(Notifier *notifier, void *data)
4333efa6fa1SXiaojuan Yang {
4343efa6fa1SXiaojuan Yang     LoongArchMachineState *lams = container_of(notifier,
4353efa6fa1SXiaojuan Yang                                         LoongArchMachineState, machine_done);
4363efa6fa1SXiaojuan Yang     virt_build_smbios(lams);
437735143f1SXiaojuan Yang     loongarch_acpi_setup(lams);
4383efa6fa1SXiaojuan Yang }
4393efa6fa1SXiaojuan Yang 
4400d588c4fSSong Gao static void virt_powerdown_req(Notifier *notifier, void *opaque)
4410d588c4fSSong Gao {
4420d588c4fSSong Gao     LoongArchMachineState *s = container_of(notifier,
4430d588c4fSSong Gao                                    LoongArchMachineState, powerdown_notifier);
4440d588c4fSSong Gao 
4450d588c4fSSong Gao     acpi_send_event(s->acpi_ged, ACPI_POWER_DOWN_STATUS);
4460d588c4fSSong Gao }
4470d588c4fSSong Gao 
448252b8e68SSong Gao struct memmap_entry *memmap_table;
449252b8e68SSong Gao unsigned memmap_entries;
45027ad7564SXiaojuan Yang 
45127ad7564SXiaojuan Yang static void memmap_add_entry(uint64_t address, uint64_t length, uint32_t type)
45227ad7564SXiaojuan Yang {
45327ad7564SXiaojuan Yang     /* Ensure there are no duplicate entries. */
45427ad7564SXiaojuan Yang     for (unsigned i = 0; i < memmap_entries; i++) {
45527ad7564SXiaojuan Yang         assert(memmap_table[i].address != address);
45627ad7564SXiaojuan Yang     }
45727ad7564SXiaojuan Yang 
45827ad7564SXiaojuan Yang     memmap_table = g_renew(struct memmap_entry, memmap_table,
45927ad7564SXiaojuan Yang                            memmap_entries + 1);
46027ad7564SXiaojuan Yang     memmap_table[memmap_entries].address = cpu_to_le64(address);
46127ad7564SXiaojuan Yang     memmap_table[memmap_entries].length = cpu_to_le64(length);
46227ad7564SXiaojuan Yang     memmap_table[memmap_entries].type = cpu_to_le32(type);
46327ad7564SXiaojuan Yang     memmap_table[memmap_entries].reserved = 0;
46427ad7564SXiaojuan Yang     memmap_entries++;
46527ad7564SXiaojuan Yang }
46627ad7564SXiaojuan Yang 
467735143f1SXiaojuan Yang static DeviceState *create_acpi_ged(DeviceState *pch_pic, LoongArchMachineState *lams)
468735143f1SXiaojuan Yang {
469735143f1SXiaojuan Yang     DeviceState *dev;
470735143f1SXiaojuan Yang     MachineState *ms = MACHINE(lams);
471735143f1SXiaojuan Yang     uint32_t event = ACPI_GED_PWR_DOWN_EVT;
472735143f1SXiaojuan Yang 
473735143f1SXiaojuan Yang     if (ms->ram_slots) {
474735143f1SXiaojuan Yang         event |= ACPI_GED_MEM_HOTPLUG_EVT;
475735143f1SXiaojuan Yang     }
476735143f1SXiaojuan Yang     dev = qdev_new(TYPE_ACPI_GED);
477735143f1SXiaojuan Yang     qdev_prop_set_uint32(dev, "ged-event", event);
478bec4be77SPhilippe Mathieu-Daudé     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
479735143f1SXiaojuan Yang 
480735143f1SXiaojuan Yang     /* ged event */
481735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, VIRT_GED_EVT_ADDR);
482735143f1SXiaojuan Yang     /* memory hotplug */
483735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, VIRT_GED_MEM_ADDR);
484735143f1SXiaojuan Yang     /* ged regs used for reset and power down */
485735143f1SXiaojuan Yang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, VIRT_GED_REG_ADDR);
486735143f1SXiaojuan Yang 
487735143f1SXiaojuan Yang     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
488456eb81fSBibo Mao                        qdev_get_gpio_in(pch_pic, VIRT_SCI_IRQ - VIRT_GSI_BASE));
489735143f1SXiaojuan Yang     return dev;
490735143f1SXiaojuan Yang }
491735143f1SXiaojuan Yang 
492a1f7d78eSXiaojuan Yang static DeviceState *create_platform_bus(DeviceState *pch_pic)
493a1f7d78eSXiaojuan Yang {
494a1f7d78eSXiaojuan Yang     DeviceState *dev;
495a1f7d78eSXiaojuan Yang     SysBusDevice *sysbus;
496a1f7d78eSXiaojuan Yang     int i, irq;
497a1f7d78eSXiaojuan Yang     MemoryRegion *sysmem = get_system_memory();
498a1f7d78eSXiaojuan Yang 
499a1f7d78eSXiaojuan Yang     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
500a1f7d78eSXiaojuan Yang     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
501a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
502a1f7d78eSXiaojuan Yang     qdev_prop_set_uint32(dev, "mmio_size", VIRT_PLATFORM_BUS_SIZE);
503a1f7d78eSXiaojuan Yang     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
504a1f7d78eSXiaojuan Yang 
505a1f7d78eSXiaojuan Yang     sysbus = SYS_BUS_DEVICE(dev);
506a1f7d78eSXiaojuan Yang     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
507456eb81fSBibo Mao         irq = VIRT_PLATFORM_BUS_IRQ - VIRT_GSI_BASE + i;
508a1f7d78eSXiaojuan Yang         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(pch_pic, irq));
509a1f7d78eSXiaojuan Yang     }
510a1f7d78eSXiaojuan Yang 
511a1f7d78eSXiaojuan Yang     memory_region_add_subregion(sysmem,
512a1f7d78eSXiaojuan Yang                                 VIRT_PLATFORM_BUS_BASEADDRESS,
513a1f7d78eSXiaojuan Yang                                 sysbus_mmio_get_region(sysbus, 0));
514a1f7d78eSXiaojuan Yang     return dev;
515a1f7d78eSXiaojuan Yang }
516a1f7d78eSXiaojuan Yang 
517735143f1SXiaojuan Yang static void loongarch_devices_init(DeviceState *pch_pic, LoongArchMachineState *lams)
518dc93b8dfSXiaojuan Yang {
519240294caSThomas Huth     MachineClass *mc = MACHINE_GET_CLASS(lams);
520dc93b8dfSXiaojuan Yang     DeviceState *gpex_dev;
521dc93b8dfSXiaojuan Yang     SysBusDevice *d;
522dc93b8dfSXiaojuan Yang     PCIBus *pci_bus;
523dc93b8dfSXiaojuan Yang     MemoryRegion *ecam_alias, *ecam_reg, *pio_alias, *pio_reg;
52489daabe3SSong Gao     MemoryRegion *mmio_alias, *mmio_reg;
525dc93b8dfSXiaojuan Yang     int i;
526dc93b8dfSXiaojuan Yang 
527dc93b8dfSXiaojuan Yang     gpex_dev = qdev_new(TYPE_GPEX_HOST);
528dc93b8dfSXiaojuan Yang     d = SYS_BUS_DEVICE(gpex_dev);
529dc93b8dfSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
530dc93b8dfSXiaojuan Yang     pci_bus = PCI_HOST_BRIDGE(gpex_dev)->bus;
5311895b967SXiaojuan Yang     lams->pci_bus = pci_bus;
532dc93b8dfSXiaojuan Yang 
533dc93b8dfSXiaojuan Yang     /* Map only part size_ecam bytes of ECAM space */
534dc93b8dfSXiaojuan Yang     ecam_alias = g_new0(MemoryRegion, 1);
535dc93b8dfSXiaojuan Yang     ecam_reg = sysbus_mmio_get_region(d, 0);
536dc93b8dfSXiaojuan Yang     memory_region_init_alias(ecam_alias, OBJECT(gpex_dev), "pcie-ecam",
53774725231SXiaojuan Yang                              ecam_reg, 0, VIRT_PCI_CFG_SIZE);
53874725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_CFG_BASE,
539dc93b8dfSXiaojuan Yang                                 ecam_alias);
540dc93b8dfSXiaojuan Yang 
541dc93b8dfSXiaojuan Yang     /* Map PCI mem space */
542dc93b8dfSXiaojuan Yang     mmio_alias = g_new0(MemoryRegion, 1);
543dc93b8dfSXiaojuan Yang     mmio_reg = sysbus_mmio_get_region(d, 1);
544dc93b8dfSXiaojuan Yang     memory_region_init_alias(mmio_alias, OBJECT(gpex_dev), "pcie-mmio",
54574725231SXiaojuan Yang                              mmio_reg, VIRT_PCI_MEM_BASE, VIRT_PCI_MEM_SIZE);
54674725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_MEM_BASE,
547dc93b8dfSXiaojuan Yang                                 mmio_alias);
548dc93b8dfSXiaojuan Yang 
549dc93b8dfSXiaojuan Yang     /* Map PCI IO port space. */
550dc93b8dfSXiaojuan Yang     pio_alias = g_new0(MemoryRegion, 1);
551dc93b8dfSXiaojuan Yang     pio_reg = sysbus_mmio_get_region(d, 2);
552dc93b8dfSXiaojuan Yang     memory_region_init_alias(pio_alias, OBJECT(gpex_dev), "pcie-io", pio_reg,
55374725231SXiaojuan Yang                              VIRT_PCI_IO_OFFSET, VIRT_PCI_IO_SIZE);
55474725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_PCI_IO_BASE,
555dc93b8dfSXiaojuan Yang                                 pio_alias);
556dc93b8dfSXiaojuan Yang 
557dc93b8dfSXiaojuan Yang     for (i = 0; i < GPEX_NUM_IRQS; i++) {
558dc93b8dfSXiaojuan Yang         sysbus_connect_irq(d, i,
559dc93b8dfSXiaojuan Yang                            qdev_get_gpio_in(pch_pic, 16 + i));
560dc93b8dfSXiaojuan Yang         gpex_set_irq_num(GPEX_HOST(gpex_dev), i, 16 + i);
561dc93b8dfSXiaojuan Yang     }
562dc93b8dfSXiaojuan Yang 
56374725231SXiaojuan Yang     serial_mm_init(get_system_memory(), VIRT_UART_BASE, 0,
564dc93b8dfSXiaojuan Yang                    qdev_get_gpio_in(pch_pic,
565456eb81fSBibo Mao                                     VIRT_UART_IRQ - VIRT_GSI_BASE),
566dc93b8dfSXiaojuan Yang                    115200, serial_hd(0), DEVICE_LITTLE_ENDIAN);
567ca5bf7adSXiaojuan Yang     fdt_add_uart_node(lams);
568dc93b8dfSXiaojuan Yang 
569dc93b8dfSXiaojuan Yang     /* Network init */
57013af77eeSDavid Woodhouse     pci_init_nic_devices(pci_bus, mc->default_nic);
571dc93b8dfSXiaojuan Yang 
572dc93b8dfSXiaojuan Yang     /*
573dc93b8dfSXiaojuan Yang      * There are some invalid guest memory access.
574dc93b8dfSXiaojuan Yang      * Create some unimplemented devices to emulate this.
575dc93b8dfSXiaojuan Yang      */
576dc93b8dfSXiaojuan Yang     create_unimplemented_device("pci-dma-cfg", 0x1001041c, 0x4);
57774725231SXiaojuan Yang     sysbus_create_simple("ls7a_rtc", VIRT_RTC_REG_BASE,
578c117f68aSXiaojuan Yang                          qdev_get_gpio_in(pch_pic,
579456eb81fSBibo Mao                          VIRT_RTC_IRQ - VIRT_GSI_BASE));
580ca5bf7adSXiaojuan Yang     fdt_add_rtc_node(lams);
5819e6602d6SXiaojuan Yang 
582735143f1SXiaojuan Yang     /* acpi ged */
583735143f1SXiaojuan Yang     lams->acpi_ged = create_acpi_ged(pch_pic, lams);
584a1f7d78eSXiaojuan Yang     /* platform bus */
585a1f7d78eSXiaojuan Yang     lams->platform_bus_dev = create_platform_bus(pch_pic);
586dc93b8dfSXiaojuan Yang }
587dc93b8dfSXiaojuan Yang 
58869d9c74fSXiaojuan Yang static void loongarch_irq_init(LoongArchMachineState *lams)
58969d9c74fSXiaojuan Yang {
59069d9c74fSXiaojuan Yang     MachineState *ms = MACHINE(lams);
59169d9c74fSXiaojuan Yang     DeviceState *pch_pic, *pch_msi, *cpudev;
59269d9c74fSXiaojuan Yang     DeviceState *ipi, *extioi;
59369d9c74fSXiaojuan Yang     SysBusDevice *d;
59469d9c74fSXiaojuan Yang     LoongArchCPU *lacpu;
59569d9c74fSXiaojuan Yang     CPULoongArchState *env;
59669d9c74fSXiaojuan Yang     CPUState *cpu_state;
5976027d274STianrui Zhao     int cpu, pin, i, start, num;
598*2904f50aSSong Gao     uint32_t cpuintc_phandle, eiointc_phandle, pch_pic_phandle;
59969d9c74fSXiaojuan Yang 
60069d9c74fSXiaojuan Yang     /*
60169d9c74fSXiaojuan Yang      * The connection of interrupts:
60269d9c74fSXiaojuan Yang      *   +-----+    +---------+     +-------+
60369d9c74fSXiaojuan Yang      *   | IPI |--> | CPUINTC | <-- | Timer |
60469d9c74fSXiaojuan Yang      *   +-----+    +---------+     +-------+
60569d9c74fSXiaojuan Yang      *                  ^
60669d9c74fSXiaojuan Yang      *                  |
60769d9c74fSXiaojuan Yang      *            +---------+
60869d9c74fSXiaojuan Yang      *            | EIOINTC |
60969d9c74fSXiaojuan Yang      *            +---------+
61069d9c74fSXiaojuan Yang      *             ^       ^
61169d9c74fSXiaojuan Yang      *             |       |
61269d9c74fSXiaojuan Yang      *      +---------+ +---------+
61369d9c74fSXiaojuan Yang      *      | PCH-PIC | | PCH-MSI |
61469d9c74fSXiaojuan Yang      *      +---------+ +---------+
61569d9c74fSXiaojuan Yang      *        ^      ^          ^
61669d9c74fSXiaojuan Yang      *        |      |          |
61769d9c74fSXiaojuan Yang      * +--------+ +---------+ +---------+
61869d9c74fSXiaojuan Yang      * | UARTs  | | Devices | | Devices |
61969d9c74fSXiaojuan Yang      * +--------+ +---------+ +---------+
62069d9c74fSXiaojuan Yang      */
6215e90b8dbSBibo Mao 
6225e90b8dbSBibo Mao     /* Create IPI device */
6235e90b8dbSBibo Mao     ipi = qdev_new(TYPE_LOONGARCH_IPI);
6245e90b8dbSBibo Mao     qdev_prop_set_uint32(ipi, "num-cpu", ms->smp.cpus);
6255e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(ipi), &error_fatal);
6265e90b8dbSBibo Mao 
6275e90b8dbSBibo Mao     /* IPI iocsr memory region */
6285e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, SMP_IPI_MAILBOX,
6295e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 0));
6305e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, MAIL_SEND_ADDR,
6315e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(ipi), 1));
6325e90b8dbSBibo Mao 
633a0663efdSSong Gao     /* Add cpu interrupt-controller */
634a0663efdSSong Gao     fdt_add_cpuic_node(lams, &cpuintc_phandle);
635a0663efdSSong Gao 
63669d9c74fSXiaojuan Yang     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
63769d9c74fSXiaojuan Yang         cpu_state = qemu_get_cpu(cpu);
63869d9c74fSXiaojuan Yang         cpudev = DEVICE(cpu_state);
63969d9c74fSXiaojuan Yang         lacpu = LOONGARCH_CPU(cpu_state);
64069d9c74fSXiaojuan Yang         env = &(lacpu->env);
6415e90b8dbSBibo Mao         env->address_space_iocsr = &lams->as_iocsr;
64278464f02SSong Gao 
64369d9c74fSXiaojuan Yang         /* connect ipi irq to cpu irq */
6445e90b8dbSBibo Mao         qdev_connect_gpio_out(ipi, cpu, qdev_get_gpio_in(cpudev, IRQ_IPI));
645758a7475STianrui Zhao         env->ipistate = ipi;
64669d9c74fSXiaojuan Yang     }
64769d9c74fSXiaojuan Yang 
6485e90b8dbSBibo Mao     /* Create EXTIOI device */
6495e90b8dbSBibo Mao     extioi = qdev_new(TYPE_LOONGARCH_EXTIOI);
65010a8f7d2SBibo Mao     qdev_prop_set_uint32(extioi, "num-cpu", ms->smp.cpus);
6515e90b8dbSBibo Mao     sysbus_realize_and_unref(SYS_BUS_DEVICE(extioi), &error_fatal);
6525e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, APIC_BASE,
6535e90b8dbSBibo Mao                    sysbus_mmio_get_region(SYS_BUS_DEVICE(extioi), 0));
6545e90b8dbSBibo Mao 
65569d9c74fSXiaojuan Yang     /*
65669d9c74fSXiaojuan Yang      * connect ext irq to the cpu irq
65769d9c74fSXiaojuan Yang      * cpu_pin[9:2] <= intc_pin[7:0]
65869d9c74fSXiaojuan Yang      */
65910a8f7d2SBibo Mao     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
66069d9c74fSXiaojuan Yang         cpudev = DEVICE(qemu_get_cpu(cpu));
66169d9c74fSXiaojuan Yang         for (pin = 0; pin < LS3A_INTC_IP; pin++) {
66269d9c74fSXiaojuan Yang             qdev_connect_gpio_out(extioi, (cpu * 8 + pin),
66369d9c74fSXiaojuan Yang                                   qdev_get_gpio_in(cpudev, pin + 2));
66469d9c74fSXiaojuan Yang         }
66569d9c74fSXiaojuan Yang     }
66669d9c74fSXiaojuan Yang 
667975a5afeSSong Gao     /* Add Extend I/O Interrupt Controller node */
668975a5afeSSong Gao     fdt_add_eiointc_node(lams, &cpuintc_phandle, &eiointc_phandle);
669975a5afeSSong Gao 
67069d9c74fSXiaojuan Yang     pch_pic = qdev_new(TYPE_LOONGARCH_PCH_PIC);
671f4d10ce8STianrui Zhao     num = VIRT_PCH_PIC_IRQ_NUM;
672270950b4STianrui Zhao     qdev_prop_set_uint32(pch_pic, "pch_pic_irq_num", num);
67369d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_pic);
67469d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
67574725231SXiaojuan Yang     memory_region_add_subregion(get_system_memory(), VIRT_IOAPIC_REG_BASE,
67669d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 0));
67769d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
67874725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_ROUTE_ENTRY_OFFSET,
67969d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 1));
68069d9c74fSXiaojuan Yang     memory_region_add_subregion(get_system_memory(),
68174725231SXiaojuan Yang                             VIRT_IOAPIC_REG_BASE + PCH_PIC_INT_STATUS_LO,
68269d9c74fSXiaojuan Yang                             sysbus_mmio_get_region(d, 2));
68369d9c74fSXiaojuan Yang 
684270950b4STianrui Zhao     /* Connect pch_pic irqs to extioi */
68578bcc3ccSSong Gao     for (i = 0; i < num; i++) {
68669d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i, qdev_get_gpio_in(extioi, i));
68769d9c74fSXiaojuan Yang     }
68869d9c74fSXiaojuan Yang 
689*2904f50aSSong Gao     /* Add PCH PIC node */
690*2904f50aSSong Gao     fdt_add_pch_pic_node(lams, &eiointc_phandle, &pch_pic_phandle);
691*2904f50aSSong Gao 
69269d9c74fSXiaojuan Yang     pch_msi = qdev_new(TYPE_LOONGARCH_PCH_MSI);
693270950b4STianrui Zhao     start   =  num;
6946027d274STianrui Zhao     num = EXTIOI_IRQS - start;
6956027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_base", start);
6966027d274STianrui Zhao     qdev_prop_set_uint32(pch_msi, "msi_irq_num", num);
69769d9c74fSXiaojuan Yang     d = SYS_BUS_DEVICE(pch_msi);
69869d9c74fSXiaojuan Yang     sysbus_realize_and_unref(d, &error_fatal);
69974725231SXiaojuan Yang     sysbus_mmio_map(d, 0, VIRT_PCH_MSI_ADDR_LOW);
7006027d274STianrui Zhao     for (i = 0; i < num; i++) {
7016027d274STianrui Zhao         /* Connect pch_msi irqs to extioi */
70269d9c74fSXiaojuan Yang         qdev_connect_gpio_out(DEVICE(d), i,
7036027d274STianrui Zhao                               qdev_get_gpio_in(extioi, i + start));
70469d9c74fSXiaojuan Yang     }
705dc93b8dfSXiaojuan Yang 
706735143f1SXiaojuan Yang     loongarch_devices_init(pch_pic, lams);
70769d9c74fSXiaojuan Yang }
70869d9c74fSXiaojuan Yang 
70998afb0d4SXiaojuan Yang static void loongarch_firmware_init(LoongArchMachineState *lams)
71098afb0d4SXiaojuan Yang {
71198afb0d4SXiaojuan Yang     char *filename = MACHINE(lams)->firmware;
71298afb0d4SXiaojuan Yang     char *bios_name = NULL;
713c6e9847fSXianglai Li     int bios_size, i;
714c6e9847fSXianglai Li     BlockBackend *pflash_blk0;
715c6e9847fSXianglai Li     MemoryRegion *mr;
71698afb0d4SXiaojuan Yang 
71798afb0d4SXiaojuan Yang     lams->bios_loaded = false;
718288431a1SXiaojuan Yang 
719c6e9847fSXianglai Li     /* Map legacy -drive if=pflash to machine properties */
720c6e9847fSXianglai Li     for (i = 0; i < ARRAY_SIZE(lams->flash); i++) {
721c6e9847fSXianglai Li         pflash_cfi01_legacy_drive(lams->flash[i],
722c6e9847fSXianglai Li                                   drive_get(IF_PFLASH, 0, i));
723c6e9847fSXianglai Li     }
724c6e9847fSXianglai Li 
725288431a1SXiaojuan Yang     virt_flash_map(lams, get_system_memory());
726288431a1SXiaojuan Yang 
727c6e9847fSXianglai Li     pflash_blk0 = pflash_cfi01_get_blk(lams->flash[0]);
728c6e9847fSXianglai Li 
729c6e9847fSXianglai Li     if (pflash_blk0) {
730c6e9847fSXianglai Li         if (filename) {
731c6e9847fSXianglai Li             error_report("cannot use both '-bios' and '-drive if=pflash'"
732c6e9847fSXianglai Li                          "options at once");
733c6e9847fSXianglai Li             exit(1);
734c6e9847fSXianglai Li         }
735c6e9847fSXianglai Li         lams->bios_loaded = true;
736c6e9847fSXianglai Li         return;
737c6e9847fSXianglai Li     }
738c6e9847fSXianglai Li 
73998afb0d4SXiaojuan Yang     if (filename) {
74098afb0d4SXiaojuan Yang         bios_name = qemu_find_file(QEMU_FILE_TYPE_BIOS, filename);
74198afb0d4SXiaojuan Yang         if (!bios_name) {
74298afb0d4SXiaojuan Yang             error_report("Could not find ROM image '%s'", filename);
74398afb0d4SXiaojuan Yang             exit(1);
74498afb0d4SXiaojuan Yang         }
74598afb0d4SXiaojuan Yang 
746c6e9847fSXianglai Li         mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(lams->flash[0]), 0);
747c6e9847fSXianglai Li         bios_size = load_image_mr(bios_name, mr);
74898afb0d4SXiaojuan Yang         if (bios_size < 0) {
74998afb0d4SXiaojuan Yang             error_report("Could not load ROM image '%s'", bios_name);
75098afb0d4SXiaojuan Yang             exit(1);
75198afb0d4SXiaojuan Yang         }
75298afb0d4SXiaojuan Yang         g_free(bios_name);
75398afb0d4SXiaojuan Yang         lams->bios_loaded = true;
75498afb0d4SXiaojuan Yang     }
75598afb0d4SXiaojuan Yang }
75698afb0d4SXiaojuan Yang 
757fb1cd3a2SXiaojuan Yang 
7585e90b8dbSBibo Mao static void loongarch_qemu_write(void *opaque, hwaddr addr,
7595e90b8dbSBibo Mao                                  uint64_t val, unsigned size)
7605e90b8dbSBibo Mao {
7615e90b8dbSBibo Mao }
7625e90b8dbSBibo Mao 
7635e90b8dbSBibo Mao static uint64_t loongarch_qemu_read(void *opaque, hwaddr addr, unsigned size)
7645e90b8dbSBibo Mao {
7655e90b8dbSBibo Mao     switch (addr) {
7665e90b8dbSBibo Mao     case VERSION_REG:
7675e90b8dbSBibo Mao         return 0x11ULL;
7685e90b8dbSBibo Mao     case FEATURE_REG:
7695e90b8dbSBibo Mao         return 1ULL << IOCSRF_MSI | 1ULL << IOCSRF_EXTIOI |
7705e90b8dbSBibo Mao                1ULL << IOCSRF_CSRIPI;
7715e90b8dbSBibo Mao     case VENDOR_REG:
7725e90b8dbSBibo Mao         return 0x6e6f73676e6f6f4cULL; /* "Loongson" */
7735e90b8dbSBibo Mao     case CPUNAME_REG:
7745e90b8dbSBibo Mao         return 0x303030354133ULL;     /* "3A5000" */
7755e90b8dbSBibo Mao     case MISC_FUNC_REG:
7765e90b8dbSBibo Mao         return 1ULL << IOCSRM_EXTIOI_EN;
7775e90b8dbSBibo Mao     }
7785e90b8dbSBibo Mao     return 0ULL;
7795e90b8dbSBibo Mao }
7805e90b8dbSBibo Mao 
7815e90b8dbSBibo Mao static const MemoryRegionOps loongarch_qemu_ops = {
7825e90b8dbSBibo Mao     .read = loongarch_qemu_read,
7835e90b8dbSBibo Mao     .write = loongarch_qemu_write,
7845e90b8dbSBibo Mao     .endianness = DEVICE_LITTLE_ENDIAN,
7855e90b8dbSBibo Mao     .valid = {
7865e90b8dbSBibo Mao         .min_access_size = 4,
7875e90b8dbSBibo Mao         .max_access_size = 8,
7885e90b8dbSBibo Mao     },
7895e90b8dbSBibo Mao     .impl = {
7905e90b8dbSBibo Mao         .min_access_size = 8,
7915e90b8dbSBibo Mao         .max_access_size = 8,
7925e90b8dbSBibo Mao     },
7935e90b8dbSBibo Mao };
7945e90b8dbSBibo Mao 
795a8a506c3SXiaojuan Yang static void loongarch_init(MachineState *machine)
796a8a506c3SXiaojuan Yang {
797fb1cd3a2SXiaojuan Yang     LoongArchCPU *lacpu;
798a8a506c3SXiaojuan Yang     const char *cpu_model = machine->cpu_type;
799a8a506c3SXiaojuan Yang     ram_addr_t offset = 0;
800a8a506c3SXiaojuan Yang     ram_addr_t ram_size = machine->ram_size;
8010cf1478dSTianrui Zhao     uint64_t highram_size = 0, phyAddr = 0;
802a8a506c3SXiaojuan Yang     MemoryRegion *address_space_mem = get_system_memory();
803a8a506c3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(machine);
8040cf1478dSTianrui Zhao     int nb_numa_nodes = machine->numa_state->num_nodes;
8050cf1478dSTianrui Zhao     NodeInfo *numa_info = machine->numa_state->nodes;
806a8a506c3SXiaojuan Yang     int i;
8078f30771cSTianrui Zhao     const CPUArchIdList *possible_cpus;
8088f30771cSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(machine);
8098f30771cSTianrui Zhao     CPUState *cpu;
8100cf1478dSTianrui Zhao     char *ramName = NULL;
811a8a506c3SXiaojuan Yang 
812a8a506c3SXiaojuan Yang     if (!cpu_model) {
813a8a506c3SXiaojuan Yang         cpu_model = LOONGARCH_CPU_TYPE_NAME("la464");
814a8a506c3SXiaojuan Yang     }
815a8a506c3SXiaojuan Yang 
816a8a506c3SXiaojuan Yang     if (ram_size < 1 * GiB) {
817a8a506c3SXiaojuan Yang         error_report("ram_size must be greater than 1G.");
818a8a506c3SXiaojuan Yang         exit(1);
819a8a506c3SXiaojuan Yang     }
820fda3f15bSXiaojuan Yang     create_fdt(lams);
8218f30771cSTianrui Zhao 
8225e90b8dbSBibo Mao     /* Create IOCSR space */
8235e90b8dbSBibo Mao     memory_region_init_io(&lams->system_iocsr, OBJECT(machine), NULL,
8245e90b8dbSBibo Mao                           machine, "iocsr", UINT64_MAX);
8255e90b8dbSBibo Mao     address_space_init(&lams->as_iocsr, &lams->system_iocsr, "IOCSR");
8265e90b8dbSBibo Mao     memory_region_init_io(&lams->iocsr_mem, OBJECT(machine),
8275e90b8dbSBibo Mao                           &loongarch_qemu_ops,
8285e90b8dbSBibo Mao                           machine, "iocsr_misc", 0x428);
8295e90b8dbSBibo Mao     memory_region_add_subregion(&lams->system_iocsr, 0, &lams->iocsr_mem);
8305e90b8dbSBibo Mao 
8315e90b8dbSBibo Mao     /* Init CPUs */
8328f30771cSTianrui Zhao     possible_cpus = mc->possible_cpu_arch_ids(machine);
8338f30771cSTianrui Zhao     for (i = 0; i < possible_cpus->len; i++) {
8348f30771cSTianrui Zhao         cpu = cpu_create(machine->cpu_type);
8358f30771cSTianrui Zhao         cpu->cpu_index = i;
83697e03106SPhilippe Mathieu-Daudé         machine->possible_cpus->cpus[i].cpu = cpu;
83714f21f67SBibo Mao         lacpu = LOONGARCH_CPU(cpu);
83814f21f67SBibo Mao         lacpu->phy_id = machine->possible_cpus->cpus[i].arch_id;
839a8a506c3SXiaojuan Yang     }
840fda3f15bSXiaojuan Yang     fdt_add_cpu_nodes(lams);
8410cf1478dSTianrui Zhao 
8420cf1478dSTianrui Zhao     /* Node0 memory */
8430cf1478dSTianrui Zhao     memmap_add_entry(VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 1);
8440cf1478dSTianrui Zhao     fdt_add_memory_node(machine, VIRT_LOWMEM_BASE, VIRT_LOWMEM_SIZE, 0);
8450cf1478dSTianrui Zhao     memory_region_init_alias(&lams->lowmem, NULL, "loongarch.node0.lowram",
8460cf1478dSTianrui Zhao                              machine->ram, offset, VIRT_LOWMEM_SIZE);
8470cf1478dSTianrui Zhao     memory_region_add_subregion(address_space_mem, phyAddr, &lams->lowmem);
8480cf1478dSTianrui Zhao 
8490cf1478dSTianrui Zhao     offset += VIRT_LOWMEM_SIZE;
8500cf1478dSTianrui Zhao     if (nb_numa_nodes > 0) {
8510cf1478dSTianrui Zhao         assert(numa_info[0].node_mem > VIRT_LOWMEM_SIZE);
8520cf1478dSTianrui Zhao         highram_size = numa_info[0].node_mem - VIRT_LOWMEM_SIZE;
8530cf1478dSTianrui Zhao     } else {
8540cf1478dSTianrui Zhao         highram_size = ram_size - VIRT_LOWMEM_SIZE;
8550cf1478dSTianrui Zhao     }
8560cf1478dSTianrui Zhao     phyAddr = VIRT_HIGHMEM_BASE;
8570cf1478dSTianrui Zhao     memmap_add_entry(phyAddr, highram_size, 1);
8580cf1478dSTianrui Zhao     fdt_add_memory_node(machine, phyAddr, highram_size, 0);
8590cf1478dSTianrui Zhao     memory_region_init_alias(&lams->highmem, NULL, "loongarch.node0.highram",
860a8a506c3SXiaojuan Yang                               machine->ram, offset, highram_size);
8610cf1478dSTianrui Zhao     memory_region_add_subregion(address_space_mem, phyAddr, &lams->highmem);
8620cf1478dSTianrui Zhao 
8630cf1478dSTianrui Zhao     /* Node1 - Nodemax memory */
8640cf1478dSTianrui Zhao     offset += highram_size;
8650cf1478dSTianrui Zhao     phyAddr += highram_size;
8660cf1478dSTianrui Zhao 
8670cf1478dSTianrui Zhao     for (i = 1; i < nb_numa_nodes; i++) {
8680cf1478dSTianrui Zhao         MemoryRegion *nodemem = g_new(MemoryRegion, 1);
8690cf1478dSTianrui Zhao         ramName = g_strdup_printf("loongarch.node%d.ram", i);
8700cf1478dSTianrui Zhao         memory_region_init_alias(nodemem, NULL, ramName, machine->ram,
8710cf1478dSTianrui Zhao                                  offset,  numa_info[i].node_mem);
8720cf1478dSTianrui Zhao         memory_region_add_subregion(address_space_mem, phyAddr, nodemem);
8730cf1478dSTianrui Zhao         memmap_add_entry(phyAddr, numa_info[i].node_mem, 1);
8740cf1478dSTianrui Zhao         fdt_add_memory_node(machine, phyAddr, numa_info[i].node_mem, i);
8750cf1478dSTianrui Zhao         offset += numa_info[i].node_mem;
8760cf1478dSTianrui Zhao         phyAddr += numa_info[i].node_mem;
8770cf1478dSTianrui Zhao     }
878c3da26f3SXiaojuan Yang 
879c3da26f3SXiaojuan Yang     /* initialize device memory address space */
880c3da26f3SXiaojuan Yang     if (machine->ram_size < machine->maxram_size) {
881c3da26f3SXiaojuan Yang         ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size;
882b13e115fSDavid Hildenbrand         hwaddr device_mem_base;
883c3da26f3SXiaojuan Yang 
884c3da26f3SXiaojuan Yang         if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
885c3da26f3SXiaojuan Yang             error_report("unsupported amount of memory slots: %"PRIu64,
886c3da26f3SXiaojuan Yang                          machine->ram_slots);
887c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
888c3da26f3SXiaojuan Yang         }
889c3da26f3SXiaojuan Yang 
890c3da26f3SXiaojuan Yang         if (QEMU_ALIGN_UP(machine->maxram_size,
891c3da26f3SXiaojuan Yang                           TARGET_PAGE_SIZE) != machine->maxram_size) {
892c3da26f3SXiaojuan Yang             error_report("maximum memory size must by aligned to multiple of "
893c3da26f3SXiaojuan Yang                          "%d bytes", TARGET_PAGE_SIZE);
894c3da26f3SXiaojuan Yang             exit(EXIT_FAILURE);
895c3da26f3SXiaojuan Yang         }
896c3da26f3SXiaojuan Yang         /* device memory base is the top of high memory address. */
897b13e115fSDavid Hildenbrand         device_mem_base = ROUND_UP(VIRT_HIGHMEM_BASE + highram_size, 1 * GiB);
898b13e115fSDavid Hildenbrand         machine_memory_devices_init(machine, device_mem_base, device_mem_size);
899c3da26f3SXiaojuan Yang     }
900c3da26f3SXiaojuan Yang 
90198afb0d4SXiaojuan Yang     /* load the BIOS image. */
90298afb0d4SXiaojuan Yang     loongarch_firmware_init(lams);
90398afb0d4SXiaojuan Yang 
90427ad7564SXiaojuan Yang     /* fw_cfg init */
90527ad7564SXiaojuan Yang     lams->fw_cfg = loongarch_fw_cfg_init(ram_size, machine);
90627ad7564SXiaojuan Yang     rom_set_fw(lams->fw_cfg);
90727ad7564SXiaojuan Yang     if (lams->fw_cfg != NULL) {
90827ad7564SXiaojuan Yang         fw_cfg_add_file(lams->fw_cfg, "etc/memmap",
90927ad7564SXiaojuan Yang                         memmap_table,
91027ad7564SXiaojuan Yang                         sizeof(struct memmap_entry) * (memmap_entries));
91127ad7564SXiaojuan Yang     }
912fda3f15bSXiaojuan Yang     fdt_add_fw_cfg_node(lams);
913288431a1SXiaojuan Yang     fdt_add_flash_node(lams);
914d771ca1cSSong Gao 
91569d9c74fSXiaojuan Yang     /* Initialize the IO interrupt subsystem */
91669d9c74fSXiaojuan Yang     loongarch_irq_init(lams);
917ee413a52SXiaojuan Yang     fdt_add_irqchip_node(lams);
918a1f7d78eSXiaojuan Yang     platform_bus_add_all_fdt_nodes(machine->fdt, "/intc",
919a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_BASEADDRESS,
920a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_SIZE,
921a1f7d78eSXiaojuan Yang                                    VIRT_PLATFORM_BUS_IRQ);
9223efa6fa1SXiaojuan Yang     lams->machine_done.notify = virt_machine_done;
9233efa6fa1SXiaojuan Yang     qemu_add_machine_init_done_notifier(&lams->machine_done);
9240d588c4fSSong Gao      /* connect powerdown request */
9250d588c4fSSong Gao     lams->powerdown_notifier.notify = virt_powerdown_req;
9260d588c4fSSong Gao     qemu_register_powerdown_notifier(&lams->powerdown_notifier);
9270d588c4fSSong Gao 
928fda3f15bSXiaojuan Yang     fdt_add_pcie_node(lams);
92902183693SXiaojuan Yang     /*
93046b21de2SSong Gao      * Since lowmem region starts from 0 and Linux kernel legacy start address
93146b21de2SSong Gao      * at 2 MiB, FDT base address is located at 1 MiB to avoid NULL pointer
93246b21de2SSong Gao      * access. FDT size limit with 1 MiB.
93302183693SXiaojuan Yang      * Put the FDT into the memory map as a ROM image: this will ensure
93402183693SXiaojuan Yang      * the FDT is copied again upon reset, even if addr points into RAM.
93502183693SXiaojuan Yang      */
93602183693SXiaojuan Yang     qemu_fdt_dumpdtb(machine->fdt, lams->fdt_size);
93760423851SSong Gao     rom_add_blob_fixed_as("fdt", machine->fdt, lams->fdt_size, FDT_BASE,
938d771ca1cSSong Gao                           &address_space_memory);
939d771ca1cSSong Gao     qemu_register_reset_nosnapshotload(qemu_fdt_randomize_seeds,
94060423851SSong Gao             rom_ptr_for_as(&address_space_memory, FDT_BASE, lams->fdt_size));
941d771ca1cSSong Gao 
942d771ca1cSSong Gao     lams->bootinfo.ram_size = ram_size;
943d771ca1cSSong Gao     loongarch_load_kernel(machine, &lams->bootinfo);
944a8a506c3SXiaojuan Yang }
945a8a506c3SXiaojuan Yang 
946735143f1SXiaojuan Yang bool loongarch_is_acpi_enabled(LoongArchMachineState *lams)
947735143f1SXiaojuan Yang {
948735143f1SXiaojuan Yang     if (lams->acpi == ON_OFF_AUTO_OFF) {
949735143f1SXiaojuan Yang         return false;
950735143f1SXiaojuan Yang     }
951735143f1SXiaojuan Yang     return true;
952735143f1SXiaojuan Yang }
953735143f1SXiaojuan Yang 
954735143f1SXiaojuan Yang static void loongarch_get_acpi(Object *obj, Visitor *v, const char *name,
955735143f1SXiaojuan Yang                                void *opaque, Error **errp)
956735143f1SXiaojuan Yang {
957735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
958735143f1SXiaojuan Yang     OnOffAuto acpi = lams->acpi;
959735143f1SXiaojuan Yang 
960735143f1SXiaojuan Yang     visit_type_OnOffAuto(v, name, &acpi, errp);
961735143f1SXiaojuan Yang }
962735143f1SXiaojuan Yang 
963735143f1SXiaojuan Yang static void loongarch_set_acpi(Object *obj, Visitor *v, const char *name,
964735143f1SXiaojuan Yang                                void *opaque, Error **errp)
965735143f1SXiaojuan Yang {
966735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
967735143f1SXiaojuan Yang 
968735143f1SXiaojuan Yang     visit_type_OnOffAuto(v, name, &lams->acpi, errp);
969735143f1SXiaojuan Yang }
970735143f1SXiaojuan Yang 
971735143f1SXiaojuan Yang static void loongarch_machine_initfn(Object *obj)
972735143f1SXiaojuan Yang {
973735143f1SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(obj);
974735143f1SXiaojuan Yang 
975735143f1SXiaojuan Yang     lams->acpi = ON_OFF_AUTO_AUTO;
976735143f1SXiaojuan Yang     lams->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
977735143f1SXiaojuan Yang     lams->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
978288431a1SXiaojuan Yang     virt_flash_create(lams);
979735143f1SXiaojuan Yang }
980735143f1SXiaojuan Yang 
981c3da26f3SXiaojuan Yang static bool memhp_type_supported(DeviceState *dev)
982c3da26f3SXiaojuan Yang {
983c3da26f3SXiaojuan Yang     /* we only support pc dimm now */
984c3da26f3SXiaojuan Yang     return object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) &&
985c3da26f3SXiaojuan Yang            !object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM);
986c3da26f3SXiaojuan Yang }
987c3da26f3SXiaojuan Yang 
988c3da26f3SXiaojuan Yang static void virt_mem_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev,
989c3da26f3SXiaojuan Yang                                  Error **errp)
990c3da26f3SXiaojuan Yang {
991c3da26f3SXiaojuan Yang     pc_dimm_pre_plug(PC_DIMM(dev), MACHINE(hotplug_dev), NULL, errp);
992c3da26f3SXiaojuan Yang }
993c3da26f3SXiaojuan Yang 
994c3da26f3SXiaojuan Yang static void virt_machine_device_pre_plug(HotplugHandler *hotplug_dev,
995c3da26f3SXiaojuan Yang                                             DeviceState *dev, Error **errp)
996c3da26f3SXiaojuan Yang {
997c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
998c3da26f3SXiaojuan Yang         virt_mem_pre_plug(hotplug_dev, dev, errp);
999c3da26f3SXiaojuan Yang     }
1000c3da26f3SXiaojuan Yang }
1001c3da26f3SXiaojuan Yang 
1002c3da26f3SXiaojuan Yang static void virt_mem_unplug_request(HotplugHandler *hotplug_dev,
1003c3da26f3SXiaojuan Yang                                      DeviceState *dev, Error **errp)
1004c3da26f3SXiaojuan Yang {
1005c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
1006c3da26f3SXiaojuan Yang 
1007c3da26f3SXiaojuan Yang     /* the acpi ged is always exist */
1008c3da26f3SXiaojuan Yang     hotplug_handler_unplug_request(HOTPLUG_HANDLER(lams->acpi_ged), dev,
1009c3da26f3SXiaojuan Yang                                    errp);
1010c3da26f3SXiaojuan Yang }
1011c3da26f3SXiaojuan Yang 
1012c3da26f3SXiaojuan Yang static void virt_machine_device_unplug_request(HotplugHandler *hotplug_dev,
1013c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
1014c3da26f3SXiaojuan Yang {
1015c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1016c3da26f3SXiaojuan Yang         virt_mem_unplug_request(hotplug_dev, dev, errp);
1017c3da26f3SXiaojuan Yang     }
1018c3da26f3SXiaojuan Yang }
1019c3da26f3SXiaojuan Yang 
1020c3da26f3SXiaojuan Yang static void virt_mem_unplug(HotplugHandler *hotplug_dev,
1021c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
1022c3da26f3SXiaojuan Yang {
1023c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
1024c3da26f3SXiaojuan Yang 
1025c3da26f3SXiaojuan Yang     hotplug_handler_unplug(HOTPLUG_HANDLER(lams->acpi_ged), dev, errp);
1026c3da26f3SXiaojuan Yang     pc_dimm_unplug(PC_DIMM(dev), MACHINE(lams));
1027c3da26f3SXiaojuan Yang     qdev_unrealize(dev);
1028c3da26f3SXiaojuan Yang }
1029c3da26f3SXiaojuan Yang 
1030c3da26f3SXiaojuan Yang static void virt_machine_device_unplug(HotplugHandler *hotplug_dev,
1031c3da26f3SXiaojuan Yang                                           DeviceState *dev, Error **errp)
1032c3da26f3SXiaojuan Yang {
1033c3da26f3SXiaojuan Yang     if (memhp_type_supported(dev)) {
1034c3da26f3SXiaojuan Yang         virt_mem_unplug(hotplug_dev, dev, errp);
1035c3da26f3SXiaojuan Yang     }
1036c3da26f3SXiaojuan Yang }
1037c3da26f3SXiaojuan Yang 
1038c3da26f3SXiaojuan Yang static void virt_mem_plug(HotplugHandler *hotplug_dev,
1039c3da26f3SXiaojuan Yang                              DeviceState *dev, Error **errp)
1040c3da26f3SXiaojuan Yang {
1041c3da26f3SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
1042c3da26f3SXiaojuan Yang 
1043c3da26f3SXiaojuan Yang     pc_dimm_plug(PC_DIMM(dev), MACHINE(lams));
1044c3da26f3SXiaojuan Yang     hotplug_handler_plug(HOTPLUG_HANDLER(lams->acpi_ged),
1045c3da26f3SXiaojuan Yang                          dev, &error_abort);
1046c3da26f3SXiaojuan Yang }
1047c3da26f3SXiaojuan Yang 
1048e27e5357SXiaojuan Yang static void loongarch_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1049e27e5357SXiaojuan Yang                                         DeviceState *dev, Error **errp)
1050e27e5357SXiaojuan Yang {
1051e27e5357SXiaojuan Yang     LoongArchMachineState *lams = LOONGARCH_MACHINE(hotplug_dev);
1052e27e5357SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(lams);
1053e27e5357SXiaojuan Yang 
1054e27e5357SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev)) {
1055e27e5357SXiaojuan Yang         if (lams->platform_bus_dev) {
1056e27e5357SXiaojuan Yang             platform_bus_link_device(PLATFORM_BUS_DEVICE(lams->platform_bus_dev),
1057e27e5357SXiaojuan Yang                                      SYS_BUS_DEVICE(dev));
1058e27e5357SXiaojuan Yang         }
1059c3da26f3SXiaojuan Yang     } else if (memhp_type_supported(dev)) {
1060c3da26f3SXiaojuan Yang         virt_mem_plug(hotplug_dev, dev, errp);
1061e27e5357SXiaojuan Yang     }
1062e27e5357SXiaojuan Yang }
1063e27e5357SXiaojuan Yang 
1064e27e5357SXiaojuan Yang static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
1065e27e5357SXiaojuan Yang                                                         DeviceState *dev)
1066e27e5357SXiaojuan Yang {
1067e27e5357SXiaojuan Yang     MachineClass *mc = MACHINE_GET_CLASS(machine);
1068e27e5357SXiaojuan Yang 
1069c3da26f3SXiaojuan Yang     if (device_is_dynamic_sysbus(mc, dev) ||
1070c3da26f3SXiaojuan Yang         memhp_type_supported(dev)) {
1071e27e5357SXiaojuan Yang         return HOTPLUG_HANDLER(machine);
1072e27e5357SXiaojuan Yang     }
1073e27e5357SXiaojuan Yang     return NULL;
1074e27e5357SXiaojuan Yang }
1075e27e5357SXiaojuan Yang 
10768f30771cSTianrui Zhao static const CPUArchIdList *virt_possible_cpu_arch_ids(MachineState *ms)
10778f30771cSTianrui Zhao {
10788f30771cSTianrui Zhao     int n;
10798f30771cSTianrui Zhao     unsigned int max_cpus = ms->smp.max_cpus;
10808f30771cSTianrui Zhao 
10818f30771cSTianrui Zhao     if (ms->possible_cpus) {
10828f30771cSTianrui Zhao         assert(ms->possible_cpus->len == max_cpus);
10838f30771cSTianrui Zhao         return ms->possible_cpus;
10848f30771cSTianrui Zhao     }
10858f30771cSTianrui Zhao 
10868f30771cSTianrui Zhao     ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
10878f30771cSTianrui Zhao                                   sizeof(CPUArchId) * max_cpus);
10888f30771cSTianrui Zhao     ms->possible_cpus->len = max_cpus;
10898f30771cSTianrui Zhao     for (n = 0; n < ms->possible_cpus->len; n++) {
10908f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].type = ms->cpu_type;
10918f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].arch_id = n;
1092f3323883STianrui Zhao 
1093f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_socket_id = true;
1094f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.socket_id  =
1095f3323883STianrui Zhao                                    n / (ms->smp.cores * ms->smp.threads);
10968f30771cSTianrui Zhao         ms->possible_cpus->cpus[n].props.has_core_id = true;
1097f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.core_id =
1098f3323883STianrui Zhao                                    n / ms->smp.threads % ms->smp.cores;
1099f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.has_thread_id = true;
1100f3323883STianrui Zhao         ms->possible_cpus->cpus[n].props.thread_id = n % ms->smp.threads;
11018f30771cSTianrui Zhao     }
11028f30771cSTianrui Zhao     return ms->possible_cpus;
11038f30771cSTianrui Zhao }
11048f30771cSTianrui Zhao 
11050cf1478dSTianrui Zhao static CpuInstanceProperties
11060cf1478dSTianrui Zhao virt_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
11070cf1478dSTianrui Zhao {
11080cf1478dSTianrui Zhao     MachineClass *mc = MACHINE_GET_CLASS(ms);
11090cf1478dSTianrui Zhao     const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
11100cf1478dSTianrui Zhao 
11110cf1478dSTianrui Zhao     assert(cpu_index < possible_cpus->len);
11120cf1478dSTianrui Zhao     return possible_cpus->cpus[cpu_index].props;
11130cf1478dSTianrui Zhao }
11140cf1478dSTianrui Zhao 
11150cf1478dSTianrui Zhao static int64_t virt_get_default_cpu_node_id(const MachineState *ms, int idx)
11160cf1478dSTianrui Zhao {
11170cf1478dSTianrui Zhao     int64_t nidx = 0;
11180cf1478dSTianrui Zhao 
11190cf1478dSTianrui Zhao     if (ms->numa_state->num_nodes) {
11200cf1478dSTianrui Zhao         nidx = idx / (ms->smp.cpus / ms->numa_state->num_nodes);
11210cf1478dSTianrui Zhao         if (ms->numa_state->num_nodes <= nidx) {
11220cf1478dSTianrui Zhao             nidx = ms->numa_state->num_nodes - 1;
11230cf1478dSTianrui Zhao         }
11240cf1478dSTianrui Zhao     }
11250cf1478dSTianrui Zhao     return nidx;
11260cf1478dSTianrui Zhao }
11270cf1478dSTianrui Zhao 
1128a8a506c3SXiaojuan Yang static void loongarch_class_init(ObjectClass *oc, void *data)
1129a8a506c3SXiaojuan Yang {
1130a8a506c3SXiaojuan Yang     MachineClass *mc = MACHINE_CLASS(oc);
1131e27e5357SXiaojuan Yang     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1132a8a506c3SXiaojuan Yang 
1133a8a506c3SXiaojuan Yang     mc->desc = "Loongson-3A5000 LS7A1000 machine";
1134a8a506c3SXiaojuan Yang     mc->init = loongarch_init;
1135a8a506c3SXiaojuan Yang     mc->default_ram_size = 1 * GiB;
1136a8a506c3SXiaojuan Yang     mc->default_cpu_type = LOONGARCH_CPU_TYPE_NAME("la464");
1137a8a506c3SXiaojuan Yang     mc->default_ram_id = "loongarch.ram";
1138646c39b2SSong Gao     mc->max_cpus = LOONGARCH_MAX_CPUS;
1139a8a506c3SXiaojuan Yang     mc->is_default = 1;
1140a8a506c3SXiaojuan Yang     mc->default_kernel_irqchip_split = false;
1141a8a506c3SXiaojuan Yang     mc->block_default_type = IF_VIRTIO;
1142a8a506c3SXiaojuan Yang     mc->default_boot_order = "c";
1143a8a506c3SXiaojuan Yang     mc->no_cdrom = 1;
11448f30771cSTianrui Zhao     mc->possible_cpu_arch_ids = virt_possible_cpu_arch_ids;
11450cf1478dSTianrui Zhao     mc->cpu_index_to_instance_props = virt_cpu_index_to_props;
11460cf1478dSTianrui Zhao     mc->get_default_cpu_node_id = virt_get_default_cpu_node_id;
11470cf1478dSTianrui Zhao     mc->numa_mem_supported = true;
11480cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memhp = true;
11490cf1478dSTianrui Zhao     mc->auto_enable_numa_with_memdev = true;
1150e27e5357SXiaojuan Yang     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
1151240294caSThomas Huth     mc->default_nic = "virtio-net-pci";
1152e27e5357SXiaojuan Yang     hc->plug = loongarch_machine_device_plug_cb;
1153c3da26f3SXiaojuan Yang     hc->pre_plug = virt_machine_device_pre_plug;
1154c3da26f3SXiaojuan Yang     hc->unplug_request = virt_machine_device_unplug_request;
1155c3da26f3SXiaojuan Yang     hc->unplug = virt_machine_device_unplug;
1156735143f1SXiaojuan Yang 
1157735143f1SXiaojuan Yang     object_class_property_add(oc, "acpi", "OnOffAuto",
1158735143f1SXiaojuan Yang         loongarch_get_acpi, loongarch_set_acpi,
1159735143f1SXiaojuan Yang         NULL, NULL);
1160735143f1SXiaojuan Yang     object_class_property_set_description(oc, "acpi",
1161735143f1SXiaojuan Yang         "Enable ACPI");
1162f8ab9aa2SXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
11633dfbb6deSXiaojuan Yang #ifdef CONFIG_TPM
11643dfbb6deSXiaojuan Yang     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
11653dfbb6deSXiaojuan Yang #endif
1166a8a506c3SXiaojuan Yang }
1167a8a506c3SXiaojuan Yang 
1168a8a506c3SXiaojuan Yang static const TypeInfo loongarch_machine_types[] = {
1169a8a506c3SXiaojuan Yang     {
1170a8a506c3SXiaojuan Yang         .name           = TYPE_LOONGARCH_MACHINE,
1171a8a506c3SXiaojuan Yang         .parent         = TYPE_MACHINE,
1172a8a506c3SXiaojuan Yang         .instance_size  = sizeof(LoongArchMachineState),
1173a8a506c3SXiaojuan Yang         .class_init     = loongarch_class_init,
1174735143f1SXiaojuan Yang         .instance_init = loongarch_machine_initfn,
1175e27e5357SXiaojuan Yang         .interfaces = (InterfaceInfo[]) {
1176e27e5357SXiaojuan Yang          { TYPE_HOTPLUG_HANDLER },
1177e27e5357SXiaojuan Yang          { }
1178e27e5357SXiaojuan Yang         },
1179a8a506c3SXiaojuan Yang     }
1180a8a506c3SXiaojuan Yang };
1181a8a506c3SXiaojuan Yang 
1182a8a506c3SXiaojuan Yang DEFINE_TYPES(loongarch_machine_types)
1183