xref: /qemu/hw/isa/vt82c686.c (revision ff413a1f7f65bb7fbd9489de29b04253f2fdaf1a)
1edf79e66SHuacai Chen /*
2edf79e66SHuacai Chen  * VT82C686B south bridge support
3edf79e66SHuacai Chen  *
4edf79e66SHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5edf79e66SHuacai Chen  * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6edf79e66SHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7edf79e66SHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11edf79e66SHuacai Chen  */
12edf79e66SHuacai Chen 
130430891cSPeter Maydell #include "qemu/osdep.h"
140d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h"
1583c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
16a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
170d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
1898cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h"
1983c9f4caSPaolo Bonzini #include "hw/sysbus.h"
20d6454270SMarkus Armbruster #include "migration/vmstate.h"
210d09e41aSPaolo Bonzini #include "hw/mips/mips.h"
220d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
230d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
240d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h"
259307d06dSMarkus Armbruster #include "qapi/error.h"
260b8fa32fSMarkus Armbruster #include "qemu/module.h"
271de7afc9SPaolo Bonzini #include "qemu/timer.h"
28022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
29db1015e9SEduardo Habkost #include "qom/object.h"
30*ff413a1fSBALATON Zoltan #include "trace.h"
31edf79e66SHuacai Chen 
32f3db354cSFilip Bozuta typedef struct SuperIOConfig {
339feb8adeSPaolo Bonzini     uint8_t config[0x100];
34edf79e66SHuacai Chen     uint8_t index;
35edf79e66SHuacai Chen     uint8_t data;
36edf79e66SHuacai Chen } SuperIOConfig;
37edf79e66SHuacai Chen 
380f798461SBALATON Zoltan struct VT82C686BISAState {
39edf79e66SHuacai Chen     PCIDevice dev;
40bcc37e24SJan Kiszka     MemoryRegion superio;
41edf79e66SHuacai Chen     SuperIOConfig superio_conf;
42db1015e9SEduardo Habkost };
43edf79e66SHuacai Chen 
440f798461SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT82C686BISAState, VT82C686B_ISA)
45417349e6SGonglei 
46bcc37e24SJan Kiszka static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data,
47bcc37e24SJan Kiszka                                   unsigned size)
48edf79e66SHuacai Chen {
49edf79e66SHuacai Chen     SuperIOConfig *superio_conf = opaque;
50edf79e66SHuacai Chen 
51*ff413a1fSBALATON Zoltan     if (addr == 0x3f0) { /* config index register */
52edf79e66SHuacai Chen         superio_conf->index = data & 0xff;
53edf79e66SHuacai Chen     } else {
54b196d969Szhanghailiang         bool can_write = true;
55*ff413a1fSBALATON Zoltan         /* 0x3f1, config data register */
56*ff413a1fSBALATON Zoltan         trace_via_superio_write(superio_conf->index, data & 0xff);
57edf79e66SHuacai Chen         switch (superio_conf->index) {
58edf79e66SHuacai Chen         case 0x00 ... 0xdf:
59edf79e66SHuacai Chen         case 0xe4:
60edf79e66SHuacai Chen         case 0xe5:
61edf79e66SHuacai Chen         case 0xe9 ... 0xed:
62edf79e66SHuacai Chen         case 0xf3:
63edf79e66SHuacai Chen         case 0xf5:
64edf79e66SHuacai Chen         case 0xf7:
65edf79e66SHuacai Chen         case 0xf9 ... 0xfb:
66edf79e66SHuacai Chen         case 0xfd ... 0xff:
67b196d969Szhanghailiang             can_write = false;
68edf79e66SHuacai Chen             break;
69*ff413a1fSBALATON Zoltan         /* case 0xe6 ... 0xe8: Should set base port of parallel and serial */
70edf79e66SHuacai Chen         default:
71b196d969Szhanghailiang             break;
72b196d969Szhanghailiang 
73b196d969Szhanghailiang         }
74b196d969Szhanghailiang         if (can_write) {
75edf79e66SHuacai Chen             superio_conf->config[superio_conf->index] = data & 0xff;
76edf79e66SHuacai Chen         }
77edf79e66SHuacai Chen     }
78edf79e66SHuacai Chen }
79edf79e66SHuacai Chen 
80bcc37e24SJan Kiszka static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size)
81edf79e66SHuacai Chen {
82edf79e66SHuacai Chen     SuperIOConfig *superio_conf = opaque;
83*ff413a1fSBALATON Zoltan     uint8_t val = superio_conf->config[superio_conf->index];
84edf79e66SHuacai Chen 
85*ff413a1fSBALATON Zoltan     trace_via_superio_read(superio_conf->index, val);
86*ff413a1fSBALATON Zoltan     return val;
87edf79e66SHuacai Chen }
88edf79e66SHuacai Chen 
89bcc37e24SJan Kiszka static const MemoryRegionOps superio_ops = {
90bcc37e24SJan Kiszka     .read = superio_ioport_readb,
91bcc37e24SJan Kiszka     .write = superio_ioport_writeb,
92bcc37e24SJan Kiszka     .endianness = DEVICE_NATIVE_ENDIAN,
93bcc37e24SJan Kiszka     .impl = {
94bcc37e24SJan Kiszka         .min_access_size = 1,
95bcc37e24SJan Kiszka         .max_access_size = 1,
96bcc37e24SJan Kiszka     },
97bcc37e24SJan Kiszka };
98bcc37e24SJan Kiszka 
999dc1a769SPhilippe Mathieu-Daudé static void vt82c686b_isa_reset(DeviceState *dev)
100edf79e66SHuacai Chen {
1010f798461SBALATON Zoltan     VT82C686BISAState *vt82c = VT82C686B_ISA(dev);
1029dc1a769SPhilippe Mathieu-Daudé     uint8_t *pci_conf = vt82c->dev.config;
103edf79e66SHuacai Chen 
104edf79e66SHuacai Chen     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
105edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
106edf79e66SHuacai Chen                  PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
107edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
108edf79e66SHuacai Chen 
109edf79e66SHuacai Chen     pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
110edf79e66SHuacai Chen     pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
111edf79e66SHuacai Chen     pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
112edf79e66SHuacai Chen     pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
113edf79e66SHuacai Chen     pci_conf[0x59] = 0x04;
114edf79e66SHuacai Chen     pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
115edf79e66SHuacai Chen     pci_conf[0x5f] = 0x04;
116edf79e66SHuacai Chen     pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
117edf79e66SHuacai Chen 
118edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe0] = 0x3c;
119edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe2] = 0x03;
120edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe3] = 0xfc;
121edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe6] = 0xde;
122edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe7] = 0xfe;
123edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe8] = 0xbe;
124edf79e66SHuacai Chen }
125edf79e66SHuacai Chen 
126edf79e66SHuacai Chen /* write config pci function0 registers. PCI-ISA bridge */
127*ff413a1fSBALATON Zoltan static void vt82c686b_write_config(PCIDevice *d, uint32_t addr,
128edf79e66SHuacai Chen                                    uint32_t val, int len)
129edf79e66SHuacai Chen {
1300f798461SBALATON Zoltan     VT82C686BISAState *vt686 = VT82C686B_ISA(d);
131edf79e66SHuacai Chen 
132*ff413a1fSBALATON Zoltan     trace_via_isa_write(addr, val, len);
133*ff413a1fSBALATON Zoltan     pci_default_write_config(d, addr, val, len);
134*ff413a1fSBALATON Zoltan     if (addr == 0x85) {  /* enable or disable super IO configure */
135bcc37e24SJan Kiszka         memory_region_set_enabled(&vt686->superio, val & 0x2);
136edf79e66SHuacai Chen     }
137edf79e66SHuacai Chen }
138edf79e66SHuacai Chen 
139edf79e66SHuacai Chen #define ACPI_DBG_IO_ADDR  0xb044
140edf79e66SHuacai Chen 
141db1015e9SEduardo Habkost struct VT686PMState {
142edf79e66SHuacai Chen     PCIDevice dev;
143a2902821SGerd Hoffmann     MemoryRegion io;
144355bf2e5SGerd Hoffmann     ACPIREGS ar;
145edf79e66SHuacai Chen     APMState apm;
146edf79e66SHuacai Chen     PMSMBus smb;
147edf79e66SHuacai Chen     uint32_t smb_io_base;
148db1015e9SEduardo Habkost };
149edf79e66SHuacai Chen 
150e6340505SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT686PMState, VT82C686B_PM)
151417349e6SGonglei 
152edf79e66SHuacai Chen static void pm_update_sci(VT686PMState *s)
153edf79e66SHuacai Chen {
154edf79e66SHuacai Chen     int sci_level, pmsts;
155edf79e66SHuacai Chen 
1562886be1bSGerd Hoffmann     pmsts = acpi_pm1_evt_get_sts(&s->ar);
157355bf2e5SGerd Hoffmann     sci_level = (((pmsts & s->ar.pm1.evt.en) &
15804dc308fSIsaku Yamahata                   (ACPI_BITMASK_RT_CLOCK_ENABLE |
15904dc308fSIsaku Yamahata                    ACPI_BITMASK_POWER_BUTTON_ENABLE |
16004dc308fSIsaku Yamahata                    ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
16104dc308fSIsaku Yamahata                    ACPI_BITMASK_TIMER_ENABLE)) != 0);
1629e64f8a3SMarcel Apfelbaum     pci_set_irq(&s->dev, sci_level);
163edf79e66SHuacai Chen     /* schedule a timer interruption if needed */
164355bf2e5SGerd Hoffmann     acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
165a54d41a8SIsaku Yamahata                        !(pmsts & ACPI_BITMASK_TIMER_STATUS));
166edf79e66SHuacai Chen }
167edf79e66SHuacai Chen 
168355bf2e5SGerd Hoffmann static void pm_tmr_timer(ACPIREGS *ar)
169edf79e66SHuacai Chen {
170355bf2e5SGerd Hoffmann     VT686PMState *s = container_of(ar, VT686PMState, ar);
171edf79e66SHuacai Chen     pm_update_sci(s);
172edf79e66SHuacai Chen }
173edf79e66SHuacai Chen 
174edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s)
175edf79e66SHuacai Chen {
176edf79e66SHuacai Chen     uint32_t pm_io_base;
177edf79e66SHuacai Chen 
178edf79e66SHuacai Chen     pm_io_base = pci_get_long(s->dev.config + 0x40);
179edf79e66SHuacai Chen     pm_io_base &= 0xffc0;
180edf79e66SHuacai Chen 
181a2902821SGerd Hoffmann     memory_region_transaction_begin();
182a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1);
183a2902821SGerd Hoffmann     memory_region_set_address(&s->io, pm_io_base);
184a2902821SGerd Hoffmann     memory_region_transaction_commit();
185edf79e66SHuacai Chen }
186edf79e66SHuacai Chen 
187*ff413a1fSBALATON Zoltan static void pm_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int len)
188edf79e66SHuacai Chen {
189*ff413a1fSBALATON Zoltan     trace_via_pm_write(addr, val, len);
190*ff413a1fSBALATON Zoltan     pci_default_write_config(d, addr, val, len);
191edf79e66SHuacai Chen }
192edf79e66SHuacai Chen 
193edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id)
194edf79e66SHuacai Chen {
195edf79e66SHuacai Chen     VT686PMState *s = opaque;
196edf79e66SHuacai Chen 
197edf79e66SHuacai Chen     pm_io_space_update(s);
198edf79e66SHuacai Chen     return 0;
199edf79e66SHuacai Chen }
200edf79e66SHuacai Chen 
201edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = {
202edf79e66SHuacai Chen     .name = "vt82c686b_pm",
203edf79e66SHuacai Chen     .version_id = 1,
204edf79e66SHuacai Chen     .minimum_version_id = 1,
205edf79e66SHuacai Chen     .post_load = vmstate_acpi_post_load,
206edf79e66SHuacai Chen     .fields = (VMStateField[]) {
207edf79e66SHuacai Chen         VMSTATE_PCI_DEVICE(dev, VT686PMState),
208355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState),
209355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState),
210355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState),
211edf79e66SHuacai Chen         VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState),
212e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState),
213355bf2e5SGerd Hoffmann         VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState),
214edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
215edf79e66SHuacai Chen     }
216edf79e66SHuacai Chen };
217edf79e66SHuacai Chen 
218edf79e66SHuacai Chen /* vt82c686 pm init */
2199af21dbeSMarkus Armbruster static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp)
220edf79e66SHuacai Chen {
221e6340505SBALATON Zoltan     VT686PMState *s = VT82C686B_PM(dev);
222edf79e66SHuacai Chen     uint8_t *pci_conf;
223edf79e66SHuacai Chen 
224edf79e66SHuacai Chen     pci_conf = s->dev.config;
225edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, 0);
226edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
227edf79e66SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
228edf79e66SHuacai Chen 
229edf79e66SHuacai Chen     /* 0x48-0x4B is Power Management I/O Base */
230edf79e66SHuacai Chen     pci_set_long(pci_conf + 0x48, 0x00000001);
231edf79e66SHuacai Chen 
232edf79e66SHuacai Chen     /* SMB ports:0xeee0~0xeeef */
233edf79e66SHuacai Chen     s->smb_io_base = ((s->smb_io_base & 0xfff0) + 0x0);
234edf79e66SHuacai Chen     pci_conf[0x90] = s->smb_io_base | 1;
235edf79e66SHuacai Chen     pci_conf[0x91] = s->smb_io_base >> 8;
236edf79e66SHuacai Chen     pci_conf[0xd2] = 0x90;
237a30c34d2SPhilippe Mathieu-Daudé     pm_smbus_init(DEVICE(s), &s->smb, false);
238798512e5SGerd Hoffmann     memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io);
239edf79e66SHuacai Chen 
24042d8a3cfSJulien Grall     apm_init(dev, &s->apm, NULL, s);
241edf79e66SHuacai Chen 
2421437c94bSPaolo Bonzini     memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64);
243a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, false);
244a2902821SGerd Hoffmann     memory_region_add_subregion(get_system_io(), 0, &s->io);
245edf79e66SHuacai Chen 
24677d58b1eSGerd Hoffmann     acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
247b5a7c024SGerd Hoffmann     acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
2489a10bbb4SLaszlo Ersek     acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2);
249edf79e66SHuacai Chen }
250edf79e66SHuacai Chen 
25140021f08SAnthony Liguori static Property via_pm_properties[] = {
252edf79e66SHuacai Chen     DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0),
253edf79e66SHuacai Chen     DEFINE_PROP_END_OF_LIST(),
25440021f08SAnthony Liguori };
25540021f08SAnthony Liguori 
25640021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data)
25740021f08SAnthony Liguori {
25839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
25940021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
26040021f08SAnthony Liguori 
2619af21dbeSMarkus Armbruster     k->realize = vt82c686b_pm_realize;
26240021f08SAnthony Liguori     k->config_write = pm_write_config;
26340021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
26440021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ACPI;
26540021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
26640021f08SAnthony Liguori     k->revision = 0x40;
26739bffca2SAnthony Liguori     dc->desc = "PM";
26839bffca2SAnthony Liguori     dc->vmsd = &vmstate_acpi;
269125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
2704f67d30bSMarc-André Lureau     device_class_set_props(dc, via_pm_properties);
271edf79e66SHuacai Chen }
27240021f08SAnthony Liguori 
2738c43a6f0SAndreas Färber static const TypeInfo via_pm_info = {
274e6340505SBALATON Zoltan     .name          = TYPE_VT82C686B_PM,
27539bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
27639bffca2SAnthony Liguori     .instance_size = sizeof(VT686PMState),
27740021f08SAnthony Liguori     .class_init    = via_pm_class_init,
278fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
279fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
280fd3b02c8SEduardo Habkost         { },
281fd3b02c8SEduardo Habkost     },
282edf79e66SHuacai Chen };
283edf79e66SHuacai Chen 
284edf79e66SHuacai Chen static const VMStateDescription vmstate_via = {
285edf79e66SHuacai Chen     .name = "vt82c686b",
286edf79e66SHuacai Chen     .version_id = 1,
287edf79e66SHuacai Chen     .minimum_version_id = 1,
288edf79e66SHuacai Chen     .fields = (VMStateField[]) {
2890f798461SBALATON Zoltan         VMSTATE_PCI_DEVICE(dev, VT82C686BISAState),
290edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
291edf79e66SHuacai Chen     }
292edf79e66SHuacai Chen };
293edf79e66SHuacai Chen 
294edf79e66SHuacai Chen /* init the PCI-to-ISA bridge */
2959af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp)
296edf79e66SHuacai Chen {
2970f798461SBALATON Zoltan     VT82C686BISAState *vt82c = VT82C686B_ISA(d);
298edf79e66SHuacai Chen     uint8_t *pci_conf;
299bcc37e24SJan Kiszka     ISABus *isa_bus;
300edf79e66SHuacai Chen     uint8_t *wmask;
301edf79e66SHuacai Chen     int i;
302edf79e66SHuacai Chen 
303bb2ed009SHervé Poussineau     isa_bus = isa_bus_new(DEVICE(d), get_system_memory(),
304d10e5432SMarkus Armbruster                           pci_address_space_io(d), errp);
305d10e5432SMarkus Armbruster     if (!isa_bus) {
306d10e5432SMarkus Armbruster         return;
307d10e5432SMarkus Armbruster     }
308edf79e66SHuacai Chen 
309edf79e66SHuacai Chen     pci_conf = d->config;
310edf79e66SHuacai Chen     pci_config_set_prog_interface(pci_conf, 0x0);
311edf79e66SHuacai Chen 
312edf79e66SHuacai Chen     wmask = d->wmask;
313edf79e66SHuacai Chen     for (i = 0x00; i < 0xff; i++) {
314edf79e66SHuacai Chen         if (i <= 0x03 || (i >= 0x08 && i <= 0x3f)) {
315edf79e66SHuacai Chen             wmask[i] = 0x00;
316edf79e66SHuacai Chen         }
317edf79e66SHuacai Chen     }
318edf79e66SHuacai Chen 
319db10ca90SPaolo Bonzini     memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops,
3202c9b15caSPaolo Bonzini                           &vt82c->superio_conf, "superio", 2);
321bcc37e24SJan Kiszka     memory_region_set_enabled(&vt82c->superio, false);
322f3db354cSFilip Bozuta     /*
323f3db354cSFilip Bozuta      * The floppy also uses 0x3f0 and 0x3f1.
324f3db354cSFilip Bozuta      * But we do not emulate a floppy, so just set it here.
325f3db354cSFilip Bozuta      */
326bcc37e24SJan Kiszka     memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
327bcc37e24SJan Kiszka                                 &vt82c->superio);
328edf79e66SHuacai Chen }
329edf79e66SHuacai Chen 
33040021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data)
33140021f08SAnthony Liguori {
33239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
33340021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
33440021f08SAnthony Liguori 
3359af21dbeSMarkus Armbruster     k->realize = vt82c686b_realize;
33640021f08SAnthony Liguori     k->config_write = vt82c686b_write_config;
33740021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
33840021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
33940021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_ISA;
34040021f08SAnthony Liguori     k->revision = 0x40;
3419dc1a769SPhilippe Mathieu-Daudé     dc->reset = vt82c686b_isa_reset;
34239bffca2SAnthony Liguori     dc->desc = "ISA bridge";
34339bffca2SAnthony Liguori     dc->vmsd = &vmstate_via;
34404916ee9SMarkus Armbruster     /*
34504916ee9SMarkus Armbruster      * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
346c3a09ff6SPhilippe Mathieu-Daudé      * e.g. by mips_fuloong2e_init()
34704916ee9SMarkus Armbruster      */
348e90f2a8cSEduardo Habkost     dc->user_creatable = false;
34940021f08SAnthony Liguori }
35040021f08SAnthony Liguori 
3518c43a6f0SAndreas Färber static const TypeInfo via_info = {
3520f798461SBALATON Zoltan     .name          = TYPE_VT82C686B_ISA,
35339bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
3540f798461SBALATON Zoltan     .instance_size = sizeof(VT82C686BISAState),
35540021f08SAnthony Liguori     .class_init    = via_class_init,
356fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
357fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
358fd3b02c8SEduardo Habkost         { },
359fd3b02c8SEduardo Habkost     },
360edf79e66SHuacai Chen };
361edf79e66SHuacai Chen 
36298cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data)
36398cf824bSPhilippe Mathieu-Daudé {
36498cf824bSPhilippe Mathieu-Daudé     ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
36598cf824bSPhilippe Mathieu-Daudé 
36698cf824bSPhilippe Mathieu-Daudé     sc->serial.count = 2;
36798cf824bSPhilippe Mathieu-Daudé     sc->parallel.count = 1;
36898cf824bSPhilippe Mathieu-Daudé     sc->ide.count = 0;
36998cf824bSPhilippe Mathieu-Daudé     sc->floppy.count = 1;
37098cf824bSPhilippe Mathieu-Daudé }
37198cf824bSPhilippe Mathieu-Daudé 
37298cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = {
37398cf824bSPhilippe Mathieu-Daudé     .name          = TYPE_VT82C686B_SUPERIO,
37498cf824bSPhilippe Mathieu-Daudé     .parent        = TYPE_ISA_SUPERIO,
37598cf824bSPhilippe Mathieu-Daudé     .instance_size = sizeof(ISASuperIODevice),
37698cf824bSPhilippe Mathieu-Daudé     .class_size    = sizeof(ISASuperIOClass),
37798cf824bSPhilippe Mathieu-Daudé     .class_init    = vt82c686b_superio_class_init,
37898cf824bSPhilippe Mathieu-Daudé };
37998cf824bSPhilippe Mathieu-Daudé 
38083f7d43aSAndreas Färber static void vt82c686b_register_types(void)
381edf79e66SHuacai Chen {
38283f7d43aSAndreas Färber     type_register_static(&via_pm_info);
38398cf824bSPhilippe Mathieu-Daudé     type_register_static(&via_superio_info);
38439bffca2SAnthony Liguori     type_register_static(&via_info);
385edf79e66SHuacai Chen }
38683f7d43aSAndreas Färber 
38783f7d43aSAndreas Färber type_init(vt82c686b_register_types)
388