1edf79e66SHuacai Chen /* 2edf79e66SHuacai Chen * VT82C686B south bridge support 3edf79e66SHuacai Chen * 4edf79e66SHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5edf79e66SHuacai Chen * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) 6edf79e66SHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 7edf79e66SHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11edf79e66SHuacai Chen */ 12edf79e66SHuacai Chen 130430891cSPeter Maydell #include "qemu/osdep.h" 140d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h" 150d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 1683c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 17a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 180d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 1998cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h" 2083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 21d6454270SMarkus Armbruster #include "migration/vmstate.h" 220d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 230d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 240d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 250d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h" 269307d06dSMarkus Armbruster #include "qapi/error.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 281de7afc9SPaolo Bonzini #include "qemu/timer.h" 29022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 30db1015e9SEduardo Habkost #include "qom/object.h" 31edf79e66SHuacai Chen 32f3db354cSFilip Bozuta /* #define DEBUG_VT82C686B */ 33edf79e66SHuacai Chen 34edf79e66SHuacai Chen #ifdef DEBUG_VT82C686B 35a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 36edf79e66SHuacai Chen #else 37edf79e66SHuacai Chen #define DPRINTF(fmt, ...) 38edf79e66SHuacai Chen #endif 39edf79e66SHuacai Chen 40f3db354cSFilip Bozuta typedef struct SuperIOConfig { 419feb8adeSPaolo Bonzini uint8_t config[0x100]; 42edf79e66SHuacai Chen uint8_t index; 43edf79e66SHuacai Chen uint8_t data; 44edf79e66SHuacai Chen } SuperIOConfig; 45edf79e66SHuacai Chen 46db1015e9SEduardo Habkost struct VT82C686BState { 47edf79e66SHuacai Chen PCIDevice dev; 48bcc37e24SJan Kiszka MemoryRegion superio; 49edf79e66SHuacai Chen SuperIOConfig superio_conf; 50db1015e9SEduardo Habkost }; 51edf79e66SHuacai Chen 52*e6340505SBALATON Zoltan #define TYPE_VT82C686B "VT82C686B" 53*e6340505SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT82C686BState, VT82C686B) 54417349e6SGonglei 55bcc37e24SJan Kiszka static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data, 56bcc37e24SJan Kiszka unsigned size) 57edf79e66SHuacai Chen { 58edf79e66SHuacai Chen SuperIOConfig *superio_conf = opaque; 59edf79e66SHuacai Chen 60edf79e66SHuacai Chen DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data); 61edf79e66SHuacai Chen if (addr == 0x3f0) { 62edf79e66SHuacai Chen superio_conf->index = data & 0xff; 63edf79e66SHuacai Chen } else { 64b196d969Szhanghailiang bool can_write = true; 65edf79e66SHuacai Chen /* 0x3f1 */ 66edf79e66SHuacai Chen switch (superio_conf->index) { 67edf79e66SHuacai Chen case 0x00 ... 0xdf: 68edf79e66SHuacai Chen case 0xe4: 69edf79e66SHuacai Chen case 0xe5: 70edf79e66SHuacai Chen case 0xe9 ... 0xed: 71edf79e66SHuacai Chen case 0xf3: 72edf79e66SHuacai Chen case 0xf5: 73edf79e66SHuacai Chen case 0xf7: 74edf79e66SHuacai Chen case 0xf9 ... 0xfb: 75edf79e66SHuacai Chen case 0xfd ... 0xff: 76b196d969Szhanghailiang can_write = false; 77edf79e66SHuacai Chen break; 78edf79e66SHuacai Chen case 0xe7: 79edf79e66SHuacai Chen if ((data & 0xff) != 0xfe) { 80b196d969Szhanghailiang DPRINTF("change uart 1 base. unsupported yet\n"); 81b196d969Szhanghailiang can_write = false; 82edf79e66SHuacai Chen } 83edf79e66SHuacai Chen break; 84edf79e66SHuacai Chen case 0xe8: 85edf79e66SHuacai Chen if ((data & 0xff) != 0xbe) { 86b196d969Szhanghailiang DPRINTF("change uart 2 base. unsupported yet\n"); 87b196d969Szhanghailiang can_write = false; 88edf79e66SHuacai Chen } 89edf79e66SHuacai Chen break; 90edf79e66SHuacai Chen default: 91b196d969Szhanghailiang break; 92b196d969Szhanghailiang 93b196d969Szhanghailiang } 94b196d969Szhanghailiang if (can_write) { 95edf79e66SHuacai Chen superio_conf->config[superio_conf->index] = data & 0xff; 96edf79e66SHuacai Chen } 97edf79e66SHuacai Chen } 98edf79e66SHuacai Chen } 99edf79e66SHuacai Chen 100bcc37e24SJan Kiszka static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size) 101edf79e66SHuacai Chen { 102edf79e66SHuacai Chen SuperIOConfig *superio_conf = opaque; 103edf79e66SHuacai Chen 104edf79e66SHuacai Chen DPRINTF("superio_ioport_readb address 0x%x\n", addr); 105f3db354cSFilip Bozuta return superio_conf->config[superio_conf->index]; 106edf79e66SHuacai Chen } 107edf79e66SHuacai Chen 108bcc37e24SJan Kiszka static const MemoryRegionOps superio_ops = { 109bcc37e24SJan Kiszka .read = superio_ioport_readb, 110bcc37e24SJan Kiszka .write = superio_ioport_writeb, 111bcc37e24SJan Kiszka .endianness = DEVICE_NATIVE_ENDIAN, 112bcc37e24SJan Kiszka .impl = { 113bcc37e24SJan Kiszka .min_access_size = 1, 114bcc37e24SJan Kiszka .max_access_size = 1, 115bcc37e24SJan Kiszka }, 116bcc37e24SJan Kiszka }; 117bcc37e24SJan Kiszka 1189dc1a769SPhilippe Mathieu-Daudé static void vt82c686b_isa_reset(DeviceState *dev) 119edf79e66SHuacai Chen { 120*e6340505SBALATON Zoltan VT82C686BState *vt82c = VT82C686B(dev); 1219dc1a769SPhilippe Mathieu-Daudé uint8_t *pci_conf = vt82c->dev.config; 122edf79e66SHuacai Chen 123edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); 124edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY | 125edf79e66SHuacai Chen PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL); 126edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 127edf79e66SHuacai Chen 128edf79e66SHuacai Chen pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */ 129edf79e66SHuacai Chen pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */ 130edf79e66SHuacai Chen pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */ 131edf79e66SHuacai Chen pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */ 132edf79e66SHuacai Chen pci_conf[0x59] = 0x04; 133edf79e66SHuacai Chen pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/ 134edf79e66SHuacai Chen pci_conf[0x5f] = 0x04; 135edf79e66SHuacai Chen pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */ 136edf79e66SHuacai Chen 137edf79e66SHuacai Chen vt82c->superio_conf.config[0xe0] = 0x3c; 138edf79e66SHuacai Chen vt82c->superio_conf.config[0xe2] = 0x03; 139edf79e66SHuacai Chen vt82c->superio_conf.config[0xe3] = 0xfc; 140edf79e66SHuacai Chen vt82c->superio_conf.config[0xe6] = 0xde; 141edf79e66SHuacai Chen vt82c->superio_conf.config[0xe7] = 0xfe; 142edf79e66SHuacai Chen vt82c->superio_conf.config[0xe8] = 0xbe; 143edf79e66SHuacai Chen } 144edf79e66SHuacai Chen 145edf79e66SHuacai Chen /* write config pci function0 registers. PCI-ISA bridge */ 146edf79e66SHuacai Chen static void vt82c686b_write_config(PCIDevice *d, uint32_t address, 147edf79e66SHuacai Chen uint32_t val, int len) 148edf79e66SHuacai Chen { 149*e6340505SBALATON Zoltan VT82C686BState *vt686 = VT82C686B(d); 150edf79e66SHuacai Chen 151edf79e66SHuacai Chen DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n", 152edf79e66SHuacai Chen address, val, len); 153edf79e66SHuacai Chen 154edf79e66SHuacai Chen pci_default_write_config(d, address, val, len); 155edf79e66SHuacai Chen if (address == 0x85) { /* enable or disable super IO configure */ 156bcc37e24SJan Kiszka memory_region_set_enabled(&vt686->superio, val & 0x2); 157edf79e66SHuacai Chen } 158edf79e66SHuacai Chen } 159edf79e66SHuacai Chen 160edf79e66SHuacai Chen #define ACPI_DBG_IO_ADDR 0xb044 161edf79e66SHuacai Chen 162db1015e9SEduardo Habkost struct VT686PMState { 163edf79e66SHuacai Chen PCIDevice dev; 164a2902821SGerd Hoffmann MemoryRegion io; 165355bf2e5SGerd Hoffmann ACPIREGS ar; 166edf79e66SHuacai Chen APMState apm; 167edf79e66SHuacai Chen PMSMBus smb; 168edf79e66SHuacai Chen uint32_t smb_io_base; 169db1015e9SEduardo Habkost }; 170edf79e66SHuacai Chen 1715a4856edSBALATON Zoltan struct VIAAC97State { 172edf79e66SHuacai Chen PCIDevice dev; 173db1015e9SEduardo Habkost }; 174edf79e66SHuacai Chen 1755a4856edSBALATON Zoltan struct VIAMC97State { 176edf79e66SHuacai Chen PCIDevice dev; 177db1015e9SEduardo Habkost }; 178edf79e66SHuacai Chen 179*e6340505SBALATON Zoltan #define TYPE_VT82C686B_PM "VT82C686B_PM" 180*e6340505SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT686PMState, VT82C686B_PM) 181417349e6SGonglei 182*e6340505SBALATON Zoltan #define TYPE_VIA_MC97 "VIA_MC97" 183*e6340505SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VIAMC97State, VIA_MC97) 184417349e6SGonglei 185*e6340505SBALATON Zoltan #define TYPE_VIA_AC97 "VIA_AC97" 186*e6340505SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VIAAC97State, VIA_AC97) 187417349e6SGonglei 188edf79e66SHuacai Chen static void pm_update_sci(VT686PMState *s) 189edf79e66SHuacai Chen { 190edf79e66SHuacai Chen int sci_level, pmsts; 191edf79e66SHuacai Chen 1922886be1bSGerd Hoffmann pmsts = acpi_pm1_evt_get_sts(&s->ar); 193355bf2e5SGerd Hoffmann sci_level = (((pmsts & s->ar.pm1.evt.en) & 19404dc308fSIsaku Yamahata (ACPI_BITMASK_RT_CLOCK_ENABLE | 19504dc308fSIsaku Yamahata ACPI_BITMASK_POWER_BUTTON_ENABLE | 19604dc308fSIsaku Yamahata ACPI_BITMASK_GLOBAL_LOCK_ENABLE | 19704dc308fSIsaku Yamahata ACPI_BITMASK_TIMER_ENABLE)) != 0); 1989e64f8a3SMarcel Apfelbaum pci_set_irq(&s->dev, sci_level); 199edf79e66SHuacai Chen /* schedule a timer interruption if needed */ 200355bf2e5SGerd Hoffmann acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) && 201a54d41a8SIsaku Yamahata !(pmsts & ACPI_BITMASK_TIMER_STATUS)); 202edf79e66SHuacai Chen } 203edf79e66SHuacai Chen 204355bf2e5SGerd Hoffmann static void pm_tmr_timer(ACPIREGS *ar) 205edf79e66SHuacai Chen { 206355bf2e5SGerd Hoffmann VT686PMState *s = container_of(ar, VT686PMState, ar); 207edf79e66SHuacai Chen pm_update_sci(s); 208edf79e66SHuacai Chen } 209edf79e66SHuacai Chen 210edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s) 211edf79e66SHuacai Chen { 212edf79e66SHuacai Chen uint32_t pm_io_base; 213edf79e66SHuacai Chen 214edf79e66SHuacai Chen pm_io_base = pci_get_long(s->dev.config + 0x40); 215edf79e66SHuacai Chen pm_io_base &= 0xffc0; 216edf79e66SHuacai Chen 217a2902821SGerd Hoffmann memory_region_transaction_begin(); 218a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1); 219a2902821SGerd Hoffmann memory_region_set_address(&s->io, pm_io_base); 220a2902821SGerd Hoffmann memory_region_transaction_commit(); 221edf79e66SHuacai Chen } 222edf79e66SHuacai Chen 223edf79e66SHuacai Chen static void pm_write_config(PCIDevice *d, 224edf79e66SHuacai Chen uint32_t address, uint32_t val, int len) 225edf79e66SHuacai Chen { 226edf79e66SHuacai Chen DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n", 227edf79e66SHuacai Chen address, val, len); 228edf79e66SHuacai Chen pci_default_write_config(d, address, val, len); 229edf79e66SHuacai Chen } 230edf79e66SHuacai Chen 231edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id) 232edf79e66SHuacai Chen { 233edf79e66SHuacai Chen VT686PMState *s = opaque; 234edf79e66SHuacai Chen 235edf79e66SHuacai Chen pm_io_space_update(s); 236edf79e66SHuacai Chen return 0; 237edf79e66SHuacai Chen } 238edf79e66SHuacai Chen 239edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = { 240edf79e66SHuacai Chen .name = "vt82c686b_pm", 241edf79e66SHuacai Chen .version_id = 1, 242edf79e66SHuacai Chen .minimum_version_id = 1, 243edf79e66SHuacai Chen .post_load = vmstate_acpi_post_load, 244edf79e66SHuacai Chen .fields = (VMStateField[]) { 245edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT686PMState), 246355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState), 247355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState), 248355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState), 249edf79e66SHuacai Chen VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState), 250e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState), 251355bf2e5SGerd Hoffmann VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState), 252edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 253edf79e66SHuacai Chen } 254edf79e66SHuacai Chen }; 255edf79e66SHuacai Chen 256edf79e66SHuacai Chen /* 257edf79e66SHuacai Chen * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init() 258edf79e66SHuacai Chen * just register a PCI device now, functionalities will be implemented later. 259edf79e66SHuacai Chen */ 260edf79e66SHuacai Chen 2619af21dbeSMarkus Armbruster static void vt82c686b_ac97_realize(PCIDevice *dev, Error **errp) 262edf79e66SHuacai Chen { 263*e6340505SBALATON Zoltan VIAAC97State *s = VIA_AC97(dev); 264edf79e66SHuacai Chen uint8_t *pci_conf = s->dev.config; 265edf79e66SHuacai Chen 266edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | 267edf79e66SHuacai Chen PCI_COMMAND_PARITY); 268edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST | 269edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 270edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); 271edf79e66SHuacai Chen } 272edf79e66SHuacai Chen 273edf79e66SHuacai Chen void vt82c686b_ac97_init(PCIBus *bus, int devfn) 274edf79e66SHuacai Chen { 275edf79e66SHuacai Chen PCIDevice *dev; 276edf79e66SHuacai Chen 277*e6340505SBALATON Zoltan dev = pci_new(devfn, TYPE_VIA_AC97); 2789307d06dSMarkus Armbruster pci_realize_and_unref(dev, bus, &error_fatal); 279edf79e66SHuacai Chen } 280edf79e66SHuacai Chen 28140021f08SAnthony Liguori static void via_ac97_class_init(ObjectClass *klass, void *data) 28240021f08SAnthony Liguori { 28339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 28440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 28540021f08SAnthony Liguori 2869af21dbeSMarkus Armbruster k->realize = vt82c686b_ac97_realize; 28740021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 28840021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_AC97; 28940021f08SAnthony Liguori k->revision = 0x50; 29040021f08SAnthony Liguori k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO; 291125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_SOUND, dc->categories); 29239bffca2SAnthony Liguori dc->desc = "AC97"; 29340021f08SAnthony Liguori } 29440021f08SAnthony Liguori 2958c43a6f0SAndreas Färber static const TypeInfo via_ac97_info = { 296*e6340505SBALATON Zoltan .name = TYPE_VIA_AC97, 29739bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 2985a4856edSBALATON Zoltan .instance_size = sizeof(VIAAC97State), 29940021f08SAnthony Liguori .class_init = via_ac97_class_init, 300fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 301fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 302fd3b02c8SEduardo Habkost { }, 303fd3b02c8SEduardo Habkost }, 304edf79e66SHuacai Chen }; 305edf79e66SHuacai Chen 3069af21dbeSMarkus Armbruster static void vt82c686b_mc97_realize(PCIDevice *dev, Error **errp) 307edf79e66SHuacai Chen { 308*e6340505SBALATON Zoltan VIAMC97State *s = VIA_MC97(dev); 309edf79e66SHuacai Chen uint8_t *pci_conf = s->dev.config; 310edf79e66SHuacai Chen 311edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | 312edf79e66SHuacai Chen PCI_COMMAND_VGA_PALETTE); 313edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 314edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); 315edf79e66SHuacai Chen } 316edf79e66SHuacai Chen 317edf79e66SHuacai Chen void vt82c686b_mc97_init(PCIBus *bus, int devfn) 318edf79e66SHuacai Chen { 319edf79e66SHuacai Chen PCIDevice *dev; 320edf79e66SHuacai Chen 321*e6340505SBALATON Zoltan dev = pci_new(devfn, TYPE_VIA_MC97); 3229307d06dSMarkus Armbruster pci_realize_and_unref(dev, bus, &error_fatal); 323edf79e66SHuacai Chen } 324edf79e66SHuacai Chen 32540021f08SAnthony Liguori static void via_mc97_class_init(ObjectClass *klass, void *data) 32640021f08SAnthony Liguori { 32739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 32840021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 32940021f08SAnthony Liguori 3309af21dbeSMarkus Armbruster k->realize = vt82c686b_mc97_realize; 33140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 33240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_MC97; 33340021f08SAnthony Liguori k->class_id = PCI_CLASS_COMMUNICATION_OTHER; 33440021f08SAnthony Liguori k->revision = 0x30; 335125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 33639bffca2SAnthony Liguori dc->desc = "MC97"; 33740021f08SAnthony Liguori } 33840021f08SAnthony Liguori 3398c43a6f0SAndreas Färber static const TypeInfo via_mc97_info = { 340*e6340505SBALATON Zoltan .name = TYPE_VIA_MC97, 34139bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 3425a4856edSBALATON Zoltan .instance_size = sizeof(VIAMC97State), 34340021f08SAnthony Liguori .class_init = via_mc97_class_init, 344fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 345fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 346fd3b02c8SEduardo Habkost { }, 347fd3b02c8SEduardo Habkost }, 348edf79e66SHuacai Chen }; 349edf79e66SHuacai Chen 350edf79e66SHuacai Chen /* vt82c686 pm init */ 3519af21dbeSMarkus Armbruster static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp) 352edf79e66SHuacai Chen { 353*e6340505SBALATON Zoltan VT686PMState *s = VT82C686B_PM(dev); 354edf79e66SHuacai Chen uint8_t *pci_conf; 355edf79e66SHuacai Chen 356edf79e66SHuacai Chen pci_conf = s->dev.config; 357edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, 0); 358edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | 359edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 360edf79e66SHuacai Chen 361edf79e66SHuacai Chen /* 0x48-0x4B is Power Management I/O Base */ 362edf79e66SHuacai Chen pci_set_long(pci_conf + 0x48, 0x00000001); 363edf79e66SHuacai Chen 364edf79e66SHuacai Chen /* SMB ports:0xeee0~0xeeef */ 365edf79e66SHuacai Chen s->smb_io_base = ((s->smb_io_base & 0xfff0) + 0x0); 366edf79e66SHuacai Chen pci_conf[0x90] = s->smb_io_base | 1; 367edf79e66SHuacai Chen pci_conf[0x91] = s->smb_io_base >> 8; 368edf79e66SHuacai Chen pci_conf[0xd2] = 0x90; 369a30c34d2SPhilippe Mathieu-Daudé pm_smbus_init(DEVICE(s), &s->smb, false); 370798512e5SGerd Hoffmann memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io); 371edf79e66SHuacai Chen 37242d8a3cfSJulien Grall apm_init(dev, &s->apm, NULL, s); 373edf79e66SHuacai Chen 3741437c94bSPaolo Bonzini memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64); 375a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, false); 376a2902821SGerd Hoffmann memory_region_add_subregion(get_system_io(), 0, &s->io); 377edf79e66SHuacai Chen 37877d58b1eSGerd Hoffmann acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); 379b5a7c024SGerd Hoffmann acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); 3809a10bbb4SLaszlo Ersek acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2); 381edf79e66SHuacai Chen } 382edf79e66SHuacai Chen 383a5c82852SAndreas Färber I2CBus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, 384edf79e66SHuacai Chen qemu_irq sci_irq) 385edf79e66SHuacai Chen { 386edf79e66SHuacai Chen PCIDevice *dev; 387edf79e66SHuacai Chen VT686PMState *s; 388edf79e66SHuacai Chen 389*e6340505SBALATON Zoltan dev = pci_new(devfn, TYPE_VT82C686B_PM); 390edf79e66SHuacai Chen qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base); 391edf79e66SHuacai Chen 392*e6340505SBALATON Zoltan s = VT82C686B_PM(dev); 393edf79e66SHuacai Chen 3949307d06dSMarkus Armbruster pci_realize_and_unref(dev, bus, &error_fatal); 395edf79e66SHuacai Chen 396edf79e66SHuacai Chen return s->smb.smbus; 397edf79e66SHuacai Chen } 398edf79e66SHuacai Chen 39940021f08SAnthony Liguori static Property via_pm_properties[] = { 400edf79e66SHuacai Chen DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0), 401edf79e66SHuacai Chen DEFINE_PROP_END_OF_LIST(), 40240021f08SAnthony Liguori }; 40340021f08SAnthony Liguori 40440021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data) 40540021f08SAnthony Liguori { 40639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 40740021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 40840021f08SAnthony Liguori 4099af21dbeSMarkus Armbruster k->realize = vt82c686b_pm_realize; 41040021f08SAnthony Liguori k->config_write = pm_write_config; 41140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 41240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ACPI; 41340021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 41440021f08SAnthony Liguori k->revision = 0x40; 41539bffca2SAnthony Liguori dc->desc = "PM"; 41639bffca2SAnthony Liguori dc->vmsd = &vmstate_acpi; 417125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 4184f67d30bSMarc-André Lureau device_class_set_props(dc, via_pm_properties); 419edf79e66SHuacai Chen } 42040021f08SAnthony Liguori 4218c43a6f0SAndreas Färber static const TypeInfo via_pm_info = { 422*e6340505SBALATON Zoltan .name = TYPE_VT82C686B_PM, 42339bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 42439bffca2SAnthony Liguori .instance_size = sizeof(VT686PMState), 42540021f08SAnthony Liguori .class_init = via_pm_class_init, 426fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 427fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 428fd3b02c8SEduardo Habkost { }, 429fd3b02c8SEduardo Habkost }, 430edf79e66SHuacai Chen }; 431edf79e66SHuacai Chen 432edf79e66SHuacai Chen static const VMStateDescription vmstate_via = { 433edf79e66SHuacai Chen .name = "vt82c686b", 434edf79e66SHuacai Chen .version_id = 1, 435edf79e66SHuacai Chen .minimum_version_id = 1, 436edf79e66SHuacai Chen .fields = (VMStateField[]) { 437edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT82C686BState), 438edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 439edf79e66SHuacai Chen } 440edf79e66SHuacai Chen }; 441edf79e66SHuacai Chen 442edf79e66SHuacai Chen /* init the PCI-to-ISA bridge */ 4439af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp) 444edf79e66SHuacai Chen { 445*e6340505SBALATON Zoltan VT82C686BState *vt82c = VT82C686B(d); 446edf79e66SHuacai Chen uint8_t *pci_conf; 447bcc37e24SJan Kiszka ISABus *isa_bus; 448edf79e66SHuacai Chen uint8_t *wmask; 449edf79e66SHuacai Chen int i; 450edf79e66SHuacai Chen 451bb2ed009SHervé Poussineau isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), 452d10e5432SMarkus Armbruster pci_address_space_io(d), errp); 453d10e5432SMarkus Armbruster if (!isa_bus) { 454d10e5432SMarkus Armbruster return; 455d10e5432SMarkus Armbruster } 456edf79e66SHuacai Chen 457edf79e66SHuacai Chen pci_conf = d->config; 458edf79e66SHuacai Chen pci_config_set_prog_interface(pci_conf, 0x0); 459edf79e66SHuacai Chen 460edf79e66SHuacai Chen wmask = d->wmask; 461edf79e66SHuacai Chen for (i = 0x00; i < 0xff; i++) { 462edf79e66SHuacai Chen if (i <= 0x03 || (i >= 0x08 && i <= 0x3f)) { 463edf79e66SHuacai Chen wmask[i] = 0x00; 464edf79e66SHuacai Chen } 465edf79e66SHuacai Chen } 466edf79e66SHuacai Chen 467db10ca90SPaolo Bonzini memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops, 4682c9b15caSPaolo Bonzini &vt82c->superio_conf, "superio", 2); 469bcc37e24SJan Kiszka memory_region_set_enabled(&vt82c->superio, false); 470f3db354cSFilip Bozuta /* 471f3db354cSFilip Bozuta * The floppy also uses 0x3f0 and 0x3f1. 472f3db354cSFilip Bozuta * But we do not emulate a floppy, so just set it here. 473f3db354cSFilip Bozuta */ 474bcc37e24SJan Kiszka memory_region_add_subregion(isa_bus->address_space_io, 0x3f0, 475bcc37e24SJan Kiszka &vt82c->superio); 476edf79e66SHuacai Chen } 477edf79e66SHuacai Chen 478728d8910SPhilippe Mathieu-Daudé ISABus *vt82c686b_isa_init(PCIBus *bus, int devfn) 479edf79e66SHuacai Chen { 480edf79e66SHuacai Chen PCIDevice *d; 481edf79e66SHuacai Chen 482*e6340505SBALATON Zoltan d = pci_create_simple_multifunction(bus, devfn, true, TYPE_VT82C686B); 4832ae0e48dSAndreas Färber return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0")); 484edf79e66SHuacai Chen } 485edf79e66SHuacai Chen 48640021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data) 48740021f08SAnthony Liguori { 48839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 48940021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 49040021f08SAnthony Liguori 4919af21dbeSMarkus Armbruster k->realize = vt82c686b_realize; 49240021f08SAnthony Liguori k->config_write = vt82c686b_write_config; 49340021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 49440021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE; 49540021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_ISA; 49640021f08SAnthony Liguori k->revision = 0x40; 4979dc1a769SPhilippe Mathieu-Daudé dc->reset = vt82c686b_isa_reset; 49839bffca2SAnthony Liguori dc->desc = "ISA bridge"; 49939bffca2SAnthony Liguori dc->vmsd = &vmstate_via; 50004916ee9SMarkus Armbruster /* 50104916ee9SMarkus Armbruster * Reason: part of VIA VT82C686 southbridge, needs to be wired up, 502c3a09ff6SPhilippe Mathieu-Daudé * e.g. by mips_fuloong2e_init() 50304916ee9SMarkus Armbruster */ 504e90f2a8cSEduardo Habkost dc->user_creatable = false; 50540021f08SAnthony Liguori } 50640021f08SAnthony Liguori 5078c43a6f0SAndreas Färber static const TypeInfo via_info = { 508*e6340505SBALATON Zoltan .name = TYPE_VT82C686B, 50939bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 51039bffca2SAnthony Liguori .instance_size = sizeof(VT82C686BState), 51140021f08SAnthony Liguori .class_init = via_class_init, 512fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 513fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 514fd3b02c8SEduardo Habkost { }, 515fd3b02c8SEduardo Habkost }, 516edf79e66SHuacai Chen }; 517edf79e66SHuacai Chen 51898cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data) 51998cf824bSPhilippe Mathieu-Daudé { 52098cf824bSPhilippe Mathieu-Daudé ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass); 52198cf824bSPhilippe Mathieu-Daudé 52298cf824bSPhilippe Mathieu-Daudé sc->serial.count = 2; 52398cf824bSPhilippe Mathieu-Daudé sc->parallel.count = 1; 52498cf824bSPhilippe Mathieu-Daudé sc->ide.count = 0; 52598cf824bSPhilippe Mathieu-Daudé sc->floppy.count = 1; 52698cf824bSPhilippe Mathieu-Daudé } 52798cf824bSPhilippe Mathieu-Daudé 52898cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = { 52998cf824bSPhilippe Mathieu-Daudé .name = TYPE_VT82C686B_SUPERIO, 53098cf824bSPhilippe Mathieu-Daudé .parent = TYPE_ISA_SUPERIO, 53198cf824bSPhilippe Mathieu-Daudé .instance_size = sizeof(ISASuperIODevice), 53298cf824bSPhilippe Mathieu-Daudé .class_size = sizeof(ISASuperIOClass), 53398cf824bSPhilippe Mathieu-Daudé .class_init = vt82c686b_superio_class_init, 53498cf824bSPhilippe Mathieu-Daudé }; 53598cf824bSPhilippe Mathieu-Daudé 53683f7d43aSAndreas Färber static void vt82c686b_register_types(void) 537edf79e66SHuacai Chen { 53883f7d43aSAndreas Färber type_register_static(&via_ac97_info); 53983f7d43aSAndreas Färber type_register_static(&via_mc97_info); 54083f7d43aSAndreas Färber type_register_static(&via_pm_info); 54198cf824bSPhilippe Mathieu-Daudé type_register_static(&via_superio_info); 54239bffca2SAnthony Liguori type_register_static(&via_info); 543edf79e66SHuacai Chen } 54483f7d43aSAndreas Färber 54583f7d43aSAndreas Färber type_init(vt82c686b_register_types) 546