xref: /qemu/hw/isa/vt82c686.c (revision a30c34d2ab3ac2cc427140865abe08d927a01f39)
1edf79e66SHuacai Chen /*
2edf79e66SHuacai Chen  * VT82C686B south bridge support
3edf79e66SHuacai Chen  *
4edf79e66SHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5edf79e66SHuacai Chen  * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6edf79e66SHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7edf79e66SHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11edf79e66SHuacai Chen  */
12edf79e66SHuacai Chen 
130430891cSPeter Maydell #include "qemu/osdep.h"
1483c9f4caSPaolo Bonzini #include "hw/hw.h"
150d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h"
160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
1783c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
180d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
1998cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h"
2083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
210d09e41aSPaolo Bonzini #include "hw/mips/mips.h"
220d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
230d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
240d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h"
259c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
261de7afc9SPaolo Bonzini #include "qemu/timer.h"
27022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
28edf79e66SHuacai Chen 
29edf79e66SHuacai Chen //#define DEBUG_VT82C686B
30edf79e66SHuacai Chen 
31edf79e66SHuacai Chen #ifdef DEBUG_VT82C686B
32a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__)
33edf79e66SHuacai Chen #else
34edf79e66SHuacai Chen #define DPRINTF(fmt, ...)
35edf79e66SHuacai Chen #endif
36edf79e66SHuacai Chen 
37edf79e66SHuacai Chen typedef struct SuperIOConfig
38edf79e66SHuacai Chen {
399feb8adeSPaolo Bonzini     uint8_t config[0x100];
40edf79e66SHuacai Chen     uint8_t index;
41edf79e66SHuacai Chen     uint8_t data;
42edf79e66SHuacai Chen } SuperIOConfig;
43edf79e66SHuacai Chen 
44edf79e66SHuacai Chen typedef struct VT82C686BState {
45edf79e66SHuacai Chen     PCIDevice dev;
46bcc37e24SJan Kiszka     MemoryRegion superio;
47edf79e66SHuacai Chen     SuperIOConfig superio_conf;
48edf79e66SHuacai Chen } VT82C686BState;
49edf79e66SHuacai Chen 
50417349e6SGonglei #define TYPE_VT82C686B_DEVICE "VT82C686B"
51417349e6SGonglei #define VT82C686B_DEVICE(obj) \
52417349e6SGonglei     OBJECT_CHECK(VT82C686BState, (obj), TYPE_VT82C686B_DEVICE)
53417349e6SGonglei 
54bcc37e24SJan Kiszka static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data,
55bcc37e24SJan Kiszka                                   unsigned size)
56edf79e66SHuacai Chen {
57edf79e66SHuacai Chen     SuperIOConfig *superio_conf = opaque;
58edf79e66SHuacai Chen 
59edf79e66SHuacai Chen     DPRINTF("superio_ioport_writeb  address 0x%x  val 0x%x\n", addr, data);
60edf79e66SHuacai Chen     if (addr == 0x3f0) {
61edf79e66SHuacai Chen         superio_conf->index = data & 0xff;
62edf79e66SHuacai Chen     } else {
63b196d969Szhanghailiang         bool can_write = true;
64edf79e66SHuacai Chen         /* 0x3f1 */
65edf79e66SHuacai Chen         switch (superio_conf->index) {
66edf79e66SHuacai Chen         case 0x00 ... 0xdf:
67edf79e66SHuacai Chen         case 0xe4:
68edf79e66SHuacai Chen         case 0xe5:
69edf79e66SHuacai Chen         case 0xe9 ... 0xed:
70edf79e66SHuacai Chen         case 0xf3:
71edf79e66SHuacai Chen         case 0xf5:
72edf79e66SHuacai Chen         case 0xf7:
73edf79e66SHuacai Chen         case 0xf9 ... 0xfb:
74edf79e66SHuacai Chen         case 0xfd ... 0xff:
75b196d969Szhanghailiang             can_write = false;
76edf79e66SHuacai Chen             break;
77edf79e66SHuacai Chen         case 0xe7:
78edf79e66SHuacai Chen             if ((data & 0xff) != 0xfe) {
79b196d969Szhanghailiang                 DPRINTF("change uart 1 base. unsupported yet\n");
80b196d969Szhanghailiang                 can_write = false;
81edf79e66SHuacai Chen             }
82edf79e66SHuacai Chen             break;
83edf79e66SHuacai Chen         case 0xe8:
84edf79e66SHuacai Chen             if ((data & 0xff) != 0xbe) {
85b196d969Szhanghailiang                 DPRINTF("change uart 2 base. unsupported yet\n");
86b196d969Szhanghailiang                 can_write = false;
87edf79e66SHuacai Chen             }
88edf79e66SHuacai Chen             break;
89edf79e66SHuacai Chen         default:
90b196d969Szhanghailiang             break;
91b196d969Szhanghailiang 
92b196d969Szhanghailiang         }
93b196d969Szhanghailiang         if (can_write) {
94edf79e66SHuacai Chen             superio_conf->config[superio_conf->index] = data & 0xff;
95edf79e66SHuacai Chen         }
96edf79e66SHuacai Chen     }
97edf79e66SHuacai Chen }
98edf79e66SHuacai Chen 
99bcc37e24SJan Kiszka static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size)
100edf79e66SHuacai Chen {
101edf79e66SHuacai Chen     SuperIOConfig *superio_conf = opaque;
102edf79e66SHuacai Chen 
103edf79e66SHuacai Chen     DPRINTF("superio_ioport_readb  address 0x%x\n", addr);
104edf79e66SHuacai Chen     return (superio_conf->config[superio_conf->index]);
105edf79e66SHuacai Chen }
106edf79e66SHuacai Chen 
107bcc37e24SJan Kiszka static const MemoryRegionOps superio_ops = {
108bcc37e24SJan Kiszka     .read = superio_ioport_readb,
109bcc37e24SJan Kiszka     .write = superio_ioport_writeb,
110bcc37e24SJan Kiszka     .endianness = DEVICE_NATIVE_ENDIAN,
111bcc37e24SJan Kiszka     .impl = {
112bcc37e24SJan Kiszka         .min_access_size = 1,
113bcc37e24SJan Kiszka         .max_access_size = 1,
114bcc37e24SJan Kiszka     },
115bcc37e24SJan Kiszka };
116bcc37e24SJan Kiszka 
117edf79e66SHuacai Chen static void vt82c686b_reset(void * opaque)
118edf79e66SHuacai Chen {
119edf79e66SHuacai Chen     PCIDevice *d = opaque;
120edf79e66SHuacai Chen     uint8_t *pci_conf = d->config;
121417349e6SGonglei     VT82C686BState *vt82c = VT82C686B_DEVICE(d);
122edf79e66SHuacai Chen 
123edf79e66SHuacai Chen     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
124edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
125edf79e66SHuacai Chen                  PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
126edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
127edf79e66SHuacai Chen 
128edf79e66SHuacai Chen     pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
129edf79e66SHuacai Chen     pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
130edf79e66SHuacai Chen     pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
131edf79e66SHuacai Chen     pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
132edf79e66SHuacai Chen     pci_conf[0x59] = 0x04;
133edf79e66SHuacai Chen     pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
134edf79e66SHuacai Chen     pci_conf[0x5f] = 0x04;
135edf79e66SHuacai Chen     pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
136edf79e66SHuacai Chen 
137edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe0] = 0x3c;
138edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe2] = 0x03;
139edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe3] = 0xfc;
140edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe6] = 0xde;
141edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe7] = 0xfe;
142edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe8] = 0xbe;
143edf79e66SHuacai Chen }
144edf79e66SHuacai Chen 
145edf79e66SHuacai Chen /* write config pci function0 registers. PCI-ISA bridge */
146edf79e66SHuacai Chen static void vt82c686b_write_config(PCIDevice * d, uint32_t address,
147edf79e66SHuacai Chen                                    uint32_t val, int len)
148edf79e66SHuacai Chen {
149417349e6SGonglei     VT82C686BState *vt686 = VT82C686B_DEVICE(d);
150edf79e66SHuacai Chen 
151edf79e66SHuacai Chen     DPRINTF("vt82c686b_write_config  address 0x%x  val 0x%x len 0x%x\n",
152edf79e66SHuacai Chen            address, val, len);
153edf79e66SHuacai Chen 
154edf79e66SHuacai Chen     pci_default_write_config(d, address, val, len);
155edf79e66SHuacai Chen     if (address == 0x85) {  /* enable or disable super IO configure */
156bcc37e24SJan Kiszka         memory_region_set_enabled(&vt686->superio, val & 0x2);
157edf79e66SHuacai Chen     }
158edf79e66SHuacai Chen }
159edf79e66SHuacai Chen 
160edf79e66SHuacai Chen #define ACPI_DBG_IO_ADDR  0xb044
161edf79e66SHuacai Chen 
162edf79e66SHuacai Chen typedef struct VT686PMState {
163edf79e66SHuacai Chen     PCIDevice dev;
164a2902821SGerd Hoffmann     MemoryRegion io;
165355bf2e5SGerd Hoffmann     ACPIREGS ar;
166edf79e66SHuacai Chen     APMState apm;
167edf79e66SHuacai Chen     PMSMBus smb;
168edf79e66SHuacai Chen     uint32_t smb_io_base;
169edf79e66SHuacai Chen } VT686PMState;
170edf79e66SHuacai Chen 
171edf79e66SHuacai Chen typedef struct VT686AC97State {
172edf79e66SHuacai Chen     PCIDevice dev;
173edf79e66SHuacai Chen } VT686AC97State;
174edf79e66SHuacai Chen 
175edf79e66SHuacai Chen typedef struct VT686MC97State {
176edf79e66SHuacai Chen     PCIDevice dev;
177edf79e66SHuacai Chen } VT686MC97State;
178edf79e66SHuacai Chen 
179417349e6SGonglei #define TYPE_VT82C686B_PM_DEVICE "VT82C686B_PM"
180417349e6SGonglei #define VT82C686B_PM_DEVICE(obj) \
181417349e6SGonglei     OBJECT_CHECK(VT686PMState, (obj), TYPE_VT82C686B_PM_DEVICE)
182417349e6SGonglei 
183417349e6SGonglei #define TYPE_VT82C686B_MC97_DEVICE "VT82C686B_MC97"
184417349e6SGonglei #define VT82C686B_MC97_DEVICE(obj) \
185417349e6SGonglei     OBJECT_CHECK(VT686MC97State, (obj), TYPE_VT82C686B_MC97_DEVICE)
186417349e6SGonglei 
187417349e6SGonglei #define TYPE_VT82C686B_AC97_DEVICE "VT82C686B_AC97"
188417349e6SGonglei #define VT82C686B_AC97_DEVICE(obj) \
189417349e6SGonglei     OBJECT_CHECK(VT686AC97State, (obj), TYPE_VT82C686B_AC97_DEVICE)
190417349e6SGonglei 
191edf79e66SHuacai Chen static void pm_update_sci(VT686PMState *s)
192edf79e66SHuacai Chen {
193edf79e66SHuacai Chen     int sci_level, pmsts;
194edf79e66SHuacai Chen 
1952886be1bSGerd Hoffmann     pmsts = acpi_pm1_evt_get_sts(&s->ar);
196355bf2e5SGerd Hoffmann     sci_level = (((pmsts & s->ar.pm1.evt.en) &
19704dc308fSIsaku Yamahata                   (ACPI_BITMASK_RT_CLOCK_ENABLE |
19804dc308fSIsaku Yamahata                    ACPI_BITMASK_POWER_BUTTON_ENABLE |
19904dc308fSIsaku Yamahata                    ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
20004dc308fSIsaku Yamahata                    ACPI_BITMASK_TIMER_ENABLE)) != 0);
2019e64f8a3SMarcel Apfelbaum     pci_set_irq(&s->dev, sci_level);
202edf79e66SHuacai Chen     /* schedule a timer interruption if needed */
203355bf2e5SGerd Hoffmann     acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
204a54d41a8SIsaku Yamahata                        !(pmsts & ACPI_BITMASK_TIMER_STATUS));
205edf79e66SHuacai Chen }
206edf79e66SHuacai Chen 
207355bf2e5SGerd Hoffmann static void pm_tmr_timer(ACPIREGS *ar)
208edf79e66SHuacai Chen {
209355bf2e5SGerd Hoffmann     VT686PMState *s = container_of(ar, VT686PMState, ar);
210edf79e66SHuacai Chen     pm_update_sci(s);
211edf79e66SHuacai Chen }
212edf79e66SHuacai Chen 
213edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s)
214edf79e66SHuacai Chen {
215edf79e66SHuacai Chen     uint32_t pm_io_base;
216edf79e66SHuacai Chen 
217edf79e66SHuacai Chen     pm_io_base = pci_get_long(s->dev.config + 0x40);
218edf79e66SHuacai Chen     pm_io_base &= 0xffc0;
219edf79e66SHuacai Chen 
220a2902821SGerd Hoffmann     memory_region_transaction_begin();
221a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1);
222a2902821SGerd Hoffmann     memory_region_set_address(&s->io, pm_io_base);
223a2902821SGerd Hoffmann     memory_region_transaction_commit();
224edf79e66SHuacai Chen }
225edf79e66SHuacai Chen 
226edf79e66SHuacai Chen static void pm_write_config(PCIDevice *d,
227edf79e66SHuacai Chen                             uint32_t address, uint32_t val, int len)
228edf79e66SHuacai Chen {
229edf79e66SHuacai Chen     DPRINTF("pm_write_config  address 0x%x  val 0x%x len 0x%x\n",
230edf79e66SHuacai Chen            address, val, len);
231edf79e66SHuacai Chen     pci_default_write_config(d, address, val, len);
232edf79e66SHuacai Chen }
233edf79e66SHuacai Chen 
234edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id)
235edf79e66SHuacai Chen {
236edf79e66SHuacai Chen     VT686PMState *s = opaque;
237edf79e66SHuacai Chen 
238edf79e66SHuacai Chen     pm_io_space_update(s);
239edf79e66SHuacai Chen     return 0;
240edf79e66SHuacai Chen }
241edf79e66SHuacai Chen 
242edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = {
243edf79e66SHuacai Chen     .name = "vt82c686b_pm",
244edf79e66SHuacai Chen     .version_id = 1,
245edf79e66SHuacai Chen     .minimum_version_id = 1,
246edf79e66SHuacai Chen     .post_load = vmstate_acpi_post_load,
247edf79e66SHuacai Chen     .fields = (VMStateField[]) {
248edf79e66SHuacai Chen         VMSTATE_PCI_DEVICE(dev, VT686PMState),
249355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState),
250355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState),
251355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState),
252edf79e66SHuacai Chen         VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState),
253e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState),
254355bf2e5SGerd Hoffmann         VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState),
255edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
256edf79e66SHuacai Chen     }
257edf79e66SHuacai Chen };
258edf79e66SHuacai Chen 
259edf79e66SHuacai Chen /*
260edf79e66SHuacai Chen  * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init()
261edf79e66SHuacai Chen  * just register a PCI device now, functionalities will be implemented later.
262edf79e66SHuacai Chen  */
263edf79e66SHuacai Chen 
2649af21dbeSMarkus Armbruster static void vt82c686b_ac97_realize(PCIDevice *dev, Error **errp)
265edf79e66SHuacai Chen {
266417349e6SGonglei     VT686AC97State *s = VT82C686B_AC97_DEVICE(dev);
267edf79e66SHuacai Chen     uint8_t *pci_conf = s->dev.config;
268edf79e66SHuacai Chen 
269edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
270edf79e66SHuacai Chen                  PCI_COMMAND_PARITY);
271edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST |
272edf79e66SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
273edf79e66SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
274edf79e66SHuacai Chen }
275edf79e66SHuacai Chen 
276edf79e66SHuacai Chen void vt82c686b_ac97_init(PCIBus *bus, int devfn)
277edf79e66SHuacai Chen {
278edf79e66SHuacai Chen     PCIDevice *dev;
279edf79e66SHuacai Chen 
280417349e6SGonglei     dev = pci_create(bus, devfn, TYPE_VT82C686B_AC97_DEVICE);
281edf79e66SHuacai Chen     qdev_init_nofail(&dev->qdev);
282edf79e66SHuacai Chen }
283edf79e66SHuacai Chen 
28440021f08SAnthony Liguori static void via_ac97_class_init(ObjectClass *klass, void *data)
28540021f08SAnthony Liguori {
28639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
28740021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
28840021f08SAnthony Liguori 
2899af21dbeSMarkus Armbruster     k->realize = vt82c686b_ac97_realize;
29040021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
29140021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_AC97;
29240021f08SAnthony Liguori     k->revision = 0x50;
29340021f08SAnthony Liguori     k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO;
294125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_SOUND, dc->categories);
29539bffca2SAnthony Liguori     dc->desc = "AC97";
29640021f08SAnthony Liguori }
29740021f08SAnthony Liguori 
2988c43a6f0SAndreas Färber static const TypeInfo via_ac97_info = {
299417349e6SGonglei     .name          = TYPE_VT82C686B_AC97_DEVICE,
30039bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
30139bffca2SAnthony Liguori     .instance_size = sizeof(VT686AC97State),
30240021f08SAnthony Liguori     .class_init    = via_ac97_class_init,
303fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
304fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
305fd3b02c8SEduardo Habkost         { },
306fd3b02c8SEduardo Habkost     },
307edf79e66SHuacai Chen };
308edf79e66SHuacai Chen 
3099af21dbeSMarkus Armbruster static void vt82c686b_mc97_realize(PCIDevice *dev, Error **errp)
310edf79e66SHuacai Chen {
311417349e6SGonglei     VT686MC97State *s = VT82C686B_MC97_DEVICE(dev);
312edf79e66SHuacai Chen     uint8_t *pci_conf = s->dev.config;
313edf79e66SHuacai Chen 
314edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
315edf79e66SHuacai Chen                  PCI_COMMAND_VGA_PALETTE);
316edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
317edf79e66SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
318edf79e66SHuacai Chen }
319edf79e66SHuacai Chen 
320edf79e66SHuacai Chen void vt82c686b_mc97_init(PCIBus *bus, int devfn)
321edf79e66SHuacai Chen {
322edf79e66SHuacai Chen     PCIDevice *dev;
323edf79e66SHuacai Chen 
324417349e6SGonglei     dev = pci_create(bus, devfn, TYPE_VT82C686B_MC97_DEVICE);
325edf79e66SHuacai Chen     qdev_init_nofail(&dev->qdev);
326edf79e66SHuacai Chen }
327edf79e66SHuacai Chen 
32840021f08SAnthony Liguori static void via_mc97_class_init(ObjectClass *klass, void *data)
32940021f08SAnthony Liguori {
33039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
33140021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
33240021f08SAnthony Liguori 
3339af21dbeSMarkus Armbruster     k->realize = vt82c686b_mc97_realize;
33440021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
33540021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_MC97;
33640021f08SAnthony Liguori     k->class_id = PCI_CLASS_COMMUNICATION_OTHER;
33740021f08SAnthony Liguori     k->revision = 0x30;
338125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
33939bffca2SAnthony Liguori     dc->desc = "MC97";
34040021f08SAnthony Liguori }
34140021f08SAnthony Liguori 
3428c43a6f0SAndreas Färber static const TypeInfo via_mc97_info = {
343417349e6SGonglei     .name          = TYPE_VT82C686B_MC97_DEVICE,
34439bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
34539bffca2SAnthony Liguori     .instance_size = sizeof(VT686MC97State),
34640021f08SAnthony Liguori     .class_init    = via_mc97_class_init,
347fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
348fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
349fd3b02c8SEduardo Habkost         { },
350fd3b02c8SEduardo Habkost     },
351edf79e66SHuacai Chen };
352edf79e66SHuacai Chen 
353edf79e66SHuacai Chen /* vt82c686 pm init */
3549af21dbeSMarkus Armbruster static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp)
355edf79e66SHuacai Chen {
356417349e6SGonglei     VT686PMState *s = VT82C686B_PM_DEVICE(dev);
357edf79e66SHuacai Chen     uint8_t *pci_conf;
358edf79e66SHuacai Chen 
359edf79e66SHuacai Chen     pci_conf = s->dev.config;
360edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, 0);
361edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
362edf79e66SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
363edf79e66SHuacai Chen 
364edf79e66SHuacai Chen     /* 0x48-0x4B is Power Management I/O Base */
365edf79e66SHuacai Chen     pci_set_long(pci_conf + 0x48, 0x00000001);
366edf79e66SHuacai Chen 
367edf79e66SHuacai Chen     /* SMB ports:0xeee0~0xeeef */
368edf79e66SHuacai Chen     s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0);
369edf79e66SHuacai Chen     pci_conf[0x90] = s->smb_io_base | 1;
370edf79e66SHuacai Chen     pci_conf[0x91] = s->smb_io_base >> 8;
371edf79e66SHuacai Chen     pci_conf[0xd2] = 0x90;
372*a30c34d2SPhilippe Mathieu-Daudé     pm_smbus_init(DEVICE(s), &s->smb, false);
373798512e5SGerd Hoffmann     memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io);
374edf79e66SHuacai Chen 
37542d8a3cfSJulien Grall     apm_init(dev, &s->apm, NULL, s);
376edf79e66SHuacai Chen 
3771437c94bSPaolo Bonzini     memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64);
378a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, false);
379a2902821SGerd Hoffmann     memory_region_add_subregion(get_system_io(), 0, &s->io);
380edf79e66SHuacai Chen 
38177d58b1eSGerd Hoffmann     acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
382b5a7c024SGerd Hoffmann     acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
3839a10bbb4SLaszlo Ersek     acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2);
384edf79e66SHuacai Chen }
385edf79e66SHuacai Chen 
386a5c82852SAndreas Färber I2CBus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
387edf79e66SHuacai Chen                           qemu_irq sci_irq)
388edf79e66SHuacai Chen {
389edf79e66SHuacai Chen     PCIDevice *dev;
390edf79e66SHuacai Chen     VT686PMState *s;
391edf79e66SHuacai Chen 
392417349e6SGonglei     dev = pci_create(bus, devfn, TYPE_VT82C686B_PM_DEVICE);
393edf79e66SHuacai Chen     qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base);
394edf79e66SHuacai Chen 
395417349e6SGonglei     s = VT82C686B_PM_DEVICE(dev);
396edf79e66SHuacai Chen 
397edf79e66SHuacai Chen     qdev_init_nofail(&dev->qdev);
398edf79e66SHuacai Chen 
399edf79e66SHuacai Chen     return s->smb.smbus;
400edf79e66SHuacai Chen }
401edf79e66SHuacai Chen 
40240021f08SAnthony Liguori static Property via_pm_properties[] = {
403edf79e66SHuacai Chen     DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0),
404edf79e66SHuacai Chen     DEFINE_PROP_END_OF_LIST(),
40540021f08SAnthony Liguori };
40640021f08SAnthony Liguori 
40740021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data)
40840021f08SAnthony Liguori {
40939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
41040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
41140021f08SAnthony Liguori 
4129af21dbeSMarkus Armbruster     k->realize = vt82c686b_pm_realize;
41340021f08SAnthony Liguori     k->config_write = pm_write_config;
41440021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
41540021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ACPI;
41640021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
41740021f08SAnthony Liguori     k->revision = 0x40;
41839bffca2SAnthony Liguori     dc->desc = "PM";
41939bffca2SAnthony Liguori     dc->vmsd = &vmstate_acpi;
420125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
42139bffca2SAnthony Liguori     dc->props = via_pm_properties;
422edf79e66SHuacai Chen }
42340021f08SAnthony Liguori 
4248c43a6f0SAndreas Färber static const TypeInfo via_pm_info = {
425417349e6SGonglei     .name          = TYPE_VT82C686B_PM_DEVICE,
42639bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
42739bffca2SAnthony Liguori     .instance_size = sizeof(VT686PMState),
42840021f08SAnthony Liguori     .class_init    = via_pm_class_init,
429fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
430fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
431fd3b02c8SEduardo Habkost         { },
432fd3b02c8SEduardo Habkost     },
433edf79e66SHuacai Chen };
434edf79e66SHuacai Chen 
435edf79e66SHuacai Chen static const VMStateDescription vmstate_via = {
436edf79e66SHuacai Chen     .name = "vt82c686b",
437edf79e66SHuacai Chen     .version_id = 1,
438edf79e66SHuacai Chen     .minimum_version_id = 1,
439edf79e66SHuacai Chen     .fields = (VMStateField[]) {
440edf79e66SHuacai Chen         VMSTATE_PCI_DEVICE(dev, VT82C686BState),
441edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
442edf79e66SHuacai Chen     }
443edf79e66SHuacai Chen };
444edf79e66SHuacai Chen 
445edf79e66SHuacai Chen /* init the PCI-to-ISA bridge */
4469af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp)
447edf79e66SHuacai Chen {
448417349e6SGonglei     VT82C686BState *vt82c = VT82C686B_DEVICE(d);
449edf79e66SHuacai Chen     uint8_t *pci_conf;
450bcc37e24SJan Kiszka     ISABus *isa_bus;
451edf79e66SHuacai Chen     uint8_t *wmask;
452edf79e66SHuacai Chen     int i;
453edf79e66SHuacai Chen 
454bb2ed009SHervé Poussineau     isa_bus = isa_bus_new(DEVICE(d), get_system_memory(),
455d10e5432SMarkus Armbruster                           pci_address_space_io(d), errp);
456d10e5432SMarkus Armbruster     if (!isa_bus) {
457d10e5432SMarkus Armbruster         return;
458d10e5432SMarkus Armbruster     }
459edf79e66SHuacai Chen 
460edf79e66SHuacai Chen     pci_conf = d->config;
461edf79e66SHuacai Chen     pci_config_set_prog_interface(pci_conf, 0x0);
462edf79e66SHuacai Chen 
463edf79e66SHuacai Chen     wmask = d->wmask;
464edf79e66SHuacai Chen     for (i = 0x00; i < 0xff; i++) {
465edf79e66SHuacai Chen        if (i<=0x03 || (i>=0x08 && i<=0x3f)) {
466edf79e66SHuacai Chen            wmask[i] = 0x00;
467edf79e66SHuacai Chen        }
468edf79e66SHuacai Chen     }
469edf79e66SHuacai Chen 
470db10ca90SPaolo Bonzini     memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops,
4712c9b15caSPaolo Bonzini                           &vt82c->superio_conf, "superio", 2);
472bcc37e24SJan Kiszka     memory_region_set_enabled(&vt82c->superio, false);
473bcc37e24SJan Kiszka     /* The floppy also uses 0x3f0 and 0x3f1.
474bcc37e24SJan Kiszka      * But we do not emulate a floppy, so just set it here. */
475bcc37e24SJan Kiszka     memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
476bcc37e24SJan Kiszka                                 &vt82c->superio);
477bcc37e24SJan Kiszka 
478edf79e66SHuacai Chen     qemu_register_reset(vt82c686b_reset, d);
479edf79e66SHuacai Chen }
480edf79e66SHuacai Chen 
481728d8910SPhilippe Mathieu-Daudé ISABus *vt82c686b_isa_init(PCIBus *bus, int devfn)
482edf79e66SHuacai Chen {
483edf79e66SHuacai Chen     PCIDevice *d;
484edf79e66SHuacai Chen 
485417349e6SGonglei     d = pci_create_simple_multifunction(bus, devfn, true,
486417349e6SGonglei                                         TYPE_VT82C686B_DEVICE);
487edf79e66SHuacai Chen 
4882ae0e48dSAndreas Färber     return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0"));
489edf79e66SHuacai Chen }
490edf79e66SHuacai Chen 
49140021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data)
49240021f08SAnthony Liguori {
49339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
49440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
49540021f08SAnthony Liguori 
4969af21dbeSMarkus Armbruster     k->realize = vt82c686b_realize;
49740021f08SAnthony Liguori     k->config_write = vt82c686b_write_config;
49840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
49940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
50040021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_ISA;
50140021f08SAnthony Liguori     k->revision = 0x40;
50239bffca2SAnthony Liguori     dc->desc = "ISA bridge";
50339bffca2SAnthony Liguori     dc->vmsd = &vmstate_via;
50404916ee9SMarkus Armbruster     /*
50504916ee9SMarkus Armbruster      * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
50604916ee9SMarkus Armbruster      * e.g. by mips_fulong2e_init()
50704916ee9SMarkus Armbruster      */
508e90f2a8cSEduardo Habkost     dc->user_creatable = false;
50940021f08SAnthony Liguori }
51040021f08SAnthony Liguori 
5118c43a6f0SAndreas Färber static const TypeInfo via_info = {
512417349e6SGonglei     .name          = TYPE_VT82C686B_DEVICE,
51339bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
51439bffca2SAnthony Liguori     .instance_size = sizeof(VT82C686BState),
51540021f08SAnthony Liguori     .class_init    = via_class_init,
516fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
517fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
518fd3b02c8SEduardo Habkost         { },
519fd3b02c8SEduardo Habkost     },
520edf79e66SHuacai Chen };
521edf79e66SHuacai Chen 
52298cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data)
52398cf824bSPhilippe Mathieu-Daudé {
52498cf824bSPhilippe Mathieu-Daudé     ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
52598cf824bSPhilippe Mathieu-Daudé 
52698cf824bSPhilippe Mathieu-Daudé     sc->serial.count = 2;
52798cf824bSPhilippe Mathieu-Daudé     sc->parallel.count = 1;
52898cf824bSPhilippe Mathieu-Daudé     sc->ide.count = 0;
52998cf824bSPhilippe Mathieu-Daudé     sc->floppy.count = 1;
53098cf824bSPhilippe Mathieu-Daudé }
53198cf824bSPhilippe Mathieu-Daudé 
53298cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = {
53398cf824bSPhilippe Mathieu-Daudé     .name          = TYPE_VT82C686B_SUPERIO,
53498cf824bSPhilippe Mathieu-Daudé     .parent        = TYPE_ISA_SUPERIO,
53598cf824bSPhilippe Mathieu-Daudé     .instance_size = sizeof(ISASuperIODevice),
53698cf824bSPhilippe Mathieu-Daudé     .class_size    = sizeof(ISASuperIOClass),
53798cf824bSPhilippe Mathieu-Daudé     .class_init    = vt82c686b_superio_class_init,
53898cf824bSPhilippe Mathieu-Daudé };
53998cf824bSPhilippe Mathieu-Daudé 
54083f7d43aSAndreas Färber static void vt82c686b_register_types(void)
541edf79e66SHuacai Chen {
54283f7d43aSAndreas Färber     type_register_static(&via_ac97_info);
54383f7d43aSAndreas Färber     type_register_static(&via_mc97_info);
54483f7d43aSAndreas Färber     type_register_static(&via_pm_info);
54598cf824bSPhilippe Mathieu-Daudé     type_register_static(&via_superio_info);
54639bffca2SAnthony Liguori     type_register_static(&via_info);
547edf79e66SHuacai Chen }
54883f7d43aSAndreas Färber 
54983f7d43aSAndreas Färber type_init(vt82c686b_register_types)
550