xref: /qemu/hw/isa/vt82c686.c (revision 9feb8adeaa850d15b930c30f22c1ed2f2f695172)
1edf79e66SHuacai Chen /*
2edf79e66SHuacai Chen  * VT82C686B south bridge support
3edf79e66SHuacai Chen  *
4edf79e66SHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5edf79e66SHuacai Chen  * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6edf79e66SHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7edf79e66SHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11edf79e66SHuacai Chen  */
12edf79e66SHuacai Chen 
1383c9f4caSPaolo Bonzini #include "hw/hw.h"
140d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
150d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h"
160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
170d09e41aSPaolo Bonzini #include "hw/i2c/smbus.h"
1883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
190d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
2083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
210d09e41aSPaolo Bonzini #include "hw/mips/mips.h"
220d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
230d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
240d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h"
259c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
261de7afc9SPaolo Bonzini #include "qemu/timer.h"
27022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
28edf79e66SHuacai Chen 
29edf79e66SHuacai Chen //#define DEBUG_VT82C686B
30edf79e66SHuacai Chen 
31edf79e66SHuacai Chen #ifdef DEBUG_VT82C686B
32edf79e66SHuacai Chen #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__)
33edf79e66SHuacai Chen #else
34edf79e66SHuacai Chen #define DPRINTF(fmt, ...)
35edf79e66SHuacai Chen #endif
36edf79e66SHuacai Chen 
37edf79e66SHuacai Chen typedef struct SuperIOConfig
38edf79e66SHuacai Chen {
39*9feb8adeSPaolo Bonzini     uint8_t config[0x100];
40edf79e66SHuacai Chen     uint8_t index;
41edf79e66SHuacai Chen     uint8_t data;
42edf79e66SHuacai Chen } SuperIOConfig;
43edf79e66SHuacai Chen 
44edf79e66SHuacai Chen typedef struct VT82C686BState {
45edf79e66SHuacai Chen     PCIDevice dev;
46bcc37e24SJan Kiszka     MemoryRegion superio;
47edf79e66SHuacai Chen     SuperIOConfig superio_conf;
48edf79e66SHuacai Chen } VT82C686BState;
49edf79e66SHuacai Chen 
50bcc37e24SJan Kiszka static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data,
51bcc37e24SJan Kiszka                                   unsigned size)
52edf79e66SHuacai Chen {
53edf79e66SHuacai Chen     SuperIOConfig *superio_conf = opaque;
54edf79e66SHuacai Chen 
55edf79e66SHuacai Chen     DPRINTF("superio_ioport_writeb  address 0x%x  val 0x%x\n", addr, data);
56edf79e66SHuacai Chen     if (addr == 0x3f0) {
57edf79e66SHuacai Chen         superio_conf->index = data & 0xff;
58edf79e66SHuacai Chen     } else {
59b196d969Szhanghailiang         bool can_write = true;
60edf79e66SHuacai Chen         /* 0x3f1 */
61edf79e66SHuacai Chen         switch (superio_conf->index) {
62edf79e66SHuacai Chen         case 0x00 ... 0xdf:
63edf79e66SHuacai Chen         case 0xe4:
64edf79e66SHuacai Chen         case 0xe5:
65edf79e66SHuacai Chen         case 0xe9 ... 0xed:
66edf79e66SHuacai Chen         case 0xf3:
67edf79e66SHuacai Chen         case 0xf5:
68edf79e66SHuacai Chen         case 0xf7:
69edf79e66SHuacai Chen         case 0xf9 ... 0xfb:
70edf79e66SHuacai Chen         case 0xfd ... 0xff:
71b196d969Szhanghailiang             can_write = false;
72edf79e66SHuacai Chen             break;
73edf79e66SHuacai Chen         case 0xe7:
74edf79e66SHuacai Chen             if ((data & 0xff) != 0xfe) {
75b196d969Szhanghailiang                 DPRINTF("change uart 1 base. unsupported yet\n");
76b196d969Szhanghailiang                 can_write = false;
77edf79e66SHuacai Chen             }
78edf79e66SHuacai Chen             break;
79edf79e66SHuacai Chen         case 0xe8:
80edf79e66SHuacai Chen             if ((data & 0xff) != 0xbe) {
81b196d969Szhanghailiang                 DPRINTF("change uart 2 base. unsupported yet\n");
82b196d969Szhanghailiang                 can_write = false;
83edf79e66SHuacai Chen             }
84edf79e66SHuacai Chen             break;
85edf79e66SHuacai Chen         default:
86b196d969Szhanghailiang             break;
87b196d969Szhanghailiang 
88b196d969Szhanghailiang         }
89b196d969Szhanghailiang         if (can_write) {
90edf79e66SHuacai Chen             superio_conf->config[superio_conf->index] = data & 0xff;
91edf79e66SHuacai Chen         }
92edf79e66SHuacai Chen     }
93edf79e66SHuacai Chen }
94edf79e66SHuacai Chen 
95bcc37e24SJan Kiszka static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size)
96edf79e66SHuacai Chen {
97edf79e66SHuacai Chen     SuperIOConfig *superio_conf = opaque;
98edf79e66SHuacai Chen 
99edf79e66SHuacai Chen     DPRINTF("superio_ioport_readb  address 0x%x\n", addr);
100edf79e66SHuacai Chen     return (superio_conf->config[superio_conf->index]);
101edf79e66SHuacai Chen }
102edf79e66SHuacai Chen 
103bcc37e24SJan Kiszka static const MemoryRegionOps superio_ops = {
104bcc37e24SJan Kiszka     .read = superio_ioport_readb,
105bcc37e24SJan Kiszka     .write = superio_ioport_writeb,
106bcc37e24SJan Kiszka     .endianness = DEVICE_NATIVE_ENDIAN,
107bcc37e24SJan Kiszka     .impl = {
108bcc37e24SJan Kiszka         .min_access_size = 1,
109bcc37e24SJan Kiszka         .max_access_size = 1,
110bcc37e24SJan Kiszka     },
111bcc37e24SJan Kiszka };
112bcc37e24SJan Kiszka 
113edf79e66SHuacai Chen static void vt82c686b_reset(void * opaque)
114edf79e66SHuacai Chen {
115edf79e66SHuacai Chen     PCIDevice *d = opaque;
116edf79e66SHuacai Chen     uint8_t *pci_conf = d->config;
117edf79e66SHuacai Chen     VT82C686BState *vt82c = DO_UPCAST(VT82C686BState, dev, d);
118edf79e66SHuacai Chen 
119edf79e66SHuacai Chen     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
120edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
121edf79e66SHuacai Chen                  PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
122edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
123edf79e66SHuacai Chen 
124edf79e66SHuacai Chen     pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
125edf79e66SHuacai Chen     pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
126edf79e66SHuacai Chen     pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
127edf79e66SHuacai Chen     pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
128edf79e66SHuacai Chen     pci_conf[0x59] = 0x04;
129edf79e66SHuacai Chen     pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
130edf79e66SHuacai Chen     pci_conf[0x5f] = 0x04;
131edf79e66SHuacai Chen     pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
132edf79e66SHuacai Chen 
133edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe0] = 0x3c;
134edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe2] = 0x03;
135edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe3] = 0xfc;
136edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe6] = 0xde;
137edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe7] = 0xfe;
138edf79e66SHuacai Chen     vt82c->superio_conf.config[0xe8] = 0xbe;
139edf79e66SHuacai Chen }
140edf79e66SHuacai Chen 
141edf79e66SHuacai Chen /* write config pci function0 registers. PCI-ISA bridge */
142edf79e66SHuacai Chen static void vt82c686b_write_config(PCIDevice * d, uint32_t address,
143edf79e66SHuacai Chen                                    uint32_t val, int len)
144edf79e66SHuacai Chen {
145edf79e66SHuacai Chen     VT82C686BState *vt686 = DO_UPCAST(VT82C686BState, dev, d);
146edf79e66SHuacai Chen 
147edf79e66SHuacai Chen     DPRINTF("vt82c686b_write_config  address 0x%x  val 0x%x len 0x%x\n",
148edf79e66SHuacai Chen            address, val, len);
149edf79e66SHuacai Chen 
150edf79e66SHuacai Chen     pci_default_write_config(d, address, val, len);
151edf79e66SHuacai Chen     if (address == 0x85) {  /* enable or disable super IO configure */
152bcc37e24SJan Kiszka         memory_region_set_enabled(&vt686->superio, val & 0x2);
153edf79e66SHuacai Chen     }
154edf79e66SHuacai Chen }
155edf79e66SHuacai Chen 
156edf79e66SHuacai Chen #define ACPI_DBG_IO_ADDR  0xb044
157edf79e66SHuacai Chen 
158edf79e66SHuacai Chen typedef struct VT686PMState {
159edf79e66SHuacai Chen     PCIDevice dev;
160a2902821SGerd Hoffmann     MemoryRegion io;
161355bf2e5SGerd Hoffmann     ACPIREGS ar;
162edf79e66SHuacai Chen     APMState apm;
163edf79e66SHuacai Chen     PMSMBus smb;
164edf79e66SHuacai Chen     uint32_t smb_io_base;
165edf79e66SHuacai Chen } VT686PMState;
166edf79e66SHuacai Chen 
167edf79e66SHuacai Chen typedef struct VT686AC97State {
168edf79e66SHuacai Chen     PCIDevice dev;
169edf79e66SHuacai Chen } VT686AC97State;
170edf79e66SHuacai Chen 
171edf79e66SHuacai Chen typedef struct VT686MC97State {
172edf79e66SHuacai Chen     PCIDevice dev;
173edf79e66SHuacai Chen } VT686MC97State;
174edf79e66SHuacai Chen 
175edf79e66SHuacai Chen static void pm_update_sci(VT686PMState *s)
176edf79e66SHuacai Chen {
177edf79e66SHuacai Chen     int sci_level, pmsts;
178edf79e66SHuacai Chen 
1792886be1bSGerd Hoffmann     pmsts = acpi_pm1_evt_get_sts(&s->ar);
180355bf2e5SGerd Hoffmann     sci_level = (((pmsts & s->ar.pm1.evt.en) &
18104dc308fSIsaku Yamahata                   (ACPI_BITMASK_RT_CLOCK_ENABLE |
18204dc308fSIsaku Yamahata                    ACPI_BITMASK_POWER_BUTTON_ENABLE |
18304dc308fSIsaku Yamahata                    ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
18404dc308fSIsaku Yamahata                    ACPI_BITMASK_TIMER_ENABLE)) != 0);
1859e64f8a3SMarcel Apfelbaum     pci_set_irq(&s->dev, sci_level);
186edf79e66SHuacai Chen     /* schedule a timer interruption if needed */
187355bf2e5SGerd Hoffmann     acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
188a54d41a8SIsaku Yamahata                        !(pmsts & ACPI_BITMASK_TIMER_STATUS));
189edf79e66SHuacai Chen }
190edf79e66SHuacai Chen 
191355bf2e5SGerd Hoffmann static void pm_tmr_timer(ACPIREGS *ar)
192edf79e66SHuacai Chen {
193355bf2e5SGerd Hoffmann     VT686PMState *s = container_of(ar, VT686PMState, ar);
194edf79e66SHuacai Chen     pm_update_sci(s);
195edf79e66SHuacai Chen }
196edf79e66SHuacai Chen 
197edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s)
198edf79e66SHuacai Chen {
199edf79e66SHuacai Chen     uint32_t pm_io_base;
200edf79e66SHuacai Chen 
201edf79e66SHuacai Chen     pm_io_base = pci_get_long(s->dev.config + 0x40);
202edf79e66SHuacai Chen     pm_io_base &= 0xffc0;
203edf79e66SHuacai Chen 
204a2902821SGerd Hoffmann     memory_region_transaction_begin();
205a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1);
206a2902821SGerd Hoffmann     memory_region_set_address(&s->io, pm_io_base);
207a2902821SGerd Hoffmann     memory_region_transaction_commit();
208edf79e66SHuacai Chen }
209edf79e66SHuacai Chen 
210edf79e66SHuacai Chen static void pm_write_config(PCIDevice *d,
211edf79e66SHuacai Chen                             uint32_t address, uint32_t val, int len)
212edf79e66SHuacai Chen {
213edf79e66SHuacai Chen     DPRINTF("pm_write_config  address 0x%x  val 0x%x len 0x%x\n",
214edf79e66SHuacai Chen            address, val, len);
215edf79e66SHuacai Chen     pci_default_write_config(d, address, val, len);
216edf79e66SHuacai Chen }
217edf79e66SHuacai Chen 
218edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id)
219edf79e66SHuacai Chen {
220edf79e66SHuacai Chen     VT686PMState *s = opaque;
221edf79e66SHuacai Chen 
222edf79e66SHuacai Chen     pm_io_space_update(s);
223edf79e66SHuacai Chen     return 0;
224edf79e66SHuacai Chen }
225edf79e66SHuacai Chen 
226edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = {
227edf79e66SHuacai Chen     .name = "vt82c686b_pm",
228edf79e66SHuacai Chen     .version_id = 1,
229edf79e66SHuacai Chen     .minimum_version_id = 1,
230edf79e66SHuacai Chen     .post_load = vmstate_acpi_post_load,
231edf79e66SHuacai Chen     .fields = (VMStateField[]) {
232edf79e66SHuacai Chen         VMSTATE_PCI_DEVICE(dev, VT686PMState),
233355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState),
234355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState),
235355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState),
236edf79e66SHuacai Chen         VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState),
237355bf2e5SGerd Hoffmann         VMSTATE_TIMER(ar.tmr.timer, VT686PMState),
238355bf2e5SGerd Hoffmann         VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState),
239edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
240edf79e66SHuacai Chen     }
241edf79e66SHuacai Chen };
242edf79e66SHuacai Chen 
243edf79e66SHuacai Chen /*
244edf79e66SHuacai Chen  * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init()
245edf79e66SHuacai Chen  * just register a PCI device now, functionalities will be implemented later.
246edf79e66SHuacai Chen  */
247edf79e66SHuacai Chen 
248edf79e66SHuacai Chen static int vt82c686b_ac97_initfn(PCIDevice *dev)
249edf79e66SHuacai Chen {
250edf79e66SHuacai Chen     VT686AC97State *s = DO_UPCAST(VT686AC97State, dev, dev);
251edf79e66SHuacai Chen     uint8_t *pci_conf = s->dev.config;
252edf79e66SHuacai Chen 
253edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
254edf79e66SHuacai Chen                  PCI_COMMAND_PARITY);
255edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST |
256edf79e66SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
257edf79e66SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
258edf79e66SHuacai Chen 
259edf79e66SHuacai Chen     return 0;
260edf79e66SHuacai Chen }
261edf79e66SHuacai Chen 
262edf79e66SHuacai Chen void vt82c686b_ac97_init(PCIBus *bus, int devfn)
263edf79e66SHuacai Chen {
264edf79e66SHuacai Chen     PCIDevice *dev;
265edf79e66SHuacai Chen 
266edf79e66SHuacai Chen     dev = pci_create(bus, devfn, "VT82C686B_AC97");
267edf79e66SHuacai Chen     qdev_init_nofail(&dev->qdev);
268edf79e66SHuacai Chen }
269edf79e66SHuacai Chen 
27040021f08SAnthony Liguori static void via_ac97_class_init(ObjectClass *klass, void *data)
27140021f08SAnthony Liguori {
27239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
27340021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
27440021f08SAnthony Liguori 
27540021f08SAnthony Liguori     k->init = vt82c686b_ac97_initfn;
27640021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
27740021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_AC97;
27840021f08SAnthony Liguori     k->revision = 0x50;
27940021f08SAnthony Liguori     k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO;
280125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_SOUND, dc->categories);
28139bffca2SAnthony Liguori     dc->desc = "AC97";
28240021f08SAnthony Liguori }
28340021f08SAnthony Liguori 
2848c43a6f0SAndreas Färber static const TypeInfo via_ac97_info = {
28540021f08SAnthony Liguori     .name          = "VT82C686B_AC97",
28639bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
28739bffca2SAnthony Liguori     .instance_size = sizeof(VT686AC97State),
28840021f08SAnthony Liguori     .class_init    = via_ac97_class_init,
289edf79e66SHuacai Chen };
290edf79e66SHuacai Chen 
291edf79e66SHuacai Chen static int vt82c686b_mc97_initfn(PCIDevice *dev)
292edf79e66SHuacai Chen {
293edf79e66SHuacai Chen     VT686MC97State *s = DO_UPCAST(VT686MC97State, dev, dev);
294edf79e66SHuacai Chen     uint8_t *pci_conf = s->dev.config;
295edf79e66SHuacai Chen 
296edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
297edf79e66SHuacai Chen                  PCI_COMMAND_VGA_PALETTE);
298edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
299edf79e66SHuacai Chen     pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
300edf79e66SHuacai Chen 
301edf79e66SHuacai Chen     return 0;
302edf79e66SHuacai Chen }
303edf79e66SHuacai Chen 
304edf79e66SHuacai Chen void vt82c686b_mc97_init(PCIBus *bus, int devfn)
305edf79e66SHuacai Chen {
306edf79e66SHuacai Chen     PCIDevice *dev;
307edf79e66SHuacai Chen 
308edf79e66SHuacai Chen     dev = pci_create(bus, devfn, "VT82C686B_MC97");
309edf79e66SHuacai Chen     qdev_init_nofail(&dev->qdev);
310edf79e66SHuacai Chen }
311edf79e66SHuacai Chen 
31240021f08SAnthony Liguori static void via_mc97_class_init(ObjectClass *klass, void *data)
31340021f08SAnthony Liguori {
31439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
31540021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
31640021f08SAnthony Liguori 
31740021f08SAnthony Liguori     k->init = vt82c686b_mc97_initfn;
31840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
31940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_MC97;
32040021f08SAnthony Liguori     k->class_id = PCI_CLASS_COMMUNICATION_OTHER;
32140021f08SAnthony Liguori     k->revision = 0x30;
322125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
32339bffca2SAnthony Liguori     dc->desc = "MC97";
32440021f08SAnthony Liguori }
32540021f08SAnthony Liguori 
3268c43a6f0SAndreas Färber static const TypeInfo via_mc97_info = {
32740021f08SAnthony Liguori     .name          = "VT82C686B_MC97",
32839bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
32939bffca2SAnthony Liguori     .instance_size = sizeof(VT686MC97State),
33040021f08SAnthony Liguori     .class_init    = via_mc97_class_init,
331edf79e66SHuacai Chen };
332edf79e66SHuacai Chen 
333edf79e66SHuacai Chen /* vt82c686 pm init */
334edf79e66SHuacai Chen static int vt82c686b_pm_initfn(PCIDevice *dev)
335edf79e66SHuacai Chen {
336edf79e66SHuacai Chen     VT686PMState *s = DO_UPCAST(VT686PMState, dev, dev);
337edf79e66SHuacai Chen     uint8_t *pci_conf;
338edf79e66SHuacai Chen 
339edf79e66SHuacai Chen     pci_conf = s->dev.config;
340edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, 0);
341edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
342edf79e66SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
343edf79e66SHuacai Chen 
344edf79e66SHuacai Chen     /* 0x48-0x4B is Power Management I/O Base */
345edf79e66SHuacai Chen     pci_set_long(pci_conf + 0x48, 0x00000001);
346edf79e66SHuacai Chen 
347edf79e66SHuacai Chen     /* SMB ports:0xeee0~0xeeef */
348edf79e66SHuacai Chen     s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0);
349edf79e66SHuacai Chen     pci_conf[0x90] = s->smb_io_base | 1;
350edf79e66SHuacai Chen     pci_conf[0x91] = s->smb_io_base >> 8;
351edf79e66SHuacai Chen     pci_conf[0xd2] = 0x90;
352798512e5SGerd Hoffmann     pm_smbus_init(&s->dev.qdev, &s->smb);
353798512e5SGerd Hoffmann     memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io);
354edf79e66SHuacai Chen 
35542d8a3cfSJulien Grall     apm_init(dev, &s->apm, NULL, s);
356edf79e66SHuacai Chen 
3571437c94bSPaolo Bonzini     memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64);
358a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, false);
359a2902821SGerd Hoffmann     memory_region_add_subregion(get_system_io(), 0, &s->io);
360edf79e66SHuacai Chen 
36177d58b1eSGerd Hoffmann     acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
362b5a7c024SGerd Hoffmann     acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
363560e6396SBruce Rogers     acpi_pm1_cnt_init(&s->ar, &s->io, 2);
364edf79e66SHuacai Chen 
365edf79e66SHuacai Chen     return 0;
366edf79e66SHuacai Chen }
367edf79e66SHuacai Chen 
368a5c82852SAndreas Färber I2CBus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
369edf79e66SHuacai Chen                           qemu_irq sci_irq)
370edf79e66SHuacai Chen {
371edf79e66SHuacai Chen     PCIDevice *dev;
372edf79e66SHuacai Chen     VT686PMState *s;
373edf79e66SHuacai Chen 
374edf79e66SHuacai Chen     dev = pci_create(bus, devfn, "VT82C686B_PM");
375edf79e66SHuacai Chen     qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base);
376edf79e66SHuacai Chen 
377edf79e66SHuacai Chen     s = DO_UPCAST(VT686PMState, dev, dev);
378edf79e66SHuacai Chen 
379edf79e66SHuacai Chen     qdev_init_nofail(&dev->qdev);
380edf79e66SHuacai Chen 
381edf79e66SHuacai Chen     return s->smb.smbus;
382edf79e66SHuacai Chen }
383edf79e66SHuacai Chen 
38440021f08SAnthony Liguori static Property via_pm_properties[] = {
385edf79e66SHuacai Chen     DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0),
386edf79e66SHuacai Chen     DEFINE_PROP_END_OF_LIST(),
38740021f08SAnthony Liguori };
38840021f08SAnthony Liguori 
38940021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data)
39040021f08SAnthony Liguori {
39139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
39240021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
39340021f08SAnthony Liguori 
39440021f08SAnthony Liguori     k->init = vt82c686b_pm_initfn;
39540021f08SAnthony Liguori     k->config_write = pm_write_config;
39640021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
39740021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ACPI;
39840021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
39940021f08SAnthony Liguori     k->revision = 0x40;
40039bffca2SAnthony Liguori     dc->desc = "PM";
40139bffca2SAnthony Liguori     dc->vmsd = &vmstate_acpi;
402125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
40339bffca2SAnthony Liguori     dc->props = via_pm_properties;
404edf79e66SHuacai Chen }
40540021f08SAnthony Liguori 
4068c43a6f0SAndreas Färber static const TypeInfo via_pm_info = {
40740021f08SAnthony Liguori     .name          = "VT82C686B_PM",
40839bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
40939bffca2SAnthony Liguori     .instance_size = sizeof(VT686PMState),
41040021f08SAnthony Liguori     .class_init    = via_pm_class_init,
411edf79e66SHuacai Chen };
412edf79e66SHuacai Chen 
413edf79e66SHuacai Chen static const VMStateDescription vmstate_via = {
414edf79e66SHuacai Chen     .name = "vt82c686b",
415edf79e66SHuacai Chen     .version_id = 1,
416edf79e66SHuacai Chen     .minimum_version_id = 1,
417edf79e66SHuacai Chen     .fields = (VMStateField[]) {
418edf79e66SHuacai Chen         VMSTATE_PCI_DEVICE(dev, VT82C686BState),
419edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
420edf79e66SHuacai Chen     }
421edf79e66SHuacai Chen };
422edf79e66SHuacai Chen 
423edf79e66SHuacai Chen /* init the PCI-to-ISA bridge */
424edf79e66SHuacai Chen static int vt82c686b_initfn(PCIDevice *d)
425edf79e66SHuacai Chen {
426bcc37e24SJan Kiszka     VT82C686BState *vt82c = DO_UPCAST(VT82C686BState, dev, d);
427edf79e66SHuacai Chen     uint8_t *pci_conf;
428bcc37e24SJan Kiszka     ISABus *isa_bus;
429edf79e66SHuacai Chen     uint8_t *wmask;
430edf79e66SHuacai Chen     int i;
431edf79e66SHuacai Chen 
432bcc37e24SJan Kiszka     isa_bus = isa_bus_new(&d->qdev, pci_address_space_io(d));
433edf79e66SHuacai Chen 
434edf79e66SHuacai Chen     pci_conf = d->config;
435edf79e66SHuacai Chen     pci_config_set_prog_interface(pci_conf, 0x0);
436edf79e66SHuacai Chen 
437edf79e66SHuacai Chen     wmask = d->wmask;
438edf79e66SHuacai Chen     for (i = 0x00; i < 0xff; i++) {
439edf79e66SHuacai Chen        if (i<=0x03 || (i>=0x08 && i<=0x3f)) {
440edf79e66SHuacai Chen            wmask[i] = 0x00;
441edf79e66SHuacai Chen        }
442edf79e66SHuacai Chen     }
443edf79e66SHuacai Chen 
444db10ca90SPaolo Bonzini     memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops,
4452c9b15caSPaolo Bonzini                           &vt82c->superio_conf, "superio", 2);
446bcc37e24SJan Kiszka     memory_region_set_enabled(&vt82c->superio, false);
447bcc37e24SJan Kiszka     /* The floppy also uses 0x3f0 and 0x3f1.
448bcc37e24SJan Kiszka      * But we do not emulate a floppy, so just set it here. */
449bcc37e24SJan Kiszka     memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
450bcc37e24SJan Kiszka                                 &vt82c->superio);
451bcc37e24SJan Kiszka 
452edf79e66SHuacai Chen     qemu_register_reset(vt82c686b_reset, d);
453edf79e66SHuacai Chen 
454edf79e66SHuacai Chen     return 0;
455edf79e66SHuacai Chen }
456edf79e66SHuacai Chen 
457c9940edbSHervé Poussineau ISABus *vt82c686b_init(PCIBus *bus, int devfn)
458edf79e66SHuacai Chen {
459edf79e66SHuacai Chen     PCIDevice *d;
460edf79e66SHuacai Chen 
461aa5fb7b3SIsaku Yamahata     d = pci_create_simple_multifunction(bus, devfn, true, "VT82C686B");
462edf79e66SHuacai Chen 
4632ae0e48dSAndreas Färber     return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0"));
464edf79e66SHuacai Chen }
465edf79e66SHuacai Chen 
46640021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data)
46740021f08SAnthony Liguori {
46839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
46940021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
47040021f08SAnthony Liguori 
47140021f08SAnthony Liguori     k->init = vt82c686b_initfn;
47240021f08SAnthony Liguori     k->config_write = vt82c686b_write_config;
47340021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
47440021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
47540021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_ISA;
47640021f08SAnthony Liguori     k->revision = 0x40;
47739bffca2SAnthony Liguori     dc->desc = "ISA bridge";
47839bffca2SAnthony Liguori     dc->vmsd = &vmstate_via;
47904916ee9SMarkus Armbruster     /*
48004916ee9SMarkus Armbruster      * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
48104916ee9SMarkus Armbruster      * e.g. by mips_fulong2e_init()
48204916ee9SMarkus Armbruster      */
48304916ee9SMarkus Armbruster     dc->cannot_instantiate_with_device_add_yet = true;
48440021f08SAnthony Liguori }
48540021f08SAnthony Liguori 
4868c43a6f0SAndreas Färber static const TypeInfo via_info = {
48740021f08SAnthony Liguori     .name          = "VT82C686B",
48839bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
48939bffca2SAnthony Liguori     .instance_size = sizeof(VT82C686BState),
49040021f08SAnthony Liguori     .class_init    = via_class_init,
491edf79e66SHuacai Chen };
492edf79e66SHuacai Chen 
49383f7d43aSAndreas Färber static void vt82c686b_register_types(void)
494edf79e66SHuacai Chen {
49583f7d43aSAndreas Färber     type_register_static(&via_ac97_info);
49683f7d43aSAndreas Färber     type_register_static(&via_mc97_info);
49783f7d43aSAndreas Färber     type_register_static(&via_pm_info);
49839bffca2SAnthony Liguori     type_register_static(&via_info);
499edf79e66SHuacai Chen }
50083f7d43aSAndreas Färber 
50183f7d43aSAndreas Färber type_init(vt82c686b_register_types)
502