1edf79e66SHuacai Chen /* 2edf79e66SHuacai Chen * VT82C686B south bridge support 3edf79e66SHuacai Chen * 4edf79e66SHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5edf79e66SHuacai Chen * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) 6edf79e66SHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 7edf79e66SHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11edf79e66SHuacai Chen */ 12edf79e66SHuacai Chen 130430891cSPeter Maydell #include "qemu/osdep.h" 1483c9f4caSPaolo Bonzini #include "hw/hw.h" 150d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h" 160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 170d09e41aSPaolo Bonzini #include "hw/i2c/smbus.h" 1883c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 190d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 20*98cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h" 2183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 220d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 230d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 240d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 250d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h" 269c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 271de7afc9SPaolo Bonzini #include "qemu/timer.h" 28022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 29edf79e66SHuacai Chen 30edf79e66SHuacai Chen //#define DEBUG_VT82C686B 31edf79e66SHuacai Chen 32edf79e66SHuacai Chen #ifdef DEBUG_VT82C686B 33a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 34edf79e66SHuacai Chen #else 35edf79e66SHuacai Chen #define DPRINTF(fmt, ...) 36edf79e66SHuacai Chen #endif 37edf79e66SHuacai Chen 38edf79e66SHuacai Chen typedef struct SuperIOConfig 39edf79e66SHuacai Chen { 409feb8adeSPaolo Bonzini uint8_t config[0x100]; 41edf79e66SHuacai Chen uint8_t index; 42edf79e66SHuacai Chen uint8_t data; 43edf79e66SHuacai Chen } SuperIOConfig; 44edf79e66SHuacai Chen 45edf79e66SHuacai Chen typedef struct VT82C686BState { 46edf79e66SHuacai Chen PCIDevice dev; 47bcc37e24SJan Kiszka MemoryRegion superio; 48edf79e66SHuacai Chen SuperIOConfig superio_conf; 49edf79e66SHuacai Chen } VT82C686BState; 50edf79e66SHuacai Chen 51417349e6SGonglei #define TYPE_VT82C686B_DEVICE "VT82C686B" 52417349e6SGonglei #define VT82C686B_DEVICE(obj) \ 53417349e6SGonglei OBJECT_CHECK(VT82C686BState, (obj), TYPE_VT82C686B_DEVICE) 54417349e6SGonglei 55bcc37e24SJan Kiszka static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data, 56bcc37e24SJan Kiszka unsigned size) 57edf79e66SHuacai Chen { 58edf79e66SHuacai Chen SuperIOConfig *superio_conf = opaque; 59edf79e66SHuacai Chen 60edf79e66SHuacai Chen DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data); 61edf79e66SHuacai Chen if (addr == 0x3f0) { 62edf79e66SHuacai Chen superio_conf->index = data & 0xff; 63edf79e66SHuacai Chen } else { 64b196d969Szhanghailiang bool can_write = true; 65edf79e66SHuacai Chen /* 0x3f1 */ 66edf79e66SHuacai Chen switch (superio_conf->index) { 67edf79e66SHuacai Chen case 0x00 ... 0xdf: 68edf79e66SHuacai Chen case 0xe4: 69edf79e66SHuacai Chen case 0xe5: 70edf79e66SHuacai Chen case 0xe9 ... 0xed: 71edf79e66SHuacai Chen case 0xf3: 72edf79e66SHuacai Chen case 0xf5: 73edf79e66SHuacai Chen case 0xf7: 74edf79e66SHuacai Chen case 0xf9 ... 0xfb: 75edf79e66SHuacai Chen case 0xfd ... 0xff: 76b196d969Szhanghailiang can_write = false; 77edf79e66SHuacai Chen break; 78edf79e66SHuacai Chen case 0xe7: 79edf79e66SHuacai Chen if ((data & 0xff) != 0xfe) { 80b196d969Szhanghailiang DPRINTF("change uart 1 base. unsupported yet\n"); 81b196d969Szhanghailiang can_write = false; 82edf79e66SHuacai Chen } 83edf79e66SHuacai Chen break; 84edf79e66SHuacai Chen case 0xe8: 85edf79e66SHuacai Chen if ((data & 0xff) != 0xbe) { 86b196d969Szhanghailiang DPRINTF("change uart 2 base. unsupported yet\n"); 87b196d969Szhanghailiang can_write = false; 88edf79e66SHuacai Chen } 89edf79e66SHuacai Chen break; 90edf79e66SHuacai Chen default: 91b196d969Szhanghailiang break; 92b196d969Szhanghailiang 93b196d969Szhanghailiang } 94b196d969Szhanghailiang if (can_write) { 95edf79e66SHuacai Chen superio_conf->config[superio_conf->index] = data & 0xff; 96edf79e66SHuacai Chen } 97edf79e66SHuacai Chen } 98edf79e66SHuacai Chen } 99edf79e66SHuacai Chen 100bcc37e24SJan Kiszka static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size) 101edf79e66SHuacai Chen { 102edf79e66SHuacai Chen SuperIOConfig *superio_conf = opaque; 103edf79e66SHuacai Chen 104edf79e66SHuacai Chen DPRINTF("superio_ioport_readb address 0x%x\n", addr); 105edf79e66SHuacai Chen return (superio_conf->config[superio_conf->index]); 106edf79e66SHuacai Chen } 107edf79e66SHuacai Chen 108bcc37e24SJan Kiszka static const MemoryRegionOps superio_ops = { 109bcc37e24SJan Kiszka .read = superio_ioport_readb, 110bcc37e24SJan Kiszka .write = superio_ioport_writeb, 111bcc37e24SJan Kiszka .endianness = DEVICE_NATIVE_ENDIAN, 112bcc37e24SJan Kiszka .impl = { 113bcc37e24SJan Kiszka .min_access_size = 1, 114bcc37e24SJan Kiszka .max_access_size = 1, 115bcc37e24SJan Kiszka }, 116bcc37e24SJan Kiszka }; 117bcc37e24SJan Kiszka 118edf79e66SHuacai Chen static void vt82c686b_reset(void * opaque) 119edf79e66SHuacai Chen { 120edf79e66SHuacai Chen PCIDevice *d = opaque; 121edf79e66SHuacai Chen uint8_t *pci_conf = d->config; 122417349e6SGonglei VT82C686BState *vt82c = VT82C686B_DEVICE(d); 123edf79e66SHuacai Chen 124edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); 125edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY | 126edf79e66SHuacai Chen PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL); 127edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 128edf79e66SHuacai Chen 129edf79e66SHuacai Chen pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */ 130edf79e66SHuacai Chen pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */ 131edf79e66SHuacai Chen pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */ 132edf79e66SHuacai Chen pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */ 133edf79e66SHuacai Chen pci_conf[0x59] = 0x04; 134edf79e66SHuacai Chen pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/ 135edf79e66SHuacai Chen pci_conf[0x5f] = 0x04; 136edf79e66SHuacai Chen pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */ 137edf79e66SHuacai Chen 138edf79e66SHuacai Chen vt82c->superio_conf.config[0xe0] = 0x3c; 139edf79e66SHuacai Chen vt82c->superio_conf.config[0xe2] = 0x03; 140edf79e66SHuacai Chen vt82c->superio_conf.config[0xe3] = 0xfc; 141edf79e66SHuacai Chen vt82c->superio_conf.config[0xe6] = 0xde; 142edf79e66SHuacai Chen vt82c->superio_conf.config[0xe7] = 0xfe; 143edf79e66SHuacai Chen vt82c->superio_conf.config[0xe8] = 0xbe; 144edf79e66SHuacai Chen } 145edf79e66SHuacai Chen 146edf79e66SHuacai Chen /* write config pci function0 registers. PCI-ISA bridge */ 147edf79e66SHuacai Chen static void vt82c686b_write_config(PCIDevice * d, uint32_t address, 148edf79e66SHuacai Chen uint32_t val, int len) 149edf79e66SHuacai Chen { 150417349e6SGonglei VT82C686BState *vt686 = VT82C686B_DEVICE(d); 151edf79e66SHuacai Chen 152edf79e66SHuacai Chen DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n", 153edf79e66SHuacai Chen address, val, len); 154edf79e66SHuacai Chen 155edf79e66SHuacai Chen pci_default_write_config(d, address, val, len); 156edf79e66SHuacai Chen if (address == 0x85) { /* enable or disable super IO configure */ 157bcc37e24SJan Kiszka memory_region_set_enabled(&vt686->superio, val & 0x2); 158edf79e66SHuacai Chen } 159edf79e66SHuacai Chen } 160edf79e66SHuacai Chen 161edf79e66SHuacai Chen #define ACPI_DBG_IO_ADDR 0xb044 162edf79e66SHuacai Chen 163edf79e66SHuacai Chen typedef struct VT686PMState { 164edf79e66SHuacai Chen PCIDevice dev; 165a2902821SGerd Hoffmann MemoryRegion io; 166355bf2e5SGerd Hoffmann ACPIREGS ar; 167edf79e66SHuacai Chen APMState apm; 168edf79e66SHuacai Chen PMSMBus smb; 169edf79e66SHuacai Chen uint32_t smb_io_base; 170edf79e66SHuacai Chen } VT686PMState; 171edf79e66SHuacai Chen 172edf79e66SHuacai Chen typedef struct VT686AC97State { 173edf79e66SHuacai Chen PCIDevice dev; 174edf79e66SHuacai Chen } VT686AC97State; 175edf79e66SHuacai Chen 176edf79e66SHuacai Chen typedef struct VT686MC97State { 177edf79e66SHuacai Chen PCIDevice dev; 178edf79e66SHuacai Chen } VT686MC97State; 179edf79e66SHuacai Chen 180417349e6SGonglei #define TYPE_VT82C686B_PM_DEVICE "VT82C686B_PM" 181417349e6SGonglei #define VT82C686B_PM_DEVICE(obj) \ 182417349e6SGonglei OBJECT_CHECK(VT686PMState, (obj), TYPE_VT82C686B_PM_DEVICE) 183417349e6SGonglei 184417349e6SGonglei #define TYPE_VT82C686B_MC97_DEVICE "VT82C686B_MC97" 185417349e6SGonglei #define VT82C686B_MC97_DEVICE(obj) \ 186417349e6SGonglei OBJECT_CHECK(VT686MC97State, (obj), TYPE_VT82C686B_MC97_DEVICE) 187417349e6SGonglei 188417349e6SGonglei #define TYPE_VT82C686B_AC97_DEVICE "VT82C686B_AC97" 189417349e6SGonglei #define VT82C686B_AC97_DEVICE(obj) \ 190417349e6SGonglei OBJECT_CHECK(VT686AC97State, (obj), TYPE_VT82C686B_AC97_DEVICE) 191417349e6SGonglei 192edf79e66SHuacai Chen static void pm_update_sci(VT686PMState *s) 193edf79e66SHuacai Chen { 194edf79e66SHuacai Chen int sci_level, pmsts; 195edf79e66SHuacai Chen 1962886be1bSGerd Hoffmann pmsts = acpi_pm1_evt_get_sts(&s->ar); 197355bf2e5SGerd Hoffmann sci_level = (((pmsts & s->ar.pm1.evt.en) & 19804dc308fSIsaku Yamahata (ACPI_BITMASK_RT_CLOCK_ENABLE | 19904dc308fSIsaku Yamahata ACPI_BITMASK_POWER_BUTTON_ENABLE | 20004dc308fSIsaku Yamahata ACPI_BITMASK_GLOBAL_LOCK_ENABLE | 20104dc308fSIsaku Yamahata ACPI_BITMASK_TIMER_ENABLE)) != 0); 2029e64f8a3SMarcel Apfelbaum pci_set_irq(&s->dev, sci_level); 203edf79e66SHuacai Chen /* schedule a timer interruption if needed */ 204355bf2e5SGerd Hoffmann acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) && 205a54d41a8SIsaku Yamahata !(pmsts & ACPI_BITMASK_TIMER_STATUS)); 206edf79e66SHuacai Chen } 207edf79e66SHuacai Chen 208355bf2e5SGerd Hoffmann static void pm_tmr_timer(ACPIREGS *ar) 209edf79e66SHuacai Chen { 210355bf2e5SGerd Hoffmann VT686PMState *s = container_of(ar, VT686PMState, ar); 211edf79e66SHuacai Chen pm_update_sci(s); 212edf79e66SHuacai Chen } 213edf79e66SHuacai Chen 214edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s) 215edf79e66SHuacai Chen { 216edf79e66SHuacai Chen uint32_t pm_io_base; 217edf79e66SHuacai Chen 218edf79e66SHuacai Chen pm_io_base = pci_get_long(s->dev.config + 0x40); 219edf79e66SHuacai Chen pm_io_base &= 0xffc0; 220edf79e66SHuacai Chen 221a2902821SGerd Hoffmann memory_region_transaction_begin(); 222a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1); 223a2902821SGerd Hoffmann memory_region_set_address(&s->io, pm_io_base); 224a2902821SGerd Hoffmann memory_region_transaction_commit(); 225edf79e66SHuacai Chen } 226edf79e66SHuacai Chen 227edf79e66SHuacai Chen static void pm_write_config(PCIDevice *d, 228edf79e66SHuacai Chen uint32_t address, uint32_t val, int len) 229edf79e66SHuacai Chen { 230edf79e66SHuacai Chen DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n", 231edf79e66SHuacai Chen address, val, len); 232edf79e66SHuacai Chen pci_default_write_config(d, address, val, len); 233edf79e66SHuacai Chen } 234edf79e66SHuacai Chen 235edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id) 236edf79e66SHuacai Chen { 237edf79e66SHuacai Chen VT686PMState *s = opaque; 238edf79e66SHuacai Chen 239edf79e66SHuacai Chen pm_io_space_update(s); 240edf79e66SHuacai Chen return 0; 241edf79e66SHuacai Chen } 242edf79e66SHuacai Chen 243edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = { 244edf79e66SHuacai Chen .name = "vt82c686b_pm", 245edf79e66SHuacai Chen .version_id = 1, 246edf79e66SHuacai Chen .minimum_version_id = 1, 247edf79e66SHuacai Chen .post_load = vmstate_acpi_post_load, 248edf79e66SHuacai Chen .fields = (VMStateField[]) { 249edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT686PMState), 250355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState), 251355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState), 252355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState), 253edf79e66SHuacai Chen VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState), 254e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState), 255355bf2e5SGerd Hoffmann VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState), 256edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 257edf79e66SHuacai Chen } 258edf79e66SHuacai Chen }; 259edf79e66SHuacai Chen 260edf79e66SHuacai Chen /* 261edf79e66SHuacai Chen * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init() 262edf79e66SHuacai Chen * just register a PCI device now, functionalities will be implemented later. 263edf79e66SHuacai Chen */ 264edf79e66SHuacai Chen 2659af21dbeSMarkus Armbruster static void vt82c686b_ac97_realize(PCIDevice *dev, Error **errp) 266edf79e66SHuacai Chen { 267417349e6SGonglei VT686AC97State *s = VT82C686B_AC97_DEVICE(dev); 268edf79e66SHuacai Chen uint8_t *pci_conf = s->dev.config; 269edf79e66SHuacai Chen 270edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | 271edf79e66SHuacai Chen PCI_COMMAND_PARITY); 272edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST | 273edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 274edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); 275edf79e66SHuacai Chen } 276edf79e66SHuacai Chen 277edf79e66SHuacai Chen void vt82c686b_ac97_init(PCIBus *bus, int devfn) 278edf79e66SHuacai Chen { 279edf79e66SHuacai Chen PCIDevice *dev; 280edf79e66SHuacai Chen 281417349e6SGonglei dev = pci_create(bus, devfn, TYPE_VT82C686B_AC97_DEVICE); 282edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 283edf79e66SHuacai Chen } 284edf79e66SHuacai Chen 28540021f08SAnthony Liguori static void via_ac97_class_init(ObjectClass *klass, void *data) 28640021f08SAnthony Liguori { 28739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 28840021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 28940021f08SAnthony Liguori 2909af21dbeSMarkus Armbruster k->realize = vt82c686b_ac97_realize; 29140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 29240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_AC97; 29340021f08SAnthony Liguori k->revision = 0x50; 29440021f08SAnthony Liguori k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO; 295125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_SOUND, dc->categories); 29639bffca2SAnthony Liguori dc->desc = "AC97"; 29740021f08SAnthony Liguori } 29840021f08SAnthony Liguori 2998c43a6f0SAndreas Färber static const TypeInfo via_ac97_info = { 300417349e6SGonglei .name = TYPE_VT82C686B_AC97_DEVICE, 30139bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 30239bffca2SAnthony Liguori .instance_size = sizeof(VT686AC97State), 30340021f08SAnthony Liguori .class_init = via_ac97_class_init, 304fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 305fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 306fd3b02c8SEduardo Habkost { }, 307fd3b02c8SEduardo Habkost }, 308edf79e66SHuacai Chen }; 309edf79e66SHuacai Chen 3109af21dbeSMarkus Armbruster static void vt82c686b_mc97_realize(PCIDevice *dev, Error **errp) 311edf79e66SHuacai Chen { 312417349e6SGonglei VT686MC97State *s = VT82C686B_MC97_DEVICE(dev); 313edf79e66SHuacai Chen uint8_t *pci_conf = s->dev.config; 314edf79e66SHuacai Chen 315edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | 316edf79e66SHuacai Chen PCI_COMMAND_VGA_PALETTE); 317edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 318edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); 319edf79e66SHuacai Chen } 320edf79e66SHuacai Chen 321edf79e66SHuacai Chen void vt82c686b_mc97_init(PCIBus *bus, int devfn) 322edf79e66SHuacai Chen { 323edf79e66SHuacai Chen PCIDevice *dev; 324edf79e66SHuacai Chen 325417349e6SGonglei dev = pci_create(bus, devfn, TYPE_VT82C686B_MC97_DEVICE); 326edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 327edf79e66SHuacai Chen } 328edf79e66SHuacai Chen 32940021f08SAnthony Liguori static void via_mc97_class_init(ObjectClass *klass, void *data) 33040021f08SAnthony Liguori { 33139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 33240021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 33340021f08SAnthony Liguori 3349af21dbeSMarkus Armbruster k->realize = vt82c686b_mc97_realize; 33540021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 33640021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_MC97; 33740021f08SAnthony Liguori k->class_id = PCI_CLASS_COMMUNICATION_OTHER; 33840021f08SAnthony Liguori k->revision = 0x30; 339125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 34039bffca2SAnthony Liguori dc->desc = "MC97"; 34140021f08SAnthony Liguori } 34240021f08SAnthony Liguori 3438c43a6f0SAndreas Färber static const TypeInfo via_mc97_info = { 344417349e6SGonglei .name = TYPE_VT82C686B_MC97_DEVICE, 34539bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 34639bffca2SAnthony Liguori .instance_size = sizeof(VT686MC97State), 34740021f08SAnthony Liguori .class_init = via_mc97_class_init, 348fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 349fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 350fd3b02c8SEduardo Habkost { }, 351fd3b02c8SEduardo Habkost }, 352edf79e66SHuacai Chen }; 353edf79e66SHuacai Chen 354edf79e66SHuacai Chen /* vt82c686 pm init */ 3559af21dbeSMarkus Armbruster static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp) 356edf79e66SHuacai Chen { 357417349e6SGonglei VT686PMState *s = VT82C686B_PM_DEVICE(dev); 358edf79e66SHuacai Chen uint8_t *pci_conf; 359edf79e66SHuacai Chen 360edf79e66SHuacai Chen pci_conf = s->dev.config; 361edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, 0); 362edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | 363edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 364edf79e66SHuacai Chen 365edf79e66SHuacai Chen /* 0x48-0x4B is Power Management I/O Base */ 366edf79e66SHuacai Chen pci_set_long(pci_conf + 0x48, 0x00000001); 367edf79e66SHuacai Chen 368edf79e66SHuacai Chen /* SMB ports:0xeee0~0xeeef */ 369edf79e66SHuacai Chen s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0); 370edf79e66SHuacai Chen pci_conf[0x90] = s->smb_io_base | 1; 371edf79e66SHuacai Chen pci_conf[0x91] = s->smb_io_base >> 8; 372edf79e66SHuacai Chen pci_conf[0xd2] = 0x90; 373798512e5SGerd Hoffmann pm_smbus_init(&s->dev.qdev, &s->smb); 374798512e5SGerd Hoffmann memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io); 375edf79e66SHuacai Chen 37642d8a3cfSJulien Grall apm_init(dev, &s->apm, NULL, s); 377edf79e66SHuacai Chen 3781437c94bSPaolo Bonzini memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64); 379a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, false); 380a2902821SGerd Hoffmann memory_region_add_subregion(get_system_io(), 0, &s->io); 381edf79e66SHuacai Chen 38277d58b1eSGerd Hoffmann acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); 383b5a7c024SGerd Hoffmann acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); 3849a10bbb4SLaszlo Ersek acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2); 385edf79e66SHuacai Chen } 386edf79e66SHuacai Chen 387a5c82852SAndreas Färber I2CBus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, 388edf79e66SHuacai Chen qemu_irq sci_irq) 389edf79e66SHuacai Chen { 390edf79e66SHuacai Chen PCIDevice *dev; 391edf79e66SHuacai Chen VT686PMState *s; 392edf79e66SHuacai Chen 393417349e6SGonglei dev = pci_create(bus, devfn, TYPE_VT82C686B_PM_DEVICE); 394edf79e66SHuacai Chen qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base); 395edf79e66SHuacai Chen 396417349e6SGonglei s = VT82C686B_PM_DEVICE(dev); 397edf79e66SHuacai Chen 398edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 399edf79e66SHuacai Chen 400edf79e66SHuacai Chen return s->smb.smbus; 401edf79e66SHuacai Chen } 402edf79e66SHuacai Chen 40340021f08SAnthony Liguori static Property via_pm_properties[] = { 404edf79e66SHuacai Chen DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0), 405edf79e66SHuacai Chen DEFINE_PROP_END_OF_LIST(), 40640021f08SAnthony Liguori }; 40740021f08SAnthony Liguori 40840021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data) 40940021f08SAnthony Liguori { 41039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 41140021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 41240021f08SAnthony Liguori 4139af21dbeSMarkus Armbruster k->realize = vt82c686b_pm_realize; 41440021f08SAnthony Liguori k->config_write = pm_write_config; 41540021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 41640021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ACPI; 41740021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 41840021f08SAnthony Liguori k->revision = 0x40; 41939bffca2SAnthony Liguori dc->desc = "PM"; 42039bffca2SAnthony Liguori dc->vmsd = &vmstate_acpi; 421125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 42239bffca2SAnthony Liguori dc->props = via_pm_properties; 423edf79e66SHuacai Chen } 42440021f08SAnthony Liguori 4258c43a6f0SAndreas Färber static const TypeInfo via_pm_info = { 426417349e6SGonglei .name = TYPE_VT82C686B_PM_DEVICE, 42739bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 42839bffca2SAnthony Liguori .instance_size = sizeof(VT686PMState), 42940021f08SAnthony Liguori .class_init = via_pm_class_init, 430fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 431fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 432fd3b02c8SEduardo Habkost { }, 433fd3b02c8SEduardo Habkost }, 434edf79e66SHuacai Chen }; 435edf79e66SHuacai Chen 436edf79e66SHuacai Chen static const VMStateDescription vmstate_via = { 437edf79e66SHuacai Chen .name = "vt82c686b", 438edf79e66SHuacai Chen .version_id = 1, 439edf79e66SHuacai Chen .minimum_version_id = 1, 440edf79e66SHuacai Chen .fields = (VMStateField[]) { 441edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT82C686BState), 442edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 443edf79e66SHuacai Chen } 444edf79e66SHuacai Chen }; 445edf79e66SHuacai Chen 446edf79e66SHuacai Chen /* init the PCI-to-ISA bridge */ 4479af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp) 448edf79e66SHuacai Chen { 449417349e6SGonglei VT82C686BState *vt82c = VT82C686B_DEVICE(d); 450edf79e66SHuacai Chen uint8_t *pci_conf; 451bcc37e24SJan Kiszka ISABus *isa_bus; 452edf79e66SHuacai Chen uint8_t *wmask; 453edf79e66SHuacai Chen int i; 454edf79e66SHuacai Chen 455bb2ed009SHervé Poussineau isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), 456d10e5432SMarkus Armbruster pci_address_space_io(d), errp); 457d10e5432SMarkus Armbruster if (!isa_bus) { 458d10e5432SMarkus Armbruster return; 459d10e5432SMarkus Armbruster } 460edf79e66SHuacai Chen 461edf79e66SHuacai Chen pci_conf = d->config; 462edf79e66SHuacai Chen pci_config_set_prog_interface(pci_conf, 0x0); 463edf79e66SHuacai Chen 464edf79e66SHuacai Chen wmask = d->wmask; 465edf79e66SHuacai Chen for (i = 0x00; i < 0xff; i++) { 466edf79e66SHuacai Chen if (i<=0x03 || (i>=0x08 && i<=0x3f)) { 467edf79e66SHuacai Chen wmask[i] = 0x00; 468edf79e66SHuacai Chen } 469edf79e66SHuacai Chen } 470edf79e66SHuacai Chen 471db10ca90SPaolo Bonzini memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops, 4722c9b15caSPaolo Bonzini &vt82c->superio_conf, "superio", 2); 473bcc37e24SJan Kiszka memory_region_set_enabled(&vt82c->superio, false); 474bcc37e24SJan Kiszka /* The floppy also uses 0x3f0 and 0x3f1. 475bcc37e24SJan Kiszka * But we do not emulate a floppy, so just set it here. */ 476bcc37e24SJan Kiszka memory_region_add_subregion(isa_bus->address_space_io, 0x3f0, 477bcc37e24SJan Kiszka &vt82c->superio); 478bcc37e24SJan Kiszka 479edf79e66SHuacai Chen qemu_register_reset(vt82c686b_reset, d); 480edf79e66SHuacai Chen } 481edf79e66SHuacai Chen 482728d8910SPhilippe Mathieu-Daudé ISABus *vt82c686b_isa_init(PCIBus *bus, int devfn) 483edf79e66SHuacai Chen { 484edf79e66SHuacai Chen PCIDevice *d; 485edf79e66SHuacai Chen 486417349e6SGonglei d = pci_create_simple_multifunction(bus, devfn, true, 487417349e6SGonglei TYPE_VT82C686B_DEVICE); 488edf79e66SHuacai Chen 4892ae0e48dSAndreas Färber return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0")); 490edf79e66SHuacai Chen } 491edf79e66SHuacai Chen 49240021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data) 49340021f08SAnthony Liguori { 49439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 49540021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 49640021f08SAnthony Liguori 4979af21dbeSMarkus Armbruster k->realize = vt82c686b_realize; 49840021f08SAnthony Liguori k->config_write = vt82c686b_write_config; 49940021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 50040021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE; 50140021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_ISA; 50240021f08SAnthony Liguori k->revision = 0x40; 50339bffca2SAnthony Liguori dc->desc = "ISA bridge"; 50439bffca2SAnthony Liguori dc->vmsd = &vmstate_via; 50504916ee9SMarkus Armbruster /* 50604916ee9SMarkus Armbruster * Reason: part of VIA VT82C686 southbridge, needs to be wired up, 50704916ee9SMarkus Armbruster * e.g. by mips_fulong2e_init() 50804916ee9SMarkus Armbruster */ 509e90f2a8cSEduardo Habkost dc->user_creatable = false; 51040021f08SAnthony Liguori } 51140021f08SAnthony Liguori 5128c43a6f0SAndreas Färber static const TypeInfo via_info = { 513417349e6SGonglei .name = TYPE_VT82C686B_DEVICE, 51439bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 51539bffca2SAnthony Liguori .instance_size = sizeof(VT82C686BState), 51640021f08SAnthony Liguori .class_init = via_class_init, 517fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 518fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 519fd3b02c8SEduardo Habkost { }, 520fd3b02c8SEduardo Habkost }, 521edf79e66SHuacai Chen }; 522edf79e66SHuacai Chen 523*98cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data) 524*98cf824bSPhilippe Mathieu-Daudé { 525*98cf824bSPhilippe Mathieu-Daudé ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass); 526*98cf824bSPhilippe Mathieu-Daudé 527*98cf824bSPhilippe Mathieu-Daudé sc->serial.count = 2; 528*98cf824bSPhilippe Mathieu-Daudé sc->parallel.count = 1; 529*98cf824bSPhilippe Mathieu-Daudé sc->ide.count = 0; 530*98cf824bSPhilippe Mathieu-Daudé sc->floppy.count = 1; 531*98cf824bSPhilippe Mathieu-Daudé } 532*98cf824bSPhilippe Mathieu-Daudé 533*98cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = { 534*98cf824bSPhilippe Mathieu-Daudé .name = TYPE_VT82C686B_SUPERIO, 535*98cf824bSPhilippe Mathieu-Daudé .parent = TYPE_ISA_SUPERIO, 536*98cf824bSPhilippe Mathieu-Daudé .instance_size = sizeof(ISASuperIODevice), 537*98cf824bSPhilippe Mathieu-Daudé .class_size = sizeof(ISASuperIOClass), 538*98cf824bSPhilippe Mathieu-Daudé .class_init = vt82c686b_superio_class_init, 539*98cf824bSPhilippe Mathieu-Daudé }; 540*98cf824bSPhilippe Mathieu-Daudé 54183f7d43aSAndreas Färber static void vt82c686b_register_types(void) 542edf79e66SHuacai Chen { 54383f7d43aSAndreas Färber type_register_static(&via_ac97_info); 54483f7d43aSAndreas Färber type_register_static(&via_mc97_info); 54583f7d43aSAndreas Färber type_register_static(&via_pm_info); 546*98cf824bSPhilippe Mathieu-Daudé type_register_static(&via_superio_info); 54739bffca2SAnthony Liguori type_register_static(&via_info); 548edf79e66SHuacai Chen } 54983f7d43aSAndreas Färber 55083f7d43aSAndreas Färber type_init(vt82c686b_register_types) 551