1edf79e66SHuacai Chen /* 2edf79e66SHuacai Chen * VT82C686B south bridge support 3edf79e66SHuacai Chen * 4edf79e66SHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5edf79e66SHuacai Chen * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) 6edf79e66SHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 7edf79e66SHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11edf79e66SHuacai Chen */ 12edf79e66SHuacai Chen 130430891cSPeter Maydell #include "qemu/osdep.h" 140d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h" 1583c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 16a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 170d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 1898cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 200d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 210d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 220d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h" 239307d06dSMarkus Armbruster #include "qapi/error.h" 240b8fa32fSMarkus Armbruster #include "qemu/module.h" 251de7afc9SPaolo Bonzini #include "qemu/timer.h" 26022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 27ff413a1fSBALATON Zoltan #include "trace.h" 28edf79e66SHuacai Chen 29*94349bffSBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT686PMState, VT82C686B_PM) 30edf79e66SHuacai Chen 31db1015e9SEduardo Habkost struct VT686PMState { 32edf79e66SHuacai Chen PCIDevice dev; 33a2902821SGerd Hoffmann MemoryRegion io; 34355bf2e5SGerd Hoffmann ACPIREGS ar; 35edf79e66SHuacai Chen APMState apm; 36edf79e66SHuacai Chen PMSMBus smb; 37edf79e66SHuacai Chen uint32_t smb_io_base; 38db1015e9SEduardo Habkost }; 39edf79e66SHuacai Chen 40edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s) 41edf79e66SHuacai Chen { 42edf79e66SHuacai Chen uint32_t pm_io_base; 43edf79e66SHuacai Chen 44edf79e66SHuacai Chen pm_io_base = pci_get_long(s->dev.config + 0x40); 45edf79e66SHuacai Chen pm_io_base &= 0xffc0; 46edf79e66SHuacai Chen 47a2902821SGerd Hoffmann memory_region_transaction_begin(); 48a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1); 49a2902821SGerd Hoffmann memory_region_set_address(&s->io, pm_io_base); 50a2902821SGerd Hoffmann memory_region_transaction_commit(); 51edf79e66SHuacai Chen } 52edf79e66SHuacai Chen 53edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id) 54edf79e66SHuacai Chen { 55edf79e66SHuacai Chen VT686PMState *s = opaque; 56edf79e66SHuacai Chen 57edf79e66SHuacai Chen pm_io_space_update(s); 58edf79e66SHuacai Chen return 0; 59edf79e66SHuacai Chen } 60edf79e66SHuacai Chen 61edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = { 62edf79e66SHuacai Chen .name = "vt82c686b_pm", 63edf79e66SHuacai Chen .version_id = 1, 64edf79e66SHuacai Chen .minimum_version_id = 1, 65edf79e66SHuacai Chen .post_load = vmstate_acpi_post_load, 66edf79e66SHuacai Chen .fields = (VMStateField[]) { 67edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT686PMState), 68355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState), 69355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState), 70355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState), 71edf79e66SHuacai Chen VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState), 72e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState), 73355bf2e5SGerd Hoffmann VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState), 74edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 75edf79e66SHuacai Chen } 76edf79e66SHuacai Chen }; 77edf79e66SHuacai Chen 78*94349bffSBALATON Zoltan static void pm_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int len) 79*94349bffSBALATON Zoltan { 80*94349bffSBALATON Zoltan trace_via_pm_write(addr, val, len); 81*94349bffSBALATON Zoltan pci_default_write_config(d, addr, val, len); 82*94349bffSBALATON Zoltan } 83*94349bffSBALATON Zoltan 84*94349bffSBALATON Zoltan static void pm_update_sci(VT686PMState *s) 85*94349bffSBALATON Zoltan { 86*94349bffSBALATON Zoltan int sci_level, pmsts; 87*94349bffSBALATON Zoltan 88*94349bffSBALATON Zoltan pmsts = acpi_pm1_evt_get_sts(&s->ar); 89*94349bffSBALATON Zoltan sci_level = (((pmsts & s->ar.pm1.evt.en) & 90*94349bffSBALATON Zoltan (ACPI_BITMASK_RT_CLOCK_ENABLE | 91*94349bffSBALATON Zoltan ACPI_BITMASK_POWER_BUTTON_ENABLE | 92*94349bffSBALATON Zoltan ACPI_BITMASK_GLOBAL_LOCK_ENABLE | 93*94349bffSBALATON Zoltan ACPI_BITMASK_TIMER_ENABLE)) != 0); 94*94349bffSBALATON Zoltan pci_set_irq(&s->dev, sci_level); 95*94349bffSBALATON Zoltan /* schedule a timer interruption if needed */ 96*94349bffSBALATON Zoltan acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) && 97*94349bffSBALATON Zoltan !(pmsts & ACPI_BITMASK_TIMER_STATUS)); 98*94349bffSBALATON Zoltan } 99*94349bffSBALATON Zoltan 100*94349bffSBALATON Zoltan static void pm_tmr_timer(ACPIREGS *ar) 101*94349bffSBALATON Zoltan { 102*94349bffSBALATON Zoltan VT686PMState *s = container_of(ar, VT686PMState, ar); 103*94349bffSBALATON Zoltan pm_update_sci(s); 104*94349bffSBALATON Zoltan } 105*94349bffSBALATON Zoltan 1069af21dbeSMarkus Armbruster static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp) 107edf79e66SHuacai Chen { 108e6340505SBALATON Zoltan VT686PMState *s = VT82C686B_PM(dev); 109edf79e66SHuacai Chen uint8_t *pci_conf; 110edf79e66SHuacai Chen 111edf79e66SHuacai Chen pci_conf = s->dev.config; 112edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, 0); 113edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | 114edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 115edf79e66SHuacai Chen 116edf79e66SHuacai Chen /* 0x48-0x4B is Power Management I/O Base */ 117edf79e66SHuacai Chen pci_set_long(pci_conf + 0x48, 0x00000001); 118edf79e66SHuacai Chen 119edf79e66SHuacai Chen /* SMB ports:0xeee0~0xeeef */ 120edf79e66SHuacai Chen s->smb_io_base = ((s->smb_io_base & 0xfff0) + 0x0); 121edf79e66SHuacai Chen pci_conf[0x90] = s->smb_io_base | 1; 122edf79e66SHuacai Chen pci_conf[0x91] = s->smb_io_base >> 8; 123edf79e66SHuacai Chen pci_conf[0xd2] = 0x90; 124a30c34d2SPhilippe Mathieu-Daudé pm_smbus_init(DEVICE(s), &s->smb, false); 125798512e5SGerd Hoffmann memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io); 126edf79e66SHuacai Chen 12742d8a3cfSJulien Grall apm_init(dev, &s->apm, NULL, s); 128edf79e66SHuacai Chen 1291437c94bSPaolo Bonzini memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64); 130a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, false); 131a2902821SGerd Hoffmann memory_region_add_subregion(get_system_io(), 0, &s->io); 132edf79e66SHuacai Chen 13377d58b1eSGerd Hoffmann acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); 134b5a7c024SGerd Hoffmann acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); 1359a10bbb4SLaszlo Ersek acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2); 136edf79e66SHuacai Chen } 137edf79e66SHuacai Chen 13840021f08SAnthony Liguori static Property via_pm_properties[] = { 139edf79e66SHuacai Chen DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0), 140edf79e66SHuacai Chen DEFINE_PROP_END_OF_LIST(), 14140021f08SAnthony Liguori }; 14240021f08SAnthony Liguori 14340021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data) 14440021f08SAnthony Liguori { 14539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 14640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 14740021f08SAnthony Liguori 1489af21dbeSMarkus Armbruster k->realize = vt82c686b_pm_realize; 14940021f08SAnthony Liguori k->config_write = pm_write_config; 15040021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 15140021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ACPI; 15240021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 15340021f08SAnthony Liguori k->revision = 0x40; 15439bffca2SAnthony Liguori dc->desc = "PM"; 15539bffca2SAnthony Liguori dc->vmsd = &vmstate_acpi; 156125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 1574f67d30bSMarc-André Lureau device_class_set_props(dc, via_pm_properties); 158edf79e66SHuacai Chen } 15940021f08SAnthony Liguori 1608c43a6f0SAndreas Färber static const TypeInfo via_pm_info = { 161e6340505SBALATON Zoltan .name = TYPE_VT82C686B_PM, 16239bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 16339bffca2SAnthony Liguori .instance_size = sizeof(VT686PMState), 16440021f08SAnthony Liguori .class_init = via_pm_class_init, 165fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 166fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 167fd3b02c8SEduardo Habkost { }, 168fd3b02c8SEduardo Habkost }, 169edf79e66SHuacai Chen }; 170edf79e66SHuacai Chen 171*94349bffSBALATON Zoltan 172*94349bffSBALATON Zoltan typedef struct SuperIOConfig { 173*94349bffSBALATON Zoltan uint8_t regs[0x100]; 174*94349bffSBALATON Zoltan uint8_t index; 175*94349bffSBALATON Zoltan MemoryRegion io; 176*94349bffSBALATON Zoltan } SuperIOConfig; 177*94349bffSBALATON Zoltan 178*94349bffSBALATON Zoltan static void superio_cfg_write(void *opaque, hwaddr addr, uint64_t data, 179*94349bffSBALATON Zoltan unsigned size) 180*94349bffSBALATON Zoltan { 181*94349bffSBALATON Zoltan SuperIOConfig *sc = opaque; 182*94349bffSBALATON Zoltan 183*94349bffSBALATON Zoltan if (addr == 0x3f0) { /* config index register */ 184*94349bffSBALATON Zoltan sc->index = data & 0xff; 185*94349bffSBALATON Zoltan } else { 186*94349bffSBALATON Zoltan bool can_write = true; 187*94349bffSBALATON Zoltan /* 0x3f1, config data register */ 188*94349bffSBALATON Zoltan trace_via_superio_write(sc->index, data & 0xff); 189*94349bffSBALATON Zoltan switch (sc->index) { 190*94349bffSBALATON Zoltan case 0x00 ... 0xdf: 191*94349bffSBALATON Zoltan case 0xe4: 192*94349bffSBALATON Zoltan case 0xe5: 193*94349bffSBALATON Zoltan case 0xe9 ... 0xed: 194*94349bffSBALATON Zoltan case 0xf3: 195*94349bffSBALATON Zoltan case 0xf5: 196*94349bffSBALATON Zoltan case 0xf7: 197*94349bffSBALATON Zoltan case 0xf9 ... 0xfb: 198*94349bffSBALATON Zoltan case 0xfd ... 0xff: 199*94349bffSBALATON Zoltan can_write = false; 200*94349bffSBALATON Zoltan break; 201*94349bffSBALATON Zoltan /* case 0xe6 ... 0xe8: Should set base port of parallel and serial */ 202*94349bffSBALATON Zoltan default: 203*94349bffSBALATON Zoltan break; 204*94349bffSBALATON Zoltan 205*94349bffSBALATON Zoltan } 206*94349bffSBALATON Zoltan if (can_write) { 207*94349bffSBALATON Zoltan sc->regs[sc->index] = data & 0xff; 208*94349bffSBALATON Zoltan } 209*94349bffSBALATON Zoltan } 210*94349bffSBALATON Zoltan } 211*94349bffSBALATON Zoltan 212*94349bffSBALATON Zoltan static uint64_t superio_cfg_read(void *opaque, hwaddr addr, unsigned size) 213*94349bffSBALATON Zoltan { 214*94349bffSBALATON Zoltan SuperIOConfig *sc = opaque; 215*94349bffSBALATON Zoltan uint8_t val = sc->regs[sc->index]; 216*94349bffSBALATON Zoltan 217*94349bffSBALATON Zoltan trace_via_superio_read(sc->index, val); 218*94349bffSBALATON Zoltan return val; 219*94349bffSBALATON Zoltan } 220*94349bffSBALATON Zoltan 221*94349bffSBALATON Zoltan static const MemoryRegionOps superio_cfg_ops = { 222*94349bffSBALATON Zoltan .read = superio_cfg_read, 223*94349bffSBALATON Zoltan .write = superio_cfg_write, 224*94349bffSBALATON Zoltan .endianness = DEVICE_NATIVE_ENDIAN, 225*94349bffSBALATON Zoltan .impl = { 226*94349bffSBALATON Zoltan .min_access_size = 1, 227*94349bffSBALATON Zoltan .max_access_size = 1, 228*94349bffSBALATON Zoltan }, 229*94349bffSBALATON Zoltan }; 230*94349bffSBALATON Zoltan 231*94349bffSBALATON Zoltan 232*94349bffSBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT82C686BISAState, VT82C686B_ISA) 233*94349bffSBALATON Zoltan 234*94349bffSBALATON Zoltan struct VT82C686BISAState { 235*94349bffSBALATON Zoltan PCIDevice dev; 236*94349bffSBALATON Zoltan SuperIOConfig superio_cfg; 237*94349bffSBALATON Zoltan }; 238*94349bffSBALATON Zoltan 239*94349bffSBALATON Zoltan static void vt82c686b_write_config(PCIDevice *d, uint32_t addr, 240*94349bffSBALATON Zoltan uint32_t val, int len) 241*94349bffSBALATON Zoltan { 242*94349bffSBALATON Zoltan VT82C686BISAState *s = VT82C686B_ISA(d); 243*94349bffSBALATON Zoltan 244*94349bffSBALATON Zoltan trace_via_isa_write(addr, val, len); 245*94349bffSBALATON Zoltan pci_default_write_config(d, addr, val, len); 246*94349bffSBALATON Zoltan if (addr == 0x85) { 247*94349bffSBALATON Zoltan /* BIT(1): enable or disable superio config io ports */ 248*94349bffSBALATON Zoltan memory_region_set_enabled(&s->superio_cfg.io, val & BIT(1)); 249*94349bffSBALATON Zoltan } 250*94349bffSBALATON Zoltan } 251*94349bffSBALATON Zoltan 252edf79e66SHuacai Chen static const VMStateDescription vmstate_via = { 253edf79e66SHuacai Chen .name = "vt82c686b", 254edf79e66SHuacai Chen .version_id = 1, 255edf79e66SHuacai Chen .minimum_version_id = 1, 256edf79e66SHuacai Chen .fields = (VMStateField[]) { 2570f798461SBALATON Zoltan VMSTATE_PCI_DEVICE(dev, VT82C686BISAState), 258edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 259edf79e66SHuacai Chen } 260edf79e66SHuacai Chen }; 261edf79e66SHuacai Chen 262*94349bffSBALATON Zoltan static void vt82c686b_isa_reset(DeviceState *dev) 263*94349bffSBALATON Zoltan { 264*94349bffSBALATON Zoltan VT82C686BISAState *s = VT82C686B_ISA(dev); 265*94349bffSBALATON Zoltan uint8_t *pci_conf = s->dev.config; 266*94349bffSBALATON Zoltan 267*94349bffSBALATON Zoltan pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); 268*94349bffSBALATON Zoltan pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY | 269*94349bffSBALATON Zoltan PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL); 270*94349bffSBALATON Zoltan pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 271*94349bffSBALATON Zoltan 272*94349bffSBALATON Zoltan pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */ 273*94349bffSBALATON Zoltan pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */ 274*94349bffSBALATON Zoltan pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */ 275*94349bffSBALATON Zoltan pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */ 276*94349bffSBALATON Zoltan pci_conf[0x59] = 0x04; 277*94349bffSBALATON Zoltan pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/ 278*94349bffSBALATON Zoltan pci_conf[0x5f] = 0x04; 279*94349bffSBALATON Zoltan pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */ 280*94349bffSBALATON Zoltan 281*94349bffSBALATON Zoltan s->superio_cfg.regs[0xe0] = 0x3c; /* Device ID */ 282*94349bffSBALATON Zoltan s->superio_cfg.regs[0xe2] = 0x03; /* Function select */ 283*94349bffSBALATON Zoltan s->superio_cfg.regs[0xe3] = 0xfc; /* Floppy ctrl base addr */ 284*94349bffSBALATON Zoltan s->superio_cfg.regs[0xe6] = 0xde; /* Parallel port base addr */ 285*94349bffSBALATON Zoltan s->superio_cfg.regs[0xe7] = 0xfe; /* Serial port 1 base addr */ 286*94349bffSBALATON Zoltan s->superio_cfg.regs[0xe8] = 0xbe; /* Serial port 2 base addr */ 287*94349bffSBALATON Zoltan } 288*94349bffSBALATON Zoltan 2899af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp) 290edf79e66SHuacai Chen { 291007b3103SBALATON Zoltan VT82C686BISAState *s = VT82C686B_ISA(d); 292edf79e66SHuacai Chen uint8_t *pci_conf; 293bcc37e24SJan Kiszka ISABus *isa_bus; 294edf79e66SHuacai Chen uint8_t *wmask; 295edf79e66SHuacai Chen int i; 296edf79e66SHuacai Chen 297bb2ed009SHervé Poussineau isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), 298d10e5432SMarkus Armbruster pci_address_space_io(d), errp); 299d10e5432SMarkus Armbruster if (!isa_bus) { 300d10e5432SMarkus Armbruster return; 301d10e5432SMarkus Armbruster } 302edf79e66SHuacai Chen 303edf79e66SHuacai Chen pci_conf = d->config; 304edf79e66SHuacai Chen pci_config_set_prog_interface(pci_conf, 0x0); 305edf79e66SHuacai Chen 306edf79e66SHuacai Chen wmask = d->wmask; 307edf79e66SHuacai Chen for (i = 0x00; i < 0xff; i++) { 308edf79e66SHuacai Chen if (i <= 0x03 || (i >= 0x08 && i <= 0x3f)) { 309edf79e66SHuacai Chen wmask[i] = 0x00; 310edf79e66SHuacai Chen } 311edf79e66SHuacai Chen } 312edf79e66SHuacai Chen 3136be6e4bcSBALATON Zoltan memory_region_init_io(&s->superio_cfg.io, OBJECT(d), &superio_cfg_ops, 3146be6e4bcSBALATON Zoltan &s->superio_cfg, "superio_cfg", 2); 3156be6e4bcSBALATON Zoltan memory_region_set_enabled(&s->superio_cfg.io, false); 316f3db354cSFilip Bozuta /* 317f3db354cSFilip Bozuta * The floppy also uses 0x3f0 and 0x3f1. 318f3db354cSFilip Bozuta * But we do not emulate a floppy, so just set it here. 319f3db354cSFilip Bozuta */ 320bcc37e24SJan Kiszka memory_region_add_subregion(isa_bus->address_space_io, 0x3f0, 3216be6e4bcSBALATON Zoltan &s->superio_cfg.io); 322edf79e66SHuacai Chen } 323edf79e66SHuacai Chen 32440021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data) 32540021f08SAnthony Liguori { 32639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 32740021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 32840021f08SAnthony Liguori 3299af21dbeSMarkus Armbruster k->realize = vt82c686b_realize; 33040021f08SAnthony Liguori k->config_write = vt82c686b_write_config; 33140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 33240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE; 33340021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_ISA; 33440021f08SAnthony Liguori k->revision = 0x40; 3359dc1a769SPhilippe Mathieu-Daudé dc->reset = vt82c686b_isa_reset; 33639bffca2SAnthony Liguori dc->desc = "ISA bridge"; 33739bffca2SAnthony Liguori dc->vmsd = &vmstate_via; 33804916ee9SMarkus Armbruster /* 33904916ee9SMarkus Armbruster * Reason: part of VIA VT82C686 southbridge, needs to be wired up, 340c3a09ff6SPhilippe Mathieu-Daudé * e.g. by mips_fuloong2e_init() 34104916ee9SMarkus Armbruster */ 342e90f2a8cSEduardo Habkost dc->user_creatable = false; 34340021f08SAnthony Liguori } 34440021f08SAnthony Liguori 3458c43a6f0SAndreas Färber static const TypeInfo via_info = { 3460f798461SBALATON Zoltan .name = TYPE_VT82C686B_ISA, 34739bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 3480f798461SBALATON Zoltan .instance_size = sizeof(VT82C686BISAState), 34940021f08SAnthony Liguori .class_init = via_class_init, 350fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 351fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 352fd3b02c8SEduardo Habkost { }, 353fd3b02c8SEduardo Habkost }, 354edf79e66SHuacai Chen }; 355edf79e66SHuacai Chen 356*94349bffSBALATON Zoltan 35798cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data) 35898cf824bSPhilippe Mathieu-Daudé { 35998cf824bSPhilippe Mathieu-Daudé ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass); 36098cf824bSPhilippe Mathieu-Daudé 36198cf824bSPhilippe Mathieu-Daudé sc->serial.count = 2; 36298cf824bSPhilippe Mathieu-Daudé sc->parallel.count = 1; 36398cf824bSPhilippe Mathieu-Daudé sc->ide.count = 0; 36498cf824bSPhilippe Mathieu-Daudé sc->floppy.count = 1; 36598cf824bSPhilippe Mathieu-Daudé } 36698cf824bSPhilippe Mathieu-Daudé 36798cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = { 36898cf824bSPhilippe Mathieu-Daudé .name = TYPE_VT82C686B_SUPERIO, 36998cf824bSPhilippe Mathieu-Daudé .parent = TYPE_ISA_SUPERIO, 37098cf824bSPhilippe Mathieu-Daudé .instance_size = sizeof(ISASuperIODevice), 37198cf824bSPhilippe Mathieu-Daudé .class_size = sizeof(ISASuperIOClass), 37298cf824bSPhilippe Mathieu-Daudé .class_init = vt82c686b_superio_class_init, 37398cf824bSPhilippe Mathieu-Daudé }; 37498cf824bSPhilippe Mathieu-Daudé 375*94349bffSBALATON Zoltan 37683f7d43aSAndreas Färber static void vt82c686b_register_types(void) 377edf79e66SHuacai Chen { 37883f7d43aSAndreas Färber type_register_static(&via_pm_info); 37939bffca2SAnthony Liguori type_register_static(&via_info); 380*94349bffSBALATON Zoltan type_register_static(&via_superio_info); 381edf79e66SHuacai Chen } 38283f7d43aSAndreas Färber 38383f7d43aSAndreas Färber type_init(vt82c686b_register_types) 384