xref: /qemu/hw/isa/vt82c686.c (revision 6be6e4bc7697ec902c536140b3d28938f2f68ba6)
1edf79e66SHuacai Chen /*
2edf79e66SHuacai Chen  * VT82C686B south bridge support
3edf79e66SHuacai Chen  *
4edf79e66SHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5edf79e66SHuacai Chen  * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6edf79e66SHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7edf79e66SHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11edf79e66SHuacai Chen  */
12edf79e66SHuacai Chen 
130430891cSPeter Maydell #include "qemu/osdep.h"
140d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h"
1583c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
16a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
170d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
1898cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h"
19d6454270SMarkus Armbruster #include "migration/vmstate.h"
200d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
210d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
220d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h"
239307d06dSMarkus Armbruster #include "qapi/error.h"
240b8fa32fSMarkus Armbruster #include "qemu/module.h"
251de7afc9SPaolo Bonzini #include "qemu/timer.h"
26022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
27ff413a1fSBALATON Zoltan #include "trace.h"
28edf79e66SHuacai Chen 
29f3db354cSFilip Bozuta typedef struct SuperIOConfig {
307886a674SBALATON Zoltan     uint8_t regs[0x100];
31edf79e66SHuacai Chen     uint8_t index;
32*6be6e4bcSBALATON Zoltan     MemoryRegion io;
33edf79e66SHuacai Chen } SuperIOConfig;
34edf79e66SHuacai Chen 
350f798461SBALATON Zoltan struct VT82C686BISAState {
36edf79e66SHuacai Chen     PCIDevice dev;
377886a674SBALATON Zoltan     SuperIOConfig superio_cfg;
38db1015e9SEduardo Habkost };
39edf79e66SHuacai Chen 
400f798461SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT82C686BISAState, VT82C686B_ISA)
41417349e6SGonglei 
427886a674SBALATON Zoltan static void superio_cfg_write(void *opaque, hwaddr addr, uint64_t data,
43bcc37e24SJan Kiszka                               unsigned size)
44edf79e66SHuacai Chen {
457886a674SBALATON Zoltan     SuperIOConfig *sc = opaque;
46edf79e66SHuacai Chen 
47ff413a1fSBALATON Zoltan     if (addr == 0x3f0) { /* config index register */
487886a674SBALATON Zoltan         sc->index = data & 0xff;
49edf79e66SHuacai Chen     } else {
50b196d969Szhanghailiang         bool can_write = true;
51ff413a1fSBALATON Zoltan         /* 0x3f1, config data register */
527886a674SBALATON Zoltan         trace_via_superio_write(sc->index, data & 0xff);
537886a674SBALATON Zoltan         switch (sc->index) {
54edf79e66SHuacai Chen         case 0x00 ... 0xdf:
55edf79e66SHuacai Chen         case 0xe4:
56edf79e66SHuacai Chen         case 0xe5:
57edf79e66SHuacai Chen         case 0xe9 ... 0xed:
58edf79e66SHuacai Chen         case 0xf3:
59edf79e66SHuacai Chen         case 0xf5:
60edf79e66SHuacai Chen         case 0xf7:
61edf79e66SHuacai Chen         case 0xf9 ... 0xfb:
62edf79e66SHuacai Chen         case 0xfd ... 0xff:
63b196d969Szhanghailiang             can_write = false;
64edf79e66SHuacai Chen             break;
65ff413a1fSBALATON Zoltan         /* case 0xe6 ... 0xe8: Should set base port of parallel and serial */
66edf79e66SHuacai Chen         default:
67b196d969Szhanghailiang             break;
68b196d969Szhanghailiang 
69b196d969Szhanghailiang         }
70b196d969Szhanghailiang         if (can_write) {
717886a674SBALATON Zoltan             sc->regs[sc->index] = data & 0xff;
72edf79e66SHuacai Chen         }
73edf79e66SHuacai Chen     }
74edf79e66SHuacai Chen }
75edf79e66SHuacai Chen 
767886a674SBALATON Zoltan static uint64_t superio_cfg_read(void *opaque, hwaddr addr, unsigned size)
77edf79e66SHuacai Chen {
787886a674SBALATON Zoltan     SuperIOConfig *sc = opaque;
797886a674SBALATON Zoltan     uint8_t val = sc->regs[sc->index];
80edf79e66SHuacai Chen 
817886a674SBALATON Zoltan     trace_via_superio_read(sc->index, val);
82ff413a1fSBALATON Zoltan     return val;
83edf79e66SHuacai Chen }
84edf79e66SHuacai Chen 
857886a674SBALATON Zoltan static const MemoryRegionOps superio_cfg_ops = {
867886a674SBALATON Zoltan     .read = superio_cfg_read,
877886a674SBALATON Zoltan     .write = superio_cfg_write,
88bcc37e24SJan Kiszka     .endianness = DEVICE_NATIVE_ENDIAN,
89bcc37e24SJan Kiszka     .impl = {
90bcc37e24SJan Kiszka         .min_access_size = 1,
91bcc37e24SJan Kiszka         .max_access_size = 1,
92bcc37e24SJan Kiszka     },
93bcc37e24SJan Kiszka };
94bcc37e24SJan Kiszka 
959dc1a769SPhilippe Mathieu-Daudé static void vt82c686b_isa_reset(DeviceState *dev)
96edf79e66SHuacai Chen {
97007b3103SBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(dev);
98007b3103SBALATON Zoltan     uint8_t *pci_conf = s->dev.config;
99edf79e66SHuacai Chen 
100edf79e66SHuacai Chen     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
101edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
102edf79e66SHuacai Chen                  PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
103edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
104edf79e66SHuacai Chen 
105edf79e66SHuacai Chen     pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
106edf79e66SHuacai Chen     pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
107edf79e66SHuacai Chen     pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
108edf79e66SHuacai Chen     pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
109edf79e66SHuacai Chen     pci_conf[0x59] = 0x04;
110edf79e66SHuacai Chen     pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
111edf79e66SHuacai Chen     pci_conf[0x5f] = 0x04;
112edf79e66SHuacai Chen     pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
113edf79e66SHuacai Chen 
1147886a674SBALATON Zoltan     s->superio_cfg.regs[0xe0] = 0x3c; /* Device ID */
1157886a674SBALATON Zoltan     s->superio_cfg.regs[0xe2] = 0x03; /* Function select */
1167886a674SBALATON Zoltan     s->superio_cfg.regs[0xe3] = 0xfc; /* Floppy ctrl base addr */
1177886a674SBALATON Zoltan     s->superio_cfg.regs[0xe6] = 0xde; /* Parallel port base addr */
1187886a674SBALATON Zoltan     s->superio_cfg.regs[0xe7] = 0xfe; /* Serial port 1 base addr */
1197886a674SBALATON Zoltan     s->superio_cfg.regs[0xe8] = 0xbe; /* Serial port 2 base addr */
120edf79e66SHuacai Chen }
121edf79e66SHuacai Chen 
122edf79e66SHuacai Chen /* write config pci function0 registers. PCI-ISA bridge */
123ff413a1fSBALATON Zoltan static void vt82c686b_write_config(PCIDevice *d, uint32_t addr,
124edf79e66SHuacai Chen                                    uint32_t val, int len)
125edf79e66SHuacai Chen {
126007b3103SBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(d);
127edf79e66SHuacai Chen 
128ff413a1fSBALATON Zoltan     trace_via_isa_write(addr, val, len);
129ff413a1fSBALATON Zoltan     pci_default_write_config(d, addr, val, len);
130*6be6e4bcSBALATON Zoltan     if (addr == 0x85) {
131*6be6e4bcSBALATON Zoltan         /* BIT(1): enable or disable superio config io ports */
132*6be6e4bcSBALATON Zoltan         memory_region_set_enabled(&s->superio_cfg.io, val & BIT(1));
133edf79e66SHuacai Chen     }
134edf79e66SHuacai Chen }
135edf79e66SHuacai Chen 
136db1015e9SEduardo Habkost struct VT686PMState {
137edf79e66SHuacai Chen     PCIDevice dev;
138a2902821SGerd Hoffmann     MemoryRegion io;
139355bf2e5SGerd Hoffmann     ACPIREGS ar;
140edf79e66SHuacai Chen     APMState apm;
141edf79e66SHuacai Chen     PMSMBus smb;
142edf79e66SHuacai Chen     uint32_t smb_io_base;
143db1015e9SEduardo Habkost };
144edf79e66SHuacai Chen 
145e6340505SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT686PMState, VT82C686B_PM)
146417349e6SGonglei 
147edf79e66SHuacai Chen static void pm_update_sci(VT686PMState *s)
148edf79e66SHuacai Chen {
149edf79e66SHuacai Chen     int sci_level, pmsts;
150edf79e66SHuacai Chen 
1512886be1bSGerd Hoffmann     pmsts = acpi_pm1_evt_get_sts(&s->ar);
152355bf2e5SGerd Hoffmann     sci_level = (((pmsts & s->ar.pm1.evt.en) &
15304dc308fSIsaku Yamahata                   (ACPI_BITMASK_RT_CLOCK_ENABLE |
15404dc308fSIsaku Yamahata                    ACPI_BITMASK_POWER_BUTTON_ENABLE |
15504dc308fSIsaku Yamahata                    ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
15604dc308fSIsaku Yamahata                    ACPI_BITMASK_TIMER_ENABLE)) != 0);
1579e64f8a3SMarcel Apfelbaum     pci_set_irq(&s->dev, sci_level);
158edf79e66SHuacai Chen     /* schedule a timer interruption if needed */
159355bf2e5SGerd Hoffmann     acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
160a54d41a8SIsaku Yamahata                        !(pmsts & ACPI_BITMASK_TIMER_STATUS));
161edf79e66SHuacai Chen }
162edf79e66SHuacai Chen 
163355bf2e5SGerd Hoffmann static void pm_tmr_timer(ACPIREGS *ar)
164edf79e66SHuacai Chen {
165355bf2e5SGerd Hoffmann     VT686PMState *s = container_of(ar, VT686PMState, ar);
166edf79e66SHuacai Chen     pm_update_sci(s);
167edf79e66SHuacai Chen }
168edf79e66SHuacai Chen 
169edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s)
170edf79e66SHuacai Chen {
171edf79e66SHuacai Chen     uint32_t pm_io_base;
172edf79e66SHuacai Chen 
173edf79e66SHuacai Chen     pm_io_base = pci_get_long(s->dev.config + 0x40);
174edf79e66SHuacai Chen     pm_io_base &= 0xffc0;
175edf79e66SHuacai Chen 
176a2902821SGerd Hoffmann     memory_region_transaction_begin();
177a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1);
178a2902821SGerd Hoffmann     memory_region_set_address(&s->io, pm_io_base);
179a2902821SGerd Hoffmann     memory_region_transaction_commit();
180edf79e66SHuacai Chen }
181edf79e66SHuacai Chen 
182ff413a1fSBALATON Zoltan static void pm_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int len)
183edf79e66SHuacai Chen {
184ff413a1fSBALATON Zoltan     trace_via_pm_write(addr, val, len);
185ff413a1fSBALATON Zoltan     pci_default_write_config(d, addr, val, len);
186edf79e66SHuacai Chen }
187edf79e66SHuacai Chen 
188edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id)
189edf79e66SHuacai Chen {
190edf79e66SHuacai Chen     VT686PMState *s = opaque;
191edf79e66SHuacai Chen 
192edf79e66SHuacai Chen     pm_io_space_update(s);
193edf79e66SHuacai Chen     return 0;
194edf79e66SHuacai Chen }
195edf79e66SHuacai Chen 
196edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = {
197edf79e66SHuacai Chen     .name = "vt82c686b_pm",
198edf79e66SHuacai Chen     .version_id = 1,
199edf79e66SHuacai Chen     .minimum_version_id = 1,
200edf79e66SHuacai Chen     .post_load = vmstate_acpi_post_load,
201edf79e66SHuacai Chen     .fields = (VMStateField[]) {
202edf79e66SHuacai Chen         VMSTATE_PCI_DEVICE(dev, VT686PMState),
203355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState),
204355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState),
205355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState),
206edf79e66SHuacai Chen         VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState),
207e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState),
208355bf2e5SGerd Hoffmann         VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState),
209edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
210edf79e66SHuacai Chen     }
211edf79e66SHuacai Chen };
212edf79e66SHuacai Chen 
213edf79e66SHuacai Chen /* vt82c686 pm init */
2149af21dbeSMarkus Armbruster static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp)
215edf79e66SHuacai Chen {
216e6340505SBALATON Zoltan     VT686PMState *s = VT82C686B_PM(dev);
217edf79e66SHuacai Chen     uint8_t *pci_conf;
218edf79e66SHuacai Chen 
219edf79e66SHuacai Chen     pci_conf = s->dev.config;
220edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, 0);
221edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
222edf79e66SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
223edf79e66SHuacai Chen 
224edf79e66SHuacai Chen     /* 0x48-0x4B is Power Management I/O Base */
225edf79e66SHuacai Chen     pci_set_long(pci_conf + 0x48, 0x00000001);
226edf79e66SHuacai Chen 
227edf79e66SHuacai Chen     /* SMB ports:0xeee0~0xeeef */
228edf79e66SHuacai Chen     s->smb_io_base = ((s->smb_io_base & 0xfff0) + 0x0);
229edf79e66SHuacai Chen     pci_conf[0x90] = s->smb_io_base | 1;
230edf79e66SHuacai Chen     pci_conf[0x91] = s->smb_io_base >> 8;
231edf79e66SHuacai Chen     pci_conf[0xd2] = 0x90;
232a30c34d2SPhilippe Mathieu-Daudé     pm_smbus_init(DEVICE(s), &s->smb, false);
233798512e5SGerd Hoffmann     memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io);
234edf79e66SHuacai Chen 
23542d8a3cfSJulien Grall     apm_init(dev, &s->apm, NULL, s);
236edf79e66SHuacai Chen 
2371437c94bSPaolo Bonzini     memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64);
238a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, false);
239a2902821SGerd Hoffmann     memory_region_add_subregion(get_system_io(), 0, &s->io);
240edf79e66SHuacai Chen 
24177d58b1eSGerd Hoffmann     acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
242b5a7c024SGerd Hoffmann     acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
2439a10bbb4SLaszlo Ersek     acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2);
244edf79e66SHuacai Chen }
245edf79e66SHuacai Chen 
24640021f08SAnthony Liguori static Property via_pm_properties[] = {
247edf79e66SHuacai Chen     DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0),
248edf79e66SHuacai Chen     DEFINE_PROP_END_OF_LIST(),
24940021f08SAnthony Liguori };
25040021f08SAnthony Liguori 
25140021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data)
25240021f08SAnthony Liguori {
25339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
25440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
25540021f08SAnthony Liguori 
2569af21dbeSMarkus Armbruster     k->realize = vt82c686b_pm_realize;
25740021f08SAnthony Liguori     k->config_write = pm_write_config;
25840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
25940021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ACPI;
26040021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
26140021f08SAnthony Liguori     k->revision = 0x40;
26239bffca2SAnthony Liguori     dc->desc = "PM";
26339bffca2SAnthony Liguori     dc->vmsd = &vmstate_acpi;
264125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
2654f67d30bSMarc-André Lureau     device_class_set_props(dc, via_pm_properties);
266edf79e66SHuacai Chen }
26740021f08SAnthony Liguori 
2688c43a6f0SAndreas Färber static const TypeInfo via_pm_info = {
269e6340505SBALATON Zoltan     .name          = TYPE_VT82C686B_PM,
27039bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
27139bffca2SAnthony Liguori     .instance_size = sizeof(VT686PMState),
27240021f08SAnthony Liguori     .class_init    = via_pm_class_init,
273fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
274fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
275fd3b02c8SEduardo Habkost         { },
276fd3b02c8SEduardo Habkost     },
277edf79e66SHuacai Chen };
278edf79e66SHuacai Chen 
279edf79e66SHuacai Chen static const VMStateDescription vmstate_via = {
280edf79e66SHuacai Chen     .name = "vt82c686b",
281edf79e66SHuacai Chen     .version_id = 1,
282edf79e66SHuacai Chen     .minimum_version_id = 1,
283edf79e66SHuacai Chen     .fields = (VMStateField[]) {
2840f798461SBALATON Zoltan         VMSTATE_PCI_DEVICE(dev, VT82C686BISAState),
285edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
286edf79e66SHuacai Chen     }
287edf79e66SHuacai Chen };
288edf79e66SHuacai Chen 
289edf79e66SHuacai Chen /* init the PCI-to-ISA bridge */
2909af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp)
291edf79e66SHuacai Chen {
292007b3103SBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(d);
293edf79e66SHuacai Chen     uint8_t *pci_conf;
294bcc37e24SJan Kiszka     ISABus *isa_bus;
295edf79e66SHuacai Chen     uint8_t *wmask;
296edf79e66SHuacai Chen     int i;
297edf79e66SHuacai Chen 
298bb2ed009SHervé Poussineau     isa_bus = isa_bus_new(DEVICE(d), get_system_memory(),
299d10e5432SMarkus Armbruster                           pci_address_space_io(d), errp);
300d10e5432SMarkus Armbruster     if (!isa_bus) {
301d10e5432SMarkus Armbruster         return;
302d10e5432SMarkus Armbruster     }
303edf79e66SHuacai Chen 
304edf79e66SHuacai Chen     pci_conf = d->config;
305edf79e66SHuacai Chen     pci_config_set_prog_interface(pci_conf, 0x0);
306edf79e66SHuacai Chen 
307edf79e66SHuacai Chen     wmask = d->wmask;
308edf79e66SHuacai Chen     for (i = 0x00; i < 0xff; i++) {
309edf79e66SHuacai Chen         if (i <= 0x03 || (i >= 0x08 && i <= 0x3f)) {
310edf79e66SHuacai Chen             wmask[i] = 0x00;
311edf79e66SHuacai Chen         }
312edf79e66SHuacai Chen     }
313edf79e66SHuacai Chen 
314*6be6e4bcSBALATON Zoltan     memory_region_init_io(&s->superio_cfg.io, OBJECT(d), &superio_cfg_ops,
315*6be6e4bcSBALATON Zoltan                           &s->superio_cfg, "superio_cfg", 2);
316*6be6e4bcSBALATON Zoltan     memory_region_set_enabled(&s->superio_cfg.io, false);
317f3db354cSFilip Bozuta     /*
318f3db354cSFilip Bozuta      * The floppy also uses 0x3f0 and 0x3f1.
319f3db354cSFilip Bozuta      * But we do not emulate a floppy, so just set it here.
320f3db354cSFilip Bozuta      */
321bcc37e24SJan Kiszka     memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
322*6be6e4bcSBALATON Zoltan                                 &s->superio_cfg.io);
323edf79e66SHuacai Chen }
324edf79e66SHuacai Chen 
32540021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data)
32640021f08SAnthony Liguori {
32739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
32840021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
32940021f08SAnthony Liguori 
3309af21dbeSMarkus Armbruster     k->realize = vt82c686b_realize;
33140021f08SAnthony Liguori     k->config_write = vt82c686b_write_config;
33240021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
33340021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
33440021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_ISA;
33540021f08SAnthony Liguori     k->revision = 0x40;
3369dc1a769SPhilippe Mathieu-Daudé     dc->reset = vt82c686b_isa_reset;
33739bffca2SAnthony Liguori     dc->desc = "ISA bridge";
33839bffca2SAnthony Liguori     dc->vmsd = &vmstate_via;
33904916ee9SMarkus Armbruster     /*
34004916ee9SMarkus Armbruster      * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
341c3a09ff6SPhilippe Mathieu-Daudé      * e.g. by mips_fuloong2e_init()
34204916ee9SMarkus Armbruster      */
343e90f2a8cSEduardo Habkost     dc->user_creatable = false;
34440021f08SAnthony Liguori }
34540021f08SAnthony Liguori 
3468c43a6f0SAndreas Färber static const TypeInfo via_info = {
3470f798461SBALATON Zoltan     .name          = TYPE_VT82C686B_ISA,
34839bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
3490f798461SBALATON Zoltan     .instance_size = sizeof(VT82C686BISAState),
35040021f08SAnthony Liguori     .class_init    = via_class_init,
351fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
352fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
353fd3b02c8SEduardo Habkost         { },
354fd3b02c8SEduardo Habkost     },
355edf79e66SHuacai Chen };
356edf79e66SHuacai Chen 
35798cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data)
35898cf824bSPhilippe Mathieu-Daudé {
35998cf824bSPhilippe Mathieu-Daudé     ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
36098cf824bSPhilippe Mathieu-Daudé 
36198cf824bSPhilippe Mathieu-Daudé     sc->serial.count = 2;
36298cf824bSPhilippe Mathieu-Daudé     sc->parallel.count = 1;
36398cf824bSPhilippe Mathieu-Daudé     sc->ide.count = 0;
36498cf824bSPhilippe Mathieu-Daudé     sc->floppy.count = 1;
36598cf824bSPhilippe Mathieu-Daudé }
36698cf824bSPhilippe Mathieu-Daudé 
36798cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = {
36898cf824bSPhilippe Mathieu-Daudé     .name          = TYPE_VT82C686B_SUPERIO,
36998cf824bSPhilippe Mathieu-Daudé     .parent        = TYPE_ISA_SUPERIO,
37098cf824bSPhilippe Mathieu-Daudé     .instance_size = sizeof(ISASuperIODevice),
37198cf824bSPhilippe Mathieu-Daudé     .class_size    = sizeof(ISASuperIOClass),
37298cf824bSPhilippe Mathieu-Daudé     .class_init    = vt82c686b_superio_class_init,
37398cf824bSPhilippe Mathieu-Daudé };
37498cf824bSPhilippe Mathieu-Daudé 
37583f7d43aSAndreas Färber static void vt82c686b_register_types(void)
376edf79e66SHuacai Chen {
37783f7d43aSAndreas Färber     type_register_static(&via_pm_info);
37898cf824bSPhilippe Mathieu-Daudé     type_register_static(&via_superio_info);
37939bffca2SAnthony Liguori     type_register_static(&via_info);
380edf79e66SHuacai Chen }
38183f7d43aSAndreas Färber 
38283f7d43aSAndreas Färber type_init(vt82c686b_register_types)
383