1edf79e66SHuacai Chen /* 2edf79e66SHuacai Chen * VT82C686B south bridge support 3edf79e66SHuacai Chen * 4edf79e66SHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5edf79e66SHuacai Chen * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) 6edf79e66SHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 7edf79e66SHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11edf79e66SHuacai Chen */ 12edf79e66SHuacai Chen 130430891cSPeter Maydell #include "qemu/osdep.h" 140d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h" 150d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 1683c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 17a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 180d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 1998cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h" 2083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 21d6454270SMarkus Armbruster #include "migration/vmstate.h" 220d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 230d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 240d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 250d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h" 260b8fa32fSMarkus Armbruster #include "qemu/module.h" 271de7afc9SPaolo Bonzini #include "qemu/timer.h" 28022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 29edf79e66SHuacai Chen 30f3db354cSFilip Bozuta /* #define DEBUG_VT82C686B */ 31edf79e66SHuacai Chen 32edf79e66SHuacai Chen #ifdef DEBUG_VT82C686B 33a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 34edf79e66SHuacai Chen #else 35edf79e66SHuacai Chen #define DPRINTF(fmt, ...) 36edf79e66SHuacai Chen #endif 37edf79e66SHuacai Chen 38f3db354cSFilip Bozuta typedef struct SuperIOConfig { 399feb8adeSPaolo Bonzini uint8_t config[0x100]; 40edf79e66SHuacai Chen uint8_t index; 41edf79e66SHuacai Chen uint8_t data; 42edf79e66SHuacai Chen } SuperIOConfig; 43edf79e66SHuacai Chen 44edf79e66SHuacai Chen typedef struct VT82C686BState { 45edf79e66SHuacai Chen PCIDevice dev; 46bcc37e24SJan Kiszka MemoryRegion superio; 47edf79e66SHuacai Chen SuperIOConfig superio_conf; 48edf79e66SHuacai Chen } VT82C686BState; 49edf79e66SHuacai Chen 50417349e6SGonglei #define TYPE_VT82C686B_DEVICE "VT82C686B" 51417349e6SGonglei #define VT82C686B_DEVICE(obj) \ 52417349e6SGonglei OBJECT_CHECK(VT82C686BState, (obj), TYPE_VT82C686B_DEVICE) 53417349e6SGonglei 54bcc37e24SJan Kiszka static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data, 55bcc37e24SJan Kiszka unsigned size) 56edf79e66SHuacai Chen { 57edf79e66SHuacai Chen SuperIOConfig *superio_conf = opaque; 58edf79e66SHuacai Chen 59edf79e66SHuacai Chen DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data); 60edf79e66SHuacai Chen if (addr == 0x3f0) { 61edf79e66SHuacai Chen superio_conf->index = data & 0xff; 62edf79e66SHuacai Chen } else { 63b196d969Szhanghailiang bool can_write = true; 64edf79e66SHuacai Chen /* 0x3f1 */ 65edf79e66SHuacai Chen switch (superio_conf->index) { 66edf79e66SHuacai Chen case 0x00 ... 0xdf: 67edf79e66SHuacai Chen case 0xe4: 68edf79e66SHuacai Chen case 0xe5: 69edf79e66SHuacai Chen case 0xe9 ... 0xed: 70edf79e66SHuacai Chen case 0xf3: 71edf79e66SHuacai Chen case 0xf5: 72edf79e66SHuacai Chen case 0xf7: 73edf79e66SHuacai Chen case 0xf9 ... 0xfb: 74edf79e66SHuacai Chen case 0xfd ... 0xff: 75b196d969Szhanghailiang can_write = false; 76edf79e66SHuacai Chen break; 77edf79e66SHuacai Chen case 0xe7: 78edf79e66SHuacai Chen if ((data & 0xff) != 0xfe) { 79b196d969Szhanghailiang DPRINTF("change uart 1 base. unsupported yet\n"); 80b196d969Szhanghailiang can_write = false; 81edf79e66SHuacai Chen } 82edf79e66SHuacai Chen break; 83edf79e66SHuacai Chen case 0xe8: 84edf79e66SHuacai Chen if ((data & 0xff) != 0xbe) { 85b196d969Szhanghailiang DPRINTF("change uart 2 base. unsupported yet\n"); 86b196d969Szhanghailiang can_write = false; 87edf79e66SHuacai Chen } 88edf79e66SHuacai Chen break; 89edf79e66SHuacai Chen default: 90b196d969Szhanghailiang break; 91b196d969Szhanghailiang 92b196d969Szhanghailiang } 93b196d969Szhanghailiang if (can_write) { 94edf79e66SHuacai Chen superio_conf->config[superio_conf->index] = data & 0xff; 95edf79e66SHuacai Chen } 96edf79e66SHuacai Chen } 97edf79e66SHuacai Chen } 98edf79e66SHuacai Chen 99bcc37e24SJan Kiszka static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size) 100edf79e66SHuacai Chen { 101edf79e66SHuacai Chen SuperIOConfig *superio_conf = opaque; 102edf79e66SHuacai Chen 103edf79e66SHuacai Chen DPRINTF("superio_ioport_readb address 0x%x\n", addr); 104f3db354cSFilip Bozuta return superio_conf->config[superio_conf->index]; 105edf79e66SHuacai Chen } 106edf79e66SHuacai Chen 107bcc37e24SJan Kiszka static const MemoryRegionOps superio_ops = { 108bcc37e24SJan Kiszka .read = superio_ioport_readb, 109bcc37e24SJan Kiszka .write = superio_ioport_writeb, 110bcc37e24SJan Kiszka .endianness = DEVICE_NATIVE_ENDIAN, 111bcc37e24SJan Kiszka .impl = { 112bcc37e24SJan Kiszka .min_access_size = 1, 113bcc37e24SJan Kiszka .max_access_size = 1, 114bcc37e24SJan Kiszka }, 115bcc37e24SJan Kiszka }; 116bcc37e24SJan Kiszka 1179dc1a769SPhilippe Mathieu-Daudé static void vt82c686b_isa_reset(DeviceState *dev) 118edf79e66SHuacai Chen { 1199dc1a769SPhilippe Mathieu-Daudé VT82C686BState *vt82c = VT82C686B_DEVICE(dev); 1209dc1a769SPhilippe Mathieu-Daudé uint8_t *pci_conf = vt82c->dev.config; 121edf79e66SHuacai Chen 122edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); 123edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY | 124edf79e66SHuacai Chen PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL); 125edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 126edf79e66SHuacai Chen 127edf79e66SHuacai Chen pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */ 128edf79e66SHuacai Chen pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */ 129edf79e66SHuacai Chen pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */ 130edf79e66SHuacai Chen pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */ 131edf79e66SHuacai Chen pci_conf[0x59] = 0x04; 132edf79e66SHuacai Chen pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/ 133edf79e66SHuacai Chen pci_conf[0x5f] = 0x04; 134edf79e66SHuacai Chen pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */ 135edf79e66SHuacai Chen 136edf79e66SHuacai Chen vt82c->superio_conf.config[0xe0] = 0x3c; 137edf79e66SHuacai Chen vt82c->superio_conf.config[0xe2] = 0x03; 138edf79e66SHuacai Chen vt82c->superio_conf.config[0xe3] = 0xfc; 139edf79e66SHuacai Chen vt82c->superio_conf.config[0xe6] = 0xde; 140edf79e66SHuacai Chen vt82c->superio_conf.config[0xe7] = 0xfe; 141edf79e66SHuacai Chen vt82c->superio_conf.config[0xe8] = 0xbe; 142edf79e66SHuacai Chen } 143edf79e66SHuacai Chen 144edf79e66SHuacai Chen /* write config pci function0 registers. PCI-ISA bridge */ 145edf79e66SHuacai Chen static void vt82c686b_write_config(PCIDevice *d, uint32_t address, 146edf79e66SHuacai Chen uint32_t val, int len) 147edf79e66SHuacai Chen { 148417349e6SGonglei VT82C686BState *vt686 = VT82C686B_DEVICE(d); 149edf79e66SHuacai Chen 150edf79e66SHuacai Chen DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n", 151edf79e66SHuacai Chen address, val, len); 152edf79e66SHuacai Chen 153edf79e66SHuacai Chen pci_default_write_config(d, address, val, len); 154edf79e66SHuacai Chen if (address == 0x85) { /* enable or disable super IO configure */ 155bcc37e24SJan Kiszka memory_region_set_enabled(&vt686->superio, val & 0x2); 156edf79e66SHuacai Chen } 157edf79e66SHuacai Chen } 158edf79e66SHuacai Chen 159edf79e66SHuacai Chen #define ACPI_DBG_IO_ADDR 0xb044 160edf79e66SHuacai Chen 161edf79e66SHuacai Chen typedef struct VT686PMState { 162edf79e66SHuacai Chen PCIDevice dev; 163a2902821SGerd Hoffmann MemoryRegion io; 164355bf2e5SGerd Hoffmann ACPIREGS ar; 165edf79e66SHuacai Chen APMState apm; 166edf79e66SHuacai Chen PMSMBus smb; 167edf79e66SHuacai Chen uint32_t smb_io_base; 168edf79e66SHuacai Chen } VT686PMState; 169edf79e66SHuacai Chen 170edf79e66SHuacai Chen typedef struct VT686AC97State { 171edf79e66SHuacai Chen PCIDevice dev; 172edf79e66SHuacai Chen } VT686AC97State; 173edf79e66SHuacai Chen 174edf79e66SHuacai Chen typedef struct VT686MC97State { 175edf79e66SHuacai Chen PCIDevice dev; 176edf79e66SHuacai Chen } VT686MC97State; 177edf79e66SHuacai Chen 178417349e6SGonglei #define TYPE_VT82C686B_PM_DEVICE "VT82C686B_PM" 179417349e6SGonglei #define VT82C686B_PM_DEVICE(obj) \ 180417349e6SGonglei OBJECT_CHECK(VT686PMState, (obj), TYPE_VT82C686B_PM_DEVICE) 181417349e6SGonglei 182417349e6SGonglei #define TYPE_VT82C686B_MC97_DEVICE "VT82C686B_MC97" 183417349e6SGonglei #define VT82C686B_MC97_DEVICE(obj) \ 184417349e6SGonglei OBJECT_CHECK(VT686MC97State, (obj), TYPE_VT82C686B_MC97_DEVICE) 185417349e6SGonglei 186417349e6SGonglei #define TYPE_VT82C686B_AC97_DEVICE "VT82C686B_AC97" 187417349e6SGonglei #define VT82C686B_AC97_DEVICE(obj) \ 188417349e6SGonglei OBJECT_CHECK(VT686AC97State, (obj), TYPE_VT82C686B_AC97_DEVICE) 189417349e6SGonglei 190edf79e66SHuacai Chen static void pm_update_sci(VT686PMState *s) 191edf79e66SHuacai Chen { 192edf79e66SHuacai Chen int sci_level, pmsts; 193edf79e66SHuacai Chen 1942886be1bSGerd Hoffmann pmsts = acpi_pm1_evt_get_sts(&s->ar); 195355bf2e5SGerd Hoffmann sci_level = (((pmsts & s->ar.pm1.evt.en) & 19604dc308fSIsaku Yamahata (ACPI_BITMASK_RT_CLOCK_ENABLE | 19704dc308fSIsaku Yamahata ACPI_BITMASK_POWER_BUTTON_ENABLE | 19804dc308fSIsaku Yamahata ACPI_BITMASK_GLOBAL_LOCK_ENABLE | 19904dc308fSIsaku Yamahata ACPI_BITMASK_TIMER_ENABLE)) != 0); 2009e64f8a3SMarcel Apfelbaum pci_set_irq(&s->dev, sci_level); 201edf79e66SHuacai Chen /* schedule a timer interruption if needed */ 202355bf2e5SGerd Hoffmann acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) && 203a54d41a8SIsaku Yamahata !(pmsts & ACPI_BITMASK_TIMER_STATUS)); 204edf79e66SHuacai Chen } 205edf79e66SHuacai Chen 206355bf2e5SGerd Hoffmann static void pm_tmr_timer(ACPIREGS *ar) 207edf79e66SHuacai Chen { 208355bf2e5SGerd Hoffmann VT686PMState *s = container_of(ar, VT686PMState, ar); 209edf79e66SHuacai Chen pm_update_sci(s); 210edf79e66SHuacai Chen } 211edf79e66SHuacai Chen 212edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s) 213edf79e66SHuacai Chen { 214edf79e66SHuacai Chen uint32_t pm_io_base; 215edf79e66SHuacai Chen 216edf79e66SHuacai Chen pm_io_base = pci_get_long(s->dev.config + 0x40); 217edf79e66SHuacai Chen pm_io_base &= 0xffc0; 218edf79e66SHuacai Chen 219a2902821SGerd Hoffmann memory_region_transaction_begin(); 220a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1); 221a2902821SGerd Hoffmann memory_region_set_address(&s->io, pm_io_base); 222a2902821SGerd Hoffmann memory_region_transaction_commit(); 223edf79e66SHuacai Chen } 224edf79e66SHuacai Chen 225edf79e66SHuacai Chen static void pm_write_config(PCIDevice *d, 226edf79e66SHuacai Chen uint32_t address, uint32_t val, int len) 227edf79e66SHuacai Chen { 228edf79e66SHuacai Chen DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n", 229edf79e66SHuacai Chen address, val, len); 230edf79e66SHuacai Chen pci_default_write_config(d, address, val, len); 231edf79e66SHuacai Chen } 232edf79e66SHuacai Chen 233edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id) 234edf79e66SHuacai Chen { 235edf79e66SHuacai Chen VT686PMState *s = opaque; 236edf79e66SHuacai Chen 237edf79e66SHuacai Chen pm_io_space_update(s); 238edf79e66SHuacai Chen return 0; 239edf79e66SHuacai Chen } 240edf79e66SHuacai Chen 241edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = { 242edf79e66SHuacai Chen .name = "vt82c686b_pm", 243edf79e66SHuacai Chen .version_id = 1, 244edf79e66SHuacai Chen .minimum_version_id = 1, 245edf79e66SHuacai Chen .post_load = vmstate_acpi_post_load, 246edf79e66SHuacai Chen .fields = (VMStateField[]) { 247edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT686PMState), 248355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState), 249355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState), 250355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState), 251edf79e66SHuacai Chen VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState), 252e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState), 253355bf2e5SGerd Hoffmann VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState), 254edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 255edf79e66SHuacai Chen } 256edf79e66SHuacai Chen }; 257edf79e66SHuacai Chen 258edf79e66SHuacai Chen /* 259edf79e66SHuacai Chen * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init() 260edf79e66SHuacai Chen * just register a PCI device now, functionalities will be implemented later. 261edf79e66SHuacai Chen */ 262edf79e66SHuacai Chen 2639af21dbeSMarkus Armbruster static void vt82c686b_ac97_realize(PCIDevice *dev, Error **errp) 264edf79e66SHuacai Chen { 265417349e6SGonglei VT686AC97State *s = VT82C686B_AC97_DEVICE(dev); 266edf79e66SHuacai Chen uint8_t *pci_conf = s->dev.config; 267edf79e66SHuacai Chen 268edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | 269edf79e66SHuacai Chen PCI_COMMAND_PARITY); 270edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST | 271edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 272edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); 273edf79e66SHuacai Chen } 274edf79e66SHuacai Chen 275edf79e66SHuacai Chen void vt82c686b_ac97_init(PCIBus *bus, int devfn) 276edf79e66SHuacai Chen { 277edf79e66SHuacai Chen PCIDevice *dev; 278edf79e66SHuacai Chen 279417349e6SGonglei dev = pci_create(bus, devfn, TYPE_VT82C686B_AC97_DEVICE); 280edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 281edf79e66SHuacai Chen } 282edf79e66SHuacai Chen 28340021f08SAnthony Liguori static void via_ac97_class_init(ObjectClass *klass, void *data) 28440021f08SAnthony Liguori { 28539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 28640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 28740021f08SAnthony Liguori 2889af21dbeSMarkus Armbruster k->realize = vt82c686b_ac97_realize; 28940021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 29040021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_AC97; 29140021f08SAnthony Liguori k->revision = 0x50; 29240021f08SAnthony Liguori k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO; 293125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_SOUND, dc->categories); 29439bffca2SAnthony Liguori dc->desc = "AC97"; 29540021f08SAnthony Liguori } 29640021f08SAnthony Liguori 2978c43a6f0SAndreas Färber static const TypeInfo via_ac97_info = { 298417349e6SGonglei .name = TYPE_VT82C686B_AC97_DEVICE, 29939bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 30039bffca2SAnthony Liguori .instance_size = sizeof(VT686AC97State), 30140021f08SAnthony Liguori .class_init = via_ac97_class_init, 302fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 303fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 304fd3b02c8SEduardo Habkost { }, 305fd3b02c8SEduardo Habkost }, 306edf79e66SHuacai Chen }; 307edf79e66SHuacai Chen 3089af21dbeSMarkus Armbruster static void vt82c686b_mc97_realize(PCIDevice *dev, Error **errp) 309edf79e66SHuacai Chen { 310417349e6SGonglei VT686MC97State *s = VT82C686B_MC97_DEVICE(dev); 311edf79e66SHuacai Chen uint8_t *pci_conf = s->dev.config; 312edf79e66SHuacai Chen 313edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | 314edf79e66SHuacai Chen PCI_COMMAND_VGA_PALETTE); 315edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 316edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); 317edf79e66SHuacai Chen } 318edf79e66SHuacai Chen 319edf79e66SHuacai Chen void vt82c686b_mc97_init(PCIBus *bus, int devfn) 320edf79e66SHuacai Chen { 321edf79e66SHuacai Chen PCIDevice *dev; 322edf79e66SHuacai Chen 323417349e6SGonglei dev = pci_create(bus, devfn, TYPE_VT82C686B_MC97_DEVICE); 324edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 325edf79e66SHuacai Chen } 326edf79e66SHuacai Chen 32740021f08SAnthony Liguori static void via_mc97_class_init(ObjectClass *klass, void *data) 32840021f08SAnthony Liguori { 32939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 33040021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 33140021f08SAnthony Liguori 3329af21dbeSMarkus Armbruster k->realize = vt82c686b_mc97_realize; 33340021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 33440021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_MC97; 33540021f08SAnthony Liguori k->class_id = PCI_CLASS_COMMUNICATION_OTHER; 33640021f08SAnthony Liguori k->revision = 0x30; 337125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 33839bffca2SAnthony Liguori dc->desc = "MC97"; 33940021f08SAnthony Liguori } 34040021f08SAnthony Liguori 3418c43a6f0SAndreas Färber static const TypeInfo via_mc97_info = { 342417349e6SGonglei .name = TYPE_VT82C686B_MC97_DEVICE, 34339bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 34439bffca2SAnthony Liguori .instance_size = sizeof(VT686MC97State), 34540021f08SAnthony Liguori .class_init = via_mc97_class_init, 346fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 347fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 348fd3b02c8SEduardo Habkost { }, 349fd3b02c8SEduardo Habkost }, 350edf79e66SHuacai Chen }; 351edf79e66SHuacai Chen 352edf79e66SHuacai Chen /* vt82c686 pm init */ 3539af21dbeSMarkus Armbruster static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp) 354edf79e66SHuacai Chen { 355417349e6SGonglei VT686PMState *s = VT82C686B_PM_DEVICE(dev); 356edf79e66SHuacai Chen uint8_t *pci_conf; 357edf79e66SHuacai Chen 358edf79e66SHuacai Chen pci_conf = s->dev.config; 359edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, 0); 360edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | 361edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 362edf79e66SHuacai Chen 363edf79e66SHuacai Chen /* 0x48-0x4B is Power Management I/O Base */ 364edf79e66SHuacai Chen pci_set_long(pci_conf + 0x48, 0x00000001); 365edf79e66SHuacai Chen 366edf79e66SHuacai Chen /* SMB ports:0xeee0~0xeeef */ 367edf79e66SHuacai Chen s->smb_io_base = ((s->smb_io_base & 0xfff0) + 0x0); 368edf79e66SHuacai Chen pci_conf[0x90] = s->smb_io_base | 1; 369edf79e66SHuacai Chen pci_conf[0x91] = s->smb_io_base >> 8; 370edf79e66SHuacai Chen pci_conf[0xd2] = 0x90; 371a30c34d2SPhilippe Mathieu-Daudé pm_smbus_init(DEVICE(s), &s->smb, false); 372798512e5SGerd Hoffmann memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io); 373edf79e66SHuacai Chen 37442d8a3cfSJulien Grall apm_init(dev, &s->apm, NULL, s); 375edf79e66SHuacai Chen 3761437c94bSPaolo Bonzini memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64); 377a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, false); 378a2902821SGerd Hoffmann memory_region_add_subregion(get_system_io(), 0, &s->io); 379edf79e66SHuacai Chen 38077d58b1eSGerd Hoffmann acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); 381b5a7c024SGerd Hoffmann acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); 3829a10bbb4SLaszlo Ersek acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2); 383edf79e66SHuacai Chen } 384edf79e66SHuacai Chen 385a5c82852SAndreas Färber I2CBus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, 386edf79e66SHuacai Chen qemu_irq sci_irq) 387edf79e66SHuacai Chen { 388edf79e66SHuacai Chen PCIDevice *dev; 389edf79e66SHuacai Chen VT686PMState *s; 390edf79e66SHuacai Chen 391417349e6SGonglei dev = pci_create(bus, devfn, TYPE_VT82C686B_PM_DEVICE); 392edf79e66SHuacai Chen qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base); 393edf79e66SHuacai Chen 394417349e6SGonglei s = VT82C686B_PM_DEVICE(dev); 395edf79e66SHuacai Chen 396edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 397edf79e66SHuacai Chen 398edf79e66SHuacai Chen return s->smb.smbus; 399edf79e66SHuacai Chen } 400edf79e66SHuacai Chen 40140021f08SAnthony Liguori static Property via_pm_properties[] = { 402edf79e66SHuacai Chen DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0), 403edf79e66SHuacai Chen DEFINE_PROP_END_OF_LIST(), 40440021f08SAnthony Liguori }; 40540021f08SAnthony Liguori 40640021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data) 40740021f08SAnthony Liguori { 40839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 40940021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 41040021f08SAnthony Liguori 4119af21dbeSMarkus Armbruster k->realize = vt82c686b_pm_realize; 41240021f08SAnthony Liguori k->config_write = pm_write_config; 41340021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 41440021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ACPI; 41540021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 41640021f08SAnthony Liguori k->revision = 0x40; 41739bffca2SAnthony Liguori dc->desc = "PM"; 41839bffca2SAnthony Liguori dc->vmsd = &vmstate_acpi; 419125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 420*4f67d30bSMarc-André Lureau device_class_set_props(dc, via_pm_properties); 421edf79e66SHuacai Chen } 42240021f08SAnthony Liguori 4238c43a6f0SAndreas Färber static const TypeInfo via_pm_info = { 424417349e6SGonglei .name = TYPE_VT82C686B_PM_DEVICE, 42539bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 42639bffca2SAnthony Liguori .instance_size = sizeof(VT686PMState), 42740021f08SAnthony Liguori .class_init = via_pm_class_init, 428fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 429fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 430fd3b02c8SEduardo Habkost { }, 431fd3b02c8SEduardo Habkost }, 432edf79e66SHuacai Chen }; 433edf79e66SHuacai Chen 434edf79e66SHuacai Chen static const VMStateDescription vmstate_via = { 435edf79e66SHuacai Chen .name = "vt82c686b", 436edf79e66SHuacai Chen .version_id = 1, 437edf79e66SHuacai Chen .minimum_version_id = 1, 438edf79e66SHuacai Chen .fields = (VMStateField[]) { 439edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT82C686BState), 440edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 441edf79e66SHuacai Chen } 442edf79e66SHuacai Chen }; 443edf79e66SHuacai Chen 444edf79e66SHuacai Chen /* init the PCI-to-ISA bridge */ 4459af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp) 446edf79e66SHuacai Chen { 447417349e6SGonglei VT82C686BState *vt82c = VT82C686B_DEVICE(d); 448edf79e66SHuacai Chen uint8_t *pci_conf; 449bcc37e24SJan Kiszka ISABus *isa_bus; 450edf79e66SHuacai Chen uint8_t *wmask; 451edf79e66SHuacai Chen int i; 452edf79e66SHuacai Chen 453bb2ed009SHervé Poussineau isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), 454d10e5432SMarkus Armbruster pci_address_space_io(d), errp); 455d10e5432SMarkus Armbruster if (!isa_bus) { 456d10e5432SMarkus Armbruster return; 457d10e5432SMarkus Armbruster } 458edf79e66SHuacai Chen 459edf79e66SHuacai Chen pci_conf = d->config; 460edf79e66SHuacai Chen pci_config_set_prog_interface(pci_conf, 0x0); 461edf79e66SHuacai Chen 462edf79e66SHuacai Chen wmask = d->wmask; 463edf79e66SHuacai Chen for (i = 0x00; i < 0xff; i++) { 464edf79e66SHuacai Chen if (i <= 0x03 || (i >= 0x08 && i <= 0x3f)) { 465edf79e66SHuacai Chen wmask[i] = 0x00; 466edf79e66SHuacai Chen } 467edf79e66SHuacai Chen } 468edf79e66SHuacai Chen 469db10ca90SPaolo Bonzini memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops, 4702c9b15caSPaolo Bonzini &vt82c->superio_conf, "superio", 2); 471bcc37e24SJan Kiszka memory_region_set_enabled(&vt82c->superio, false); 472f3db354cSFilip Bozuta /* 473f3db354cSFilip Bozuta * The floppy also uses 0x3f0 and 0x3f1. 474f3db354cSFilip Bozuta * But we do not emulate a floppy, so just set it here. 475f3db354cSFilip Bozuta */ 476bcc37e24SJan Kiszka memory_region_add_subregion(isa_bus->address_space_io, 0x3f0, 477bcc37e24SJan Kiszka &vt82c->superio); 478edf79e66SHuacai Chen } 479edf79e66SHuacai Chen 480728d8910SPhilippe Mathieu-Daudé ISABus *vt82c686b_isa_init(PCIBus *bus, int devfn) 481edf79e66SHuacai Chen { 482edf79e66SHuacai Chen PCIDevice *d; 483edf79e66SHuacai Chen 484417349e6SGonglei d = pci_create_simple_multifunction(bus, devfn, true, 485417349e6SGonglei TYPE_VT82C686B_DEVICE); 486edf79e66SHuacai Chen 4872ae0e48dSAndreas Färber return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0")); 488edf79e66SHuacai Chen } 489edf79e66SHuacai Chen 49040021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data) 49140021f08SAnthony Liguori { 49239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 49340021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 49440021f08SAnthony Liguori 4959af21dbeSMarkus Armbruster k->realize = vt82c686b_realize; 49640021f08SAnthony Liguori k->config_write = vt82c686b_write_config; 49740021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 49840021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE; 49940021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_ISA; 50040021f08SAnthony Liguori k->revision = 0x40; 5019dc1a769SPhilippe Mathieu-Daudé dc->reset = vt82c686b_isa_reset; 50239bffca2SAnthony Liguori dc->desc = "ISA bridge"; 50339bffca2SAnthony Liguori dc->vmsd = &vmstate_via; 50404916ee9SMarkus Armbruster /* 50504916ee9SMarkus Armbruster * Reason: part of VIA VT82C686 southbridge, needs to be wired up, 50604916ee9SMarkus Armbruster * e.g. by mips_fulong2e_init() 50704916ee9SMarkus Armbruster */ 508e90f2a8cSEduardo Habkost dc->user_creatable = false; 50940021f08SAnthony Liguori } 51040021f08SAnthony Liguori 5118c43a6f0SAndreas Färber static const TypeInfo via_info = { 512417349e6SGonglei .name = TYPE_VT82C686B_DEVICE, 51339bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 51439bffca2SAnthony Liguori .instance_size = sizeof(VT82C686BState), 51540021f08SAnthony Liguori .class_init = via_class_init, 516fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 517fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 518fd3b02c8SEduardo Habkost { }, 519fd3b02c8SEduardo Habkost }, 520edf79e66SHuacai Chen }; 521edf79e66SHuacai Chen 52298cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data) 52398cf824bSPhilippe Mathieu-Daudé { 52498cf824bSPhilippe Mathieu-Daudé ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass); 52598cf824bSPhilippe Mathieu-Daudé 52698cf824bSPhilippe Mathieu-Daudé sc->serial.count = 2; 52798cf824bSPhilippe Mathieu-Daudé sc->parallel.count = 1; 52898cf824bSPhilippe Mathieu-Daudé sc->ide.count = 0; 52998cf824bSPhilippe Mathieu-Daudé sc->floppy.count = 1; 53098cf824bSPhilippe Mathieu-Daudé } 53198cf824bSPhilippe Mathieu-Daudé 53298cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = { 53398cf824bSPhilippe Mathieu-Daudé .name = TYPE_VT82C686B_SUPERIO, 53498cf824bSPhilippe Mathieu-Daudé .parent = TYPE_ISA_SUPERIO, 53598cf824bSPhilippe Mathieu-Daudé .instance_size = sizeof(ISASuperIODevice), 53698cf824bSPhilippe Mathieu-Daudé .class_size = sizeof(ISASuperIOClass), 53798cf824bSPhilippe Mathieu-Daudé .class_init = vt82c686b_superio_class_init, 53898cf824bSPhilippe Mathieu-Daudé }; 53998cf824bSPhilippe Mathieu-Daudé 54083f7d43aSAndreas Färber static void vt82c686b_register_types(void) 541edf79e66SHuacai Chen { 54283f7d43aSAndreas Färber type_register_static(&via_ac97_info); 54383f7d43aSAndreas Färber type_register_static(&via_mc97_info); 54483f7d43aSAndreas Färber type_register_static(&via_pm_info); 54598cf824bSPhilippe Mathieu-Daudé type_register_static(&via_superio_info); 54639bffca2SAnthony Liguori type_register_static(&via_info); 547edf79e66SHuacai Chen } 54883f7d43aSAndreas Färber 54983f7d43aSAndreas Färber type_init(vt82c686b_register_types) 550