1edf79e66SHuacai Chen /* 2edf79e66SHuacai Chen * VT82C686B south bridge support 3edf79e66SHuacai Chen * 4edf79e66SHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5edf79e66SHuacai Chen * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) 6edf79e66SHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 7edf79e66SHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11edf79e66SHuacai Chen */ 12edf79e66SHuacai Chen 130430891cSPeter Maydell #include "qemu/osdep.h" 140d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h" 1583c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 16a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 170d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 1898cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h" 193dc31cb8SBALATON Zoltan #include "hw/intc/i8259.h" 203dc31cb8SBALATON Zoltan #include "hw/irq.h" 213dc31cb8SBALATON Zoltan #include "hw/dma/i8257.h" 223dc31cb8SBALATON Zoltan #include "hw/timer/i8254.h" 233dc31cb8SBALATON Zoltan #include "hw/rtc/mc146818rtc.h" 24d6454270SMarkus Armbruster #include "migration/vmstate.h" 250d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 260d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 270d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h" 289307d06dSMarkus Armbruster #include "qapi/error.h" 292c4c556eSBALATON Zoltan #include "qemu/log.h" 300b8fa32fSMarkus Armbruster #include "qemu/module.h" 31911629e6SBALATON Zoltan #include "qemu/range.h" 321de7afc9SPaolo Bonzini #include "qemu/timer.h" 33022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 34ff413a1fSBALATON Zoltan #include "trace.h" 35edf79e66SHuacai Chen 36e1a69736SBALATON Zoltan #define TYPE_VIA_PM "via-pm" 37e1a69736SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(ViaPMState, VIA_PM) 38edf79e66SHuacai Chen 39e1a69736SBALATON Zoltan struct ViaPMState { 40edf79e66SHuacai Chen PCIDevice dev; 41a2902821SGerd Hoffmann MemoryRegion io; 42355bf2e5SGerd Hoffmann ACPIREGS ar; 43edf79e66SHuacai Chen APMState apm; 44edf79e66SHuacai Chen PMSMBus smb; 45db1015e9SEduardo Habkost }; 46edf79e66SHuacai Chen 47e1a69736SBALATON Zoltan static void pm_io_space_update(ViaPMState *s) 48edf79e66SHuacai Chen { 493ab1eea6SBALATON Zoltan uint32_t pmbase = pci_get_long(s->dev.config + 0x48) & 0xff80UL; 50edf79e66SHuacai Chen 51a2902821SGerd Hoffmann memory_region_transaction_begin(); 523ab1eea6SBALATON Zoltan memory_region_set_address(&s->io, pmbase); 533ab1eea6SBALATON Zoltan memory_region_set_enabled(&s->io, s->dev.config[0x41] & BIT(7)); 54a2902821SGerd Hoffmann memory_region_transaction_commit(); 55edf79e66SHuacai Chen } 56edf79e66SHuacai Chen 57e1a69736SBALATON Zoltan static void smb_io_space_update(ViaPMState *s) 58911629e6SBALATON Zoltan { 59911629e6SBALATON Zoltan uint32_t smbase = pci_get_long(s->dev.config + 0x90) & 0xfff0UL; 60911629e6SBALATON Zoltan 61911629e6SBALATON Zoltan memory_region_transaction_begin(); 62911629e6SBALATON Zoltan memory_region_set_address(&s->smb.io, smbase); 63911629e6SBALATON Zoltan memory_region_set_enabled(&s->smb.io, s->dev.config[0xd2] & BIT(0)); 64911629e6SBALATON Zoltan memory_region_transaction_commit(); 65911629e6SBALATON Zoltan } 66911629e6SBALATON Zoltan 67edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id) 68edf79e66SHuacai Chen { 69e1a69736SBALATON Zoltan ViaPMState *s = opaque; 70edf79e66SHuacai Chen 71edf79e66SHuacai Chen pm_io_space_update(s); 72911629e6SBALATON Zoltan smb_io_space_update(s); 73edf79e66SHuacai Chen return 0; 74edf79e66SHuacai Chen } 75edf79e66SHuacai Chen 76edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = { 77edf79e66SHuacai Chen .name = "vt82c686b_pm", 78edf79e66SHuacai Chen .version_id = 1, 79edf79e66SHuacai Chen .minimum_version_id = 1, 80edf79e66SHuacai Chen .post_load = vmstate_acpi_post_load, 81edf79e66SHuacai Chen .fields = (VMStateField[]) { 82e1a69736SBALATON Zoltan VMSTATE_PCI_DEVICE(dev, ViaPMState), 83e1a69736SBALATON Zoltan VMSTATE_UINT16(ar.pm1.evt.sts, ViaPMState), 84e1a69736SBALATON Zoltan VMSTATE_UINT16(ar.pm1.evt.en, ViaPMState), 85e1a69736SBALATON Zoltan VMSTATE_UINT16(ar.pm1.cnt.cnt, ViaPMState), 86e1a69736SBALATON Zoltan VMSTATE_STRUCT(apm, ViaPMState, 0, vmstate_apm, APMState), 87e1a69736SBALATON Zoltan VMSTATE_TIMER_PTR(ar.tmr.timer, ViaPMState), 88e1a69736SBALATON Zoltan VMSTATE_INT64(ar.tmr.overflow_time, ViaPMState), 89edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 90edf79e66SHuacai Chen } 91edf79e66SHuacai Chen }; 92edf79e66SHuacai Chen 9394349bffSBALATON Zoltan static void pm_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int len) 9494349bffSBALATON Zoltan { 95e1a69736SBALATON Zoltan ViaPMState *s = VIA_PM(d); 96911629e6SBALATON Zoltan 9794349bffSBALATON Zoltan trace_via_pm_write(addr, val, len); 9894349bffSBALATON Zoltan pci_default_write_config(d, addr, val, len); 993ab1eea6SBALATON Zoltan if (ranges_overlap(addr, len, 0x48, 4)) { 1003ab1eea6SBALATON Zoltan uint32_t v = pci_get_long(s->dev.config + 0x48); 1013ab1eea6SBALATON Zoltan pci_set_long(s->dev.config + 0x48, (v & 0xff80UL) | 1); 1023ab1eea6SBALATON Zoltan } 1033ab1eea6SBALATON Zoltan if (range_covers_byte(addr, len, 0x41)) { 1043ab1eea6SBALATON Zoltan pm_io_space_update(s); 1053ab1eea6SBALATON Zoltan } 106911629e6SBALATON Zoltan if (ranges_overlap(addr, len, 0x90, 4)) { 107911629e6SBALATON Zoltan uint32_t v = pci_get_long(s->dev.config + 0x90); 108911629e6SBALATON Zoltan pci_set_long(s->dev.config + 0x90, (v & 0xfff0UL) | 1); 109911629e6SBALATON Zoltan } 110911629e6SBALATON Zoltan if (range_covers_byte(addr, len, 0xd2)) { 111911629e6SBALATON Zoltan s->dev.config[0xd2] &= 0xf; 112911629e6SBALATON Zoltan smb_io_space_update(s); 113911629e6SBALATON Zoltan } 11494349bffSBALATON Zoltan } 11594349bffSBALATON Zoltan 11635e360edSBALATON Zoltan static void pm_io_write(void *op, hwaddr addr, uint64_t data, unsigned size) 11735e360edSBALATON Zoltan { 11835e360edSBALATON Zoltan trace_via_pm_io_write(addr, data, size); 11935e360edSBALATON Zoltan } 12035e360edSBALATON Zoltan 12135e360edSBALATON Zoltan static uint64_t pm_io_read(void *op, hwaddr addr, unsigned size) 12235e360edSBALATON Zoltan { 12335e360edSBALATON Zoltan trace_via_pm_io_read(addr, 0, size); 12435e360edSBALATON Zoltan return 0; 12535e360edSBALATON Zoltan } 12635e360edSBALATON Zoltan 12735e360edSBALATON Zoltan static const MemoryRegionOps pm_io_ops = { 12835e360edSBALATON Zoltan .read = pm_io_read, 12935e360edSBALATON Zoltan .write = pm_io_write, 13035e360edSBALATON Zoltan .endianness = DEVICE_NATIVE_ENDIAN, 13135e360edSBALATON Zoltan .impl = { 13235e360edSBALATON Zoltan .min_access_size = 1, 13335e360edSBALATON Zoltan .max_access_size = 1, 13435e360edSBALATON Zoltan }, 13535e360edSBALATON Zoltan }; 13635e360edSBALATON Zoltan 137e1a69736SBALATON Zoltan static void pm_update_sci(ViaPMState *s) 13894349bffSBALATON Zoltan { 13994349bffSBALATON Zoltan int sci_level, pmsts; 14094349bffSBALATON Zoltan 14194349bffSBALATON Zoltan pmsts = acpi_pm1_evt_get_sts(&s->ar); 14294349bffSBALATON Zoltan sci_level = (((pmsts & s->ar.pm1.evt.en) & 14394349bffSBALATON Zoltan (ACPI_BITMASK_RT_CLOCK_ENABLE | 14494349bffSBALATON Zoltan ACPI_BITMASK_POWER_BUTTON_ENABLE | 14594349bffSBALATON Zoltan ACPI_BITMASK_GLOBAL_LOCK_ENABLE | 14694349bffSBALATON Zoltan ACPI_BITMASK_TIMER_ENABLE)) != 0); 1470fae92a3SIsaku Yamahata if (pci_get_byte(s->dev.config + PCI_INTERRUPT_PIN)) { 1480fae92a3SIsaku Yamahata /* 1490fae92a3SIsaku Yamahata * FIXME: 1500fae92a3SIsaku Yamahata * Fix device model that realizes this PM device and remove 1510fae92a3SIsaku Yamahata * this work around. 1520fae92a3SIsaku Yamahata * The device model should wire SCI and setup 1530fae92a3SIsaku Yamahata * PCI_INTERRUPT_PIN properly. 1540fae92a3SIsaku Yamahata * If PIN# = 0(interrupt pin isn't used), don't raise SCI as 1550fae92a3SIsaku Yamahata * work around. 1560fae92a3SIsaku Yamahata */ 15794349bffSBALATON Zoltan pci_set_irq(&s->dev, sci_level); 1580fae92a3SIsaku Yamahata } 15994349bffSBALATON Zoltan /* schedule a timer interruption if needed */ 16094349bffSBALATON Zoltan acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) && 16194349bffSBALATON Zoltan !(pmsts & ACPI_BITMASK_TIMER_STATUS)); 16294349bffSBALATON Zoltan } 16394349bffSBALATON Zoltan 16494349bffSBALATON Zoltan static void pm_tmr_timer(ACPIREGS *ar) 16594349bffSBALATON Zoltan { 166e1a69736SBALATON Zoltan ViaPMState *s = container_of(ar, ViaPMState, ar); 16794349bffSBALATON Zoltan pm_update_sci(s); 16894349bffSBALATON Zoltan } 16994349bffSBALATON Zoltan 170e1a69736SBALATON Zoltan static void via_pm_reset(DeviceState *d) 171911629e6SBALATON Zoltan { 172e1a69736SBALATON Zoltan ViaPMState *s = VIA_PM(d); 173911629e6SBALATON Zoltan 1749af8e529SBALATON Zoltan memset(s->dev.config + PCI_CONFIG_HEADER_SIZE, 0, 1759af8e529SBALATON Zoltan PCI_CONFIG_SPACE_SIZE - PCI_CONFIG_HEADER_SIZE); 1769af8e529SBALATON Zoltan /* Power Management IO base */ 1779af8e529SBALATON Zoltan pci_set_long(s->dev.config + 0x48, 1); 178911629e6SBALATON Zoltan /* SMBus IO base */ 179911629e6SBALATON Zoltan pci_set_long(s->dev.config + 0x90, 1); 180911629e6SBALATON Zoltan 181*44421c60SIsaku Yamahata acpi_pm1_evt_reset(&s->ar); 182*44421c60SIsaku Yamahata acpi_pm1_cnt_reset(&s->ar); 183*44421c60SIsaku Yamahata acpi_pm_tmr_reset(&s->ar); 184*44421c60SIsaku Yamahata pm_update_sci(s); 185*44421c60SIsaku Yamahata 1863ab1eea6SBALATON Zoltan pm_io_space_update(s); 187911629e6SBALATON Zoltan smb_io_space_update(s); 188911629e6SBALATON Zoltan } 189911629e6SBALATON Zoltan 190e1a69736SBALATON Zoltan static void via_pm_realize(PCIDevice *dev, Error **errp) 191edf79e66SHuacai Chen { 192e1a69736SBALATON Zoltan ViaPMState *s = VIA_PM(dev); 193edf79e66SHuacai Chen 1943ab1eea6SBALATON Zoltan pci_set_word(dev->config + PCI_STATUS, PCI_STATUS_FAST_BACK | 195edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 196edf79e66SHuacai Chen 197a30c34d2SPhilippe Mathieu-Daudé pm_smbus_init(DEVICE(s), &s->smb, false); 198911629e6SBALATON Zoltan memory_region_add_subregion(pci_address_space_io(dev), 0, &s->smb.io); 199911629e6SBALATON Zoltan memory_region_set_enabled(&s->smb.io, false); 200edf79e66SHuacai Chen 20142d8a3cfSJulien Grall apm_init(dev, &s->apm, NULL, s); 202edf79e66SHuacai Chen 203e1a69736SBALATON Zoltan memory_region_init_io(&s->io, OBJECT(dev), &pm_io_ops, s, "via-pm", 128); 20435e360edSBALATON Zoltan memory_region_add_subregion(pci_address_space_io(dev), 0, &s->io); 205a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, false); 206edf79e66SHuacai Chen 20777d58b1eSGerd Hoffmann acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); 208b5a7c024SGerd Hoffmann acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); 2096be8cf56SIsaku Yamahata acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2, false); 210edf79e66SHuacai Chen } 211edf79e66SHuacai Chen 212e1a69736SBALATON Zoltan typedef struct via_pm_init_info { 213e1a69736SBALATON Zoltan uint16_t device_id; 214e1a69736SBALATON Zoltan } ViaPMInitInfo; 215e1a69736SBALATON Zoltan 21640021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data) 21740021f08SAnthony Liguori { 21839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 21940021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 220e1a69736SBALATON Zoltan ViaPMInitInfo *info = data; 22140021f08SAnthony Liguori 222e1a69736SBALATON Zoltan k->realize = via_pm_realize; 22340021f08SAnthony Liguori k->config_write = pm_write_config; 22440021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 225e1a69736SBALATON Zoltan k->device_id = info->device_id; 22640021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 22740021f08SAnthony Liguori k->revision = 0x40; 228e1a69736SBALATON Zoltan dc->reset = via_pm_reset; 229084bf4b4SBALATON Zoltan /* Reason: part of VIA south bridge, does not exist stand alone */ 230084bf4b4SBALATON Zoltan dc->user_creatable = false; 23139bffca2SAnthony Liguori dc->vmsd = &vmstate_acpi; 232edf79e66SHuacai Chen } 23340021f08SAnthony Liguori 2348c43a6f0SAndreas Färber static const TypeInfo via_pm_info = { 235e1a69736SBALATON Zoltan .name = TYPE_VIA_PM, 23639bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 237e1a69736SBALATON Zoltan .instance_size = sizeof(ViaPMState), 238e1a69736SBALATON Zoltan .abstract = true, 239fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 240fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 241fd3b02c8SEduardo Habkost { }, 242fd3b02c8SEduardo Habkost }, 243edf79e66SHuacai Chen }; 244edf79e66SHuacai Chen 245e1a69736SBALATON Zoltan static const ViaPMInitInfo vt82c686b_pm_init_info = { 246e1a69736SBALATON Zoltan .device_id = PCI_DEVICE_ID_VIA_82C686B_PM, 247e1a69736SBALATON Zoltan }; 248e1a69736SBALATON Zoltan 249e1a69736SBALATON Zoltan static const TypeInfo vt82c686b_pm_info = { 250e1a69736SBALATON Zoltan .name = TYPE_VT82C686B_PM, 251e1a69736SBALATON Zoltan .parent = TYPE_VIA_PM, 252e1a69736SBALATON Zoltan .class_init = via_pm_class_init, 253e1a69736SBALATON Zoltan .class_data = (void *)&vt82c686b_pm_init_info, 254e1a69736SBALATON Zoltan }; 255e1a69736SBALATON Zoltan 256e1a69736SBALATON Zoltan static const ViaPMInitInfo vt8231_pm_init_info = { 257e1a69736SBALATON Zoltan .device_id = PCI_DEVICE_ID_VIA_8231_PM, 258e1a69736SBALATON Zoltan }; 259e1a69736SBALATON Zoltan 260e1a69736SBALATON Zoltan static const TypeInfo vt8231_pm_info = { 261e1a69736SBALATON Zoltan .name = TYPE_VT8231_PM, 262e1a69736SBALATON Zoltan .parent = TYPE_VIA_PM, 263e1a69736SBALATON Zoltan .class_init = via_pm_class_init, 264e1a69736SBALATON Zoltan .class_data = (void *)&vt8231_pm_init_info, 265e1a69736SBALATON Zoltan }; 266e1a69736SBALATON Zoltan 26794349bffSBALATON Zoltan 26894349bffSBALATON Zoltan typedef struct SuperIOConfig { 26994349bffSBALATON Zoltan uint8_t regs[0x100]; 27094349bffSBALATON Zoltan MemoryRegion io; 27194349bffSBALATON Zoltan } SuperIOConfig; 27294349bffSBALATON Zoltan 27394349bffSBALATON Zoltan static void superio_cfg_write(void *opaque, hwaddr addr, uint64_t data, 27494349bffSBALATON Zoltan unsigned size) 27594349bffSBALATON Zoltan { 27694349bffSBALATON Zoltan SuperIOConfig *sc = opaque; 277c953bf71SBALATON Zoltan uint8_t idx = sc->regs[0]; 27894349bffSBALATON Zoltan 279cc2b4550SBALATON Zoltan if (addr == 0) { /* config index register */ 280cc2b4550SBALATON Zoltan sc->regs[0] = data; 2812b98dca9SBALATON Zoltan return; 2822b98dca9SBALATON Zoltan } 283cc2b4550SBALATON Zoltan 284cc2b4550SBALATON Zoltan /* config data register */ 285cc2b4550SBALATON Zoltan trace_via_superio_write(idx, data); 286c953bf71SBALATON Zoltan switch (idx) { 28794349bffSBALATON Zoltan case 0x00 ... 0xdf: 28894349bffSBALATON Zoltan case 0xe4: 28994349bffSBALATON Zoltan case 0xe5: 29094349bffSBALATON Zoltan case 0xe9 ... 0xed: 29194349bffSBALATON Zoltan case 0xf3: 29294349bffSBALATON Zoltan case 0xf5: 29394349bffSBALATON Zoltan case 0xf7: 29494349bffSBALATON Zoltan case 0xf9 ... 0xfb: 29594349bffSBALATON Zoltan case 0xfd ... 0xff: 296b7741b77SBALATON Zoltan /* ignore write to read only registers */ 297b7741b77SBALATON Zoltan return; 29894349bffSBALATON Zoltan /* case 0xe6 ... 0xe8: Should set base port of parallel and serial */ 29994349bffSBALATON Zoltan default: 3002c4c556eSBALATON Zoltan qemu_log_mask(LOG_UNIMP, 3012c4c556eSBALATON Zoltan "via_superio_cfg: unimplemented register 0x%x\n", idx); 30294349bffSBALATON Zoltan break; 30394349bffSBALATON Zoltan } 304cc2b4550SBALATON Zoltan sc->regs[idx] = data; 30594349bffSBALATON Zoltan } 30694349bffSBALATON Zoltan 30794349bffSBALATON Zoltan static uint64_t superio_cfg_read(void *opaque, hwaddr addr, unsigned size) 30894349bffSBALATON Zoltan { 30994349bffSBALATON Zoltan SuperIOConfig *sc = opaque; 310c953bf71SBALATON Zoltan uint8_t idx = sc->regs[0]; 311c953bf71SBALATON Zoltan uint8_t val = sc->regs[idx]; 31294349bffSBALATON Zoltan 313c953bf71SBALATON Zoltan if (addr == 0) { 314c953bf71SBALATON Zoltan return idx; 315c953bf71SBALATON Zoltan } 316c953bf71SBALATON Zoltan if (addr == 1 && idx == 0) { 317c953bf71SBALATON Zoltan val = 0; /* reading reg 0 where we store index value */ 318c953bf71SBALATON Zoltan } 319c953bf71SBALATON Zoltan trace_via_superio_read(idx, val); 32094349bffSBALATON Zoltan return val; 32194349bffSBALATON Zoltan } 32294349bffSBALATON Zoltan 32394349bffSBALATON Zoltan static const MemoryRegionOps superio_cfg_ops = { 32494349bffSBALATON Zoltan .read = superio_cfg_read, 32594349bffSBALATON Zoltan .write = superio_cfg_write, 32694349bffSBALATON Zoltan .endianness = DEVICE_NATIVE_ENDIAN, 32794349bffSBALATON Zoltan .impl = { 32894349bffSBALATON Zoltan .min_access_size = 1, 32994349bffSBALATON Zoltan .max_access_size = 1, 33094349bffSBALATON Zoltan }, 33194349bffSBALATON Zoltan }; 33294349bffSBALATON Zoltan 33394349bffSBALATON Zoltan 33494349bffSBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT82C686BISAState, VT82C686B_ISA) 33594349bffSBALATON Zoltan 33694349bffSBALATON Zoltan struct VT82C686BISAState { 33794349bffSBALATON Zoltan PCIDevice dev; 3383dc31cb8SBALATON Zoltan qemu_irq cpu_intr; 33994349bffSBALATON Zoltan SuperIOConfig superio_cfg; 34094349bffSBALATON Zoltan }; 34194349bffSBALATON Zoltan 3423dc31cb8SBALATON Zoltan static void via_isa_request_i8259_irq(void *opaque, int irq, int level) 3433dc31cb8SBALATON Zoltan { 3443dc31cb8SBALATON Zoltan VT82C686BISAState *s = opaque; 3453dc31cb8SBALATON Zoltan qemu_set_irq(s->cpu_intr, level); 3463dc31cb8SBALATON Zoltan } 3473dc31cb8SBALATON Zoltan 34894349bffSBALATON Zoltan static void vt82c686b_write_config(PCIDevice *d, uint32_t addr, 34994349bffSBALATON Zoltan uint32_t val, int len) 35094349bffSBALATON Zoltan { 35194349bffSBALATON Zoltan VT82C686BISAState *s = VT82C686B_ISA(d); 35294349bffSBALATON Zoltan 35394349bffSBALATON Zoltan trace_via_isa_write(addr, val, len); 35494349bffSBALATON Zoltan pci_default_write_config(d, addr, val, len); 35594349bffSBALATON Zoltan if (addr == 0x85) { 35694349bffSBALATON Zoltan /* BIT(1): enable or disable superio config io ports */ 35794349bffSBALATON Zoltan memory_region_set_enabled(&s->superio_cfg.io, val & BIT(1)); 35894349bffSBALATON Zoltan } 35994349bffSBALATON Zoltan } 36094349bffSBALATON Zoltan 361edf79e66SHuacai Chen static const VMStateDescription vmstate_via = { 362edf79e66SHuacai Chen .name = "vt82c686b", 363edf79e66SHuacai Chen .version_id = 1, 364edf79e66SHuacai Chen .minimum_version_id = 1, 365edf79e66SHuacai Chen .fields = (VMStateField[]) { 3660f798461SBALATON Zoltan VMSTATE_PCI_DEVICE(dev, VT82C686BISAState), 367edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 368edf79e66SHuacai Chen } 369edf79e66SHuacai Chen }; 370edf79e66SHuacai Chen 37194349bffSBALATON Zoltan static void vt82c686b_isa_reset(DeviceState *dev) 37294349bffSBALATON Zoltan { 37394349bffSBALATON Zoltan VT82C686BISAState *s = VT82C686B_ISA(dev); 37494349bffSBALATON Zoltan uint8_t *pci_conf = s->dev.config; 37594349bffSBALATON Zoltan 37694349bffSBALATON Zoltan pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); 37794349bffSBALATON Zoltan pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY | 37894349bffSBALATON Zoltan PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL); 37994349bffSBALATON Zoltan pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 38094349bffSBALATON Zoltan 38194349bffSBALATON Zoltan pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */ 38294349bffSBALATON Zoltan pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */ 38394349bffSBALATON Zoltan pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */ 38494349bffSBALATON Zoltan pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */ 38594349bffSBALATON Zoltan pci_conf[0x59] = 0x04; 38694349bffSBALATON Zoltan pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/ 38794349bffSBALATON Zoltan pci_conf[0x5f] = 0x04; 38894349bffSBALATON Zoltan pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */ 38994349bffSBALATON Zoltan 39094349bffSBALATON Zoltan s->superio_cfg.regs[0xe0] = 0x3c; /* Device ID */ 39194349bffSBALATON Zoltan s->superio_cfg.regs[0xe2] = 0x03; /* Function select */ 39294349bffSBALATON Zoltan s->superio_cfg.regs[0xe3] = 0xfc; /* Floppy ctrl base addr */ 39394349bffSBALATON Zoltan s->superio_cfg.regs[0xe6] = 0xde; /* Parallel port base addr */ 39494349bffSBALATON Zoltan s->superio_cfg.regs[0xe7] = 0xfe; /* Serial port 1 base addr */ 39594349bffSBALATON Zoltan s->superio_cfg.regs[0xe8] = 0xbe; /* Serial port 2 base addr */ 39694349bffSBALATON Zoltan } 39794349bffSBALATON Zoltan 3989af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp) 399edf79e66SHuacai Chen { 400007b3103SBALATON Zoltan VT82C686BISAState *s = VT82C686B_ISA(d); 4019859ad1cSBALATON Zoltan DeviceState *dev = DEVICE(d); 402bcc37e24SJan Kiszka ISABus *isa_bus; 4033dc31cb8SBALATON Zoltan qemu_irq *isa_irq; 404edf79e66SHuacai Chen int i; 405edf79e66SHuacai Chen 4063dc31cb8SBALATON Zoltan qdev_init_gpio_out(dev, &s->cpu_intr, 1); 4073dc31cb8SBALATON Zoltan isa_irq = qemu_allocate_irqs(via_isa_request_i8259_irq, s, 1); 4089859ad1cSBALATON Zoltan isa_bus = isa_bus_new(dev, get_system_memory(), pci_address_space_io(d), 4099859ad1cSBALATON Zoltan &error_fatal); 4103dc31cb8SBALATON Zoltan isa_bus_irqs(isa_bus, i8259_init(isa_bus, *isa_irq)); 4113dc31cb8SBALATON Zoltan i8254_pit_init(isa_bus, 0x40, 0, NULL); 4123dc31cb8SBALATON Zoltan i8257_dma_init(isa_bus, 0); 4133dc31cb8SBALATON Zoltan isa_create_simple(isa_bus, TYPE_VT82C686B_SUPERIO); 4143dc31cb8SBALATON Zoltan mc146818_rtc_init(isa_bus, 2000, NULL); 415edf79e66SHuacai Chen 4169859ad1cSBALATON Zoltan for (i = 0; i < PCI_CONFIG_HEADER_SIZE; i++) { 4179859ad1cSBALATON Zoltan if (i < PCI_COMMAND || i >= PCI_REVISION_ID) { 4189859ad1cSBALATON Zoltan d->wmask[i] = 0; 419edf79e66SHuacai Chen } 420edf79e66SHuacai Chen } 421edf79e66SHuacai Chen 4226be6e4bcSBALATON Zoltan memory_region_init_io(&s->superio_cfg.io, OBJECT(d), &superio_cfg_ops, 4236be6e4bcSBALATON Zoltan &s->superio_cfg, "superio_cfg", 2); 4246be6e4bcSBALATON Zoltan memory_region_set_enabled(&s->superio_cfg.io, false); 425f3db354cSFilip Bozuta /* 426f3db354cSFilip Bozuta * The floppy also uses 0x3f0 and 0x3f1. 427f3db354cSFilip Bozuta * But we do not emulate a floppy, so just set it here. 428f3db354cSFilip Bozuta */ 429bcc37e24SJan Kiszka memory_region_add_subregion(isa_bus->address_space_io, 0x3f0, 4306be6e4bcSBALATON Zoltan &s->superio_cfg.io); 431edf79e66SHuacai Chen } 432edf79e66SHuacai Chen 43340021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data) 43440021f08SAnthony Liguori { 43539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 43640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 43740021f08SAnthony Liguori 4389af21dbeSMarkus Armbruster k->realize = vt82c686b_realize; 43940021f08SAnthony Liguori k->config_write = vt82c686b_write_config; 44040021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 44140021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE; 44240021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_ISA; 44340021f08SAnthony Liguori k->revision = 0x40; 4449dc1a769SPhilippe Mathieu-Daudé dc->reset = vt82c686b_isa_reset; 44539bffca2SAnthony Liguori dc->desc = "ISA bridge"; 44639bffca2SAnthony Liguori dc->vmsd = &vmstate_via; 44704916ee9SMarkus Armbruster /* 44804916ee9SMarkus Armbruster * Reason: part of VIA VT82C686 southbridge, needs to be wired up, 449c3a09ff6SPhilippe Mathieu-Daudé * e.g. by mips_fuloong2e_init() 45004916ee9SMarkus Armbruster */ 451e90f2a8cSEduardo Habkost dc->user_creatable = false; 45240021f08SAnthony Liguori } 45340021f08SAnthony Liguori 4548c43a6f0SAndreas Färber static const TypeInfo via_info = { 4550f798461SBALATON Zoltan .name = TYPE_VT82C686B_ISA, 45639bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 4570f798461SBALATON Zoltan .instance_size = sizeof(VT82C686BISAState), 45840021f08SAnthony Liguori .class_init = via_class_init, 459fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 460fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 461fd3b02c8SEduardo Habkost { }, 462fd3b02c8SEduardo Habkost }, 463edf79e66SHuacai Chen }; 464edf79e66SHuacai Chen 46594349bffSBALATON Zoltan 46698cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data) 46798cf824bSPhilippe Mathieu-Daudé { 46898cf824bSPhilippe Mathieu-Daudé ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass); 46998cf824bSPhilippe Mathieu-Daudé 47098cf824bSPhilippe Mathieu-Daudé sc->serial.count = 2; 47198cf824bSPhilippe Mathieu-Daudé sc->parallel.count = 1; 47298cf824bSPhilippe Mathieu-Daudé sc->ide.count = 0; 47398cf824bSPhilippe Mathieu-Daudé sc->floppy.count = 1; 47498cf824bSPhilippe Mathieu-Daudé } 47598cf824bSPhilippe Mathieu-Daudé 47698cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = { 47798cf824bSPhilippe Mathieu-Daudé .name = TYPE_VT82C686B_SUPERIO, 47898cf824bSPhilippe Mathieu-Daudé .parent = TYPE_ISA_SUPERIO, 47998cf824bSPhilippe Mathieu-Daudé .instance_size = sizeof(ISASuperIODevice), 48098cf824bSPhilippe Mathieu-Daudé .class_size = sizeof(ISASuperIOClass), 48198cf824bSPhilippe Mathieu-Daudé .class_init = vt82c686b_superio_class_init, 48298cf824bSPhilippe Mathieu-Daudé }; 48398cf824bSPhilippe Mathieu-Daudé 48494349bffSBALATON Zoltan 48583f7d43aSAndreas Färber static void vt82c686b_register_types(void) 486edf79e66SHuacai Chen { 48783f7d43aSAndreas Färber type_register_static(&via_pm_info); 488e1a69736SBALATON Zoltan type_register_static(&vt82c686b_pm_info); 489e1a69736SBALATON Zoltan type_register_static(&vt8231_pm_info); 49039bffca2SAnthony Liguori type_register_static(&via_info); 49194349bffSBALATON Zoltan type_register_static(&via_superio_info); 492edf79e66SHuacai Chen } 49383f7d43aSAndreas Färber 49483f7d43aSAndreas Färber type_init(vt82c686b_register_types) 495