xref: /qemu/hw/isa/vt82c686.c (revision 40a0bba1e3feff9c3aa05e56db07eec9e72393e5)
1edf79e66SHuacai Chen /*
2edf79e66SHuacai Chen  * VT82C686B south bridge support
3edf79e66SHuacai Chen  *
4edf79e66SHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5edf79e66SHuacai Chen  * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6edf79e66SHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7edf79e66SHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11edf79e66SHuacai Chen  */
12edf79e66SHuacai Chen 
130430891cSPeter Maydell #include "qemu/osdep.h"
140d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h"
1583c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
16a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
170d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
1898cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h"
19d6454270SMarkus Armbruster #include "migration/vmstate.h"
200d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
210d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
220d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h"
239307d06dSMarkus Armbruster #include "qapi/error.h"
240b8fa32fSMarkus Armbruster #include "qemu/module.h"
25911629e6SBALATON Zoltan #include "qemu/range.h"
261de7afc9SPaolo Bonzini #include "qemu/timer.h"
27022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
28ff413a1fSBALATON Zoltan #include "trace.h"
29edf79e66SHuacai Chen 
3094349bffSBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT686PMState, VT82C686B_PM)
31edf79e66SHuacai Chen 
32db1015e9SEduardo Habkost struct VT686PMState {
33edf79e66SHuacai Chen     PCIDevice dev;
34a2902821SGerd Hoffmann     MemoryRegion io;
35355bf2e5SGerd Hoffmann     ACPIREGS ar;
36edf79e66SHuacai Chen     APMState apm;
37edf79e66SHuacai Chen     PMSMBus smb;
38db1015e9SEduardo Habkost };
39edf79e66SHuacai Chen 
40edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s)
41edf79e66SHuacai Chen {
42edf79e66SHuacai Chen     uint32_t pm_io_base;
43edf79e66SHuacai Chen 
44edf79e66SHuacai Chen     pm_io_base = pci_get_long(s->dev.config + 0x40);
45edf79e66SHuacai Chen     pm_io_base &= 0xffc0;
46edf79e66SHuacai Chen 
47a2902821SGerd Hoffmann     memory_region_transaction_begin();
48a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1);
49a2902821SGerd Hoffmann     memory_region_set_address(&s->io, pm_io_base);
50a2902821SGerd Hoffmann     memory_region_transaction_commit();
51edf79e66SHuacai Chen }
52edf79e66SHuacai Chen 
53911629e6SBALATON Zoltan static void smb_io_space_update(VT686PMState *s)
54911629e6SBALATON Zoltan {
55911629e6SBALATON Zoltan     uint32_t smbase = pci_get_long(s->dev.config + 0x90) & 0xfff0UL;
56911629e6SBALATON Zoltan 
57911629e6SBALATON Zoltan     memory_region_transaction_begin();
58911629e6SBALATON Zoltan     memory_region_set_address(&s->smb.io, smbase);
59911629e6SBALATON Zoltan     memory_region_set_enabled(&s->smb.io, s->dev.config[0xd2] & BIT(0));
60911629e6SBALATON Zoltan     memory_region_transaction_commit();
61911629e6SBALATON Zoltan }
62911629e6SBALATON Zoltan 
63edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id)
64edf79e66SHuacai Chen {
65edf79e66SHuacai Chen     VT686PMState *s = opaque;
66edf79e66SHuacai Chen 
67edf79e66SHuacai Chen     pm_io_space_update(s);
68911629e6SBALATON Zoltan     smb_io_space_update(s);
69edf79e66SHuacai Chen     return 0;
70edf79e66SHuacai Chen }
71edf79e66SHuacai Chen 
72edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = {
73edf79e66SHuacai Chen     .name = "vt82c686b_pm",
74edf79e66SHuacai Chen     .version_id = 1,
75edf79e66SHuacai Chen     .minimum_version_id = 1,
76edf79e66SHuacai Chen     .post_load = vmstate_acpi_post_load,
77edf79e66SHuacai Chen     .fields = (VMStateField[]) {
78edf79e66SHuacai Chen         VMSTATE_PCI_DEVICE(dev, VT686PMState),
79355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState),
80355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState),
81355bf2e5SGerd Hoffmann         VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState),
82edf79e66SHuacai Chen         VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState),
83e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState),
84355bf2e5SGerd Hoffmann         VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState),
85edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
86edf79e66SHuacai Chen     }
87edf79e66SHuacai Chen };
88edf79e66SHuacai Chen 
8994349bffSBALATON Zoltan static void pm_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int len)
9094349bffSBALATON Zoltan {
91911629e6SBALATON Zoltan     VT686PMState *s = VT82C686B_PM(d);
92911629e6SBALATON Zoltan 
9394349bffSBALATON Zoltan     trace_via_pm_write(addr, val, len);
9494349bffSBALATON Zoltan     pci_default_write_config(d, addr, val, len);
95911629e6SBALATON Zoltan     if (ranges_overlap(addr, len, 0x90, 4)) {
96911629e6SBALATON Zoltan         uint32_t v = pci_get_long(s->dev.config + 0x90);
97911629e6SBALATON Zoltan         pci_set_long(s->dev.config + 0x90, (v & 0xfff0UL) | 1);
98911629e6SBALATON Zoltan     }
99911629e6SBALATON Zoltan     if (range_covers_byte(addr, len, 0xd2)) {
100911629e6SBALATON Zoltan         s->dev.config[0xd2] &= 0xf;
101911629e6SBALATON Zoltan         smb_io_space_update(s);
102911629e6SBALATON Zoltan     }
10394349bffSBALATON Zoltan }
10494349bffSBALATON Zoltan 
10535e360edSBALATON Zoltan static void pm_io_write(void *op, hwaddr addr, uint64_t data, unsigned size)
10635e360edSBALATON Zoltan {
10735e360edSBALATON Zoltan     trace_via_pm_io_write(addr, data, size);
10835e360edSBALATON Zoltan }
10935e360edSBALATON Zoltan 
11035e360edSBALATON Zoltan static uint64_t pm_io_read(void *op, hwaddr addr, unsigned size)
11135e360edSBALATON Zoltan {
11235e360edSBALATON Zoltan     trace_via_pm_io_read(addr, 0, size);
11335e360edSBALATON Zoltan     return 0;
11435e360edSBALATON Zoltan }
11535e360edSBALATON Zoltan 
11635e360edSBALATON Zoltan static const MemoryRegionOps pm_io_ops = {
11735e360edSBALATON Zoltan     .read = pm_io_read,
11835e360edSBALATON Zoltan     .write = pm_io_write,
11935e360edSBALATON Zoltan     .endianness = DEVICE_NATIVE_ENDIAN,
12035e360edSBALATON Zoltan     .impl = {
12135e360edSBALATON Zoltan         .min_access_size = 1,
12235e360edSBALATON Zoltan         .max_access_size = 1,
12335e360edSBALATON Zoltan     },
12435e360edSBALATON Zoltan };
12535e360edSBALATON Zoltan 
12694349bffSBALATON Zoltan static void pm_update_sci(VT686PMState *s)
12794349bffSBALATON Zoltan {
12894349bffSBALATON Zoltan     int sci_level, pmsts;
12994349bffSBALATON Zoltan 
13094349bffSBALATON Zoltan     pmsts = acpi_pm1_evt_get_sts(&s->ar);
13194349bffSBALATON Zoltan     sci_level = (((pmsts & s->ar.pm1.evt.en) &
13294349bffSBALATON Zoltan                   (ACPI_BITMASK_RT_CLOCK_ENABLE |
13394349bffSBALATON Zoltan                    ACPI_BITMASK_POWER_BUTTON_ENABLE |
13494349bffSBALATON Zoltan                    ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
13594349bffSBALATON Zoltan                    ACPI_BITMASK_TIMER_ENABLE)) != 0);
13694349bffSBALATON Zoltan     pci_set_irq(&s->dev, sci_level);
13794349bffSBALATON Zoltan     /* schedule a timer interruption if needed */
13894349bffSBALATON Zoltan     acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
13994349bffSBALATON Zoltan                        !(pmsts & ACPI_BITMASK_TIMER_STATUS));
14094349bffSBALATON Zoltan }
14194349bffSBALATON Zoltan 
14294349bffSBALATON Zoltan static void pm_tmr_timer(ACPIREGS *ar)
14394349bffSBALATON Zoltan {
14494349bffSBALATON Zoltan     VT686PMState *s = container_of(ar, VT686PMState, ar);
14594349bffSBALATON Zoltan     pm_update_sci(s);
14694349bffSBALATON Zoltan }
14794349bffSBALATON Zoltan 
148911629e6SBALATON Zoltan static void vt82c686b_pm_reset(DeviceState *d)
149911629e6SBALATON Zoltan {
150911629e6SBALATON Zoltan     VT686PMState *s = VT82C686B_PM(d);
151911629e6SBALATON Zoltan 
152911629e6SBALATON Zoltan     /* SMBus IO base */
153911629e6SBALATON Zoltan     pci_set_long(s->dev.config + 0x90, 1);
154911629e6SBALATON Zoltan     s->dev.config[0xd2] = 0;
155911629e6SBALATON Zoltan 
156911629e6SBALATON Zoltan     smb_io_space_update(s);
157911629e6SBALATON Zoltan }
158911629e6SBALATON Zoltan 
1599af21dbeSMarkus Armbruster static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp)
160edf79e66SHuacai Chen {
161e6340505SBALATON Zoltan     VT686PMState *s = VT82C686B_PM(dev);
162edf79e66SHuacai Chen     uint8_t *pci_conf;
163edf79e66SHuacai Chen 
164edf79e66SHuacai Chen     pci_conf = s->dev.config;
165edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_COMMAND, 0);
166edf79e66SHuacai Chen     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
167edf79e66SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
168edf79e66SHuacai Chen 
169edf79e66SHuacai Chen     /* 0x48-0x4B is Power Management I/O Base */
170edf79e66SHuacai Chen     pci_set_long(pci_conf + 0x48, 0x00000001);
171edf79e66SHuacai Chen 
172a30c34d2SPhilippe Mathieu-Daudé     pm_smbus_init(DEVICE(s), &s->smb, false);
173911629e6SBALATON Zoltan     memory_region_add_subregion(pci_address_space_io(dev), 0, &s->smb.io);
174911629e6SBALATON Zoltan     memory_region_set_enabled(&s->smb.io, false);
175edf79e66SHuacai Chen 
17642d8a3cfSJulien Grall     apm_init(dev, &s->apm, NULL, s);
177edf79e66SHuacai Chen 
17835e360edSBALATON Zoltan     memory_region_init_io(&s->io, OBJECT(dev), &pm_io_ops, s,
179*40a0bba1SBALATON Zoltan                           "vt82c686-pm", 128);
18035e360edSBALATON Zoltan     memory_region_add_subregion(pci_address_space_io(dev), 0, &s->io);
181a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, false);
182edf79e66SHuacai Chen 
18377d58b1eSGerd Hoffmann     acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
184b5a7c024SGerd Hoffmann     acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
1859a10bbb4SLaszlo Ersek     acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2);
186edf79e66SHuacai Chen }
187edf79e66SHuacai Chen 
18840021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data)
18940021f08SAnthony Liguori {
19039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
19140021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
19240021f08SAnthony Liguori 
1939af21dbeSMarkus Armbruster     k->realize = vt82c686b_pm_realize;
19440021f08SAnthony Liguori     k->config_write = pm_write_config;
19540021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
19640021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ACPI;
19740021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
19840021f08SAnthony Liguori     k->revision = 0x40;
199911629e6SBALATON Zoltan     dc->reset = vt82c686b_pm_reset;
20039bffca2SAnthony Liguori     dc->desc = "PM";
20139bffca2SAnthony Liguori     dc->vmsd = &vmstate_acpi;
202125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
203edf79e66SHuacai Chen }
20440021f08SAnthony Liguori 
2058c43a6f0SAndreas Färber static const TypeInfo via_pm_info = {
206e6340505SBALATON Zoltan     .name          = TYPE_VT82C686B_PM,
20739bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
20839bffca2SAnthony Liguori     .instance_size = sizeof(VT686PMState),
20940021f08SAnthony Liguori     .class_init    = via_pm_class_init,
210fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
211fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
212fd3b02c8SEduardo Habkost         { },
213fd3b02c8SEduardo Habkost     },
214edf79e66SHuacai Chen };
215edf79e66SHuacai Chen 
21694349bffSBALATON Zoltan 
21794349bffSBALATON Zoltan typedef struct SuperIOConfig {
21894349bffSBALATON Zoltan     uint8_t regs[0x100];
21994349bffSBALATON Zoltan     uint8_t index;
22094349bffSBALATON Zoltan     MemoryRegion io;
22194349bffSBALATON Zoltan } SuperIOConfig;
22294349bffSBALATON Zoltan 
22394349bffSBALATON Zoltan static void superio_cfg_write(void *opaque, hwaddr addr, uint64_t data,
22494349bffSBALATON Zoltan                               unsigned size)
22594349bffSBALATON Zoltan {
22694349bffSBALATON Zoltan     SuperIOConfig *sc = opaque;
22794349bffSBALATON Zoltan 
22894349bffSBALATON Zoltan     if (addr == 0x3f0) { /* config index register */
22994349bffSBALATON Zoltan         sc->index = data & 0xff;
23094349bffSBALATON Zoltan     } else {
23194349bffSBALATON Zoltan         bool can_write = true;
23294349bffSBALATON Zoltan         /* 0x3f1, config data register */
23394349bffSBALATON Zoltan         trace_via_superio_write(sc->index, data & 0xff);
23494349bffSBALATON Zoltan         switch (sc->index) {
23594349bffSBALATON Zoltan         case 0x00 ... 0xdf:
23694349bffSBALATON Zoltan         case 0xe4:
23794349bffSBALATON Zoltan         case 0xe5:
23894349bffSBALATON Zoltan         case 0xe9 ... 0xed:
23994349bffSBALATON Zoltan         case 0xf3:
24094349bffSBALATON Zoltan         case 0xf5:
24194349bffSBALATON Zoltan         case 0xf7:
24294349bffSBALATON Zoltan         case 0xf9 ... 0xfb:
24394349bffSBALATON Zoltan         case 0xfd ... 0xff:
24494349bffSBALATON Zoltan             can_write = false;
24594349bffSBALATON Zoltan             break;
24694349bffSBALATON Zoltan         /* case 0xe6 ... 0xe8: Should set base port of parallel and serial */
24794349bffSBALATON Zoltan         default:
24894349bffSBALATON Zoltan             break;
24994349bffSBALATON Zoltan 
25094349bffSBALATON Zoltan         }
25194349bffSBALATON Zoltan         if (can_write) {
25294349bffSBALATON Zoltan             sc->regs[sc->index] = data & 0xff;
25394349bffSBALATON Zoltan         }
25494349bffSBALATON Zoltan     }
25594349bffSBALATON Zoltan }
25694349bffSBALATON Zoltan 
25794349bffSBALATON Zoltan static uint64_t superio_cfg_read(void *opaque, hwaddr addr, unsigned size)
25894349bffSBALATON Zoltan {
25994349bffSBALATON Zoltan     SuperIOConfig *sc = opaque;
26094349bffSBALATON Zoltan     uint8_t val = sc->regs[sc->index];
26194349bffSBALATON Zoltan 
26294349bffSBALATON Zoltan     trace_via_superio_read(sc->index, val);
26394349bffSBALATON Zoltan     return val;
26494349bffSBALATON Zoltan }
26594349bffSBALATON Zoltan 
26694349bffSBALATON Zoltan static const MemoryRegionOps superio_cfg_ops = {
26794349bffSBALATON Zoltan     .read = superio_cfg_read,
26894349bffSBALATON Zoltan     .write = superio_cfg_write,
26994349bffSBALATON Zoltan     .endianness = DEVICE_NATIVE_ENDIAN,
27094349bffSBALATON Zoltan     .impl = {
27194349bffSBALATON Zoltan         .min_access_size = 1,
27294349bffSBALATON Zoltan         .max_access_size = 1,
27394349bffSBALATON Zoltan     },
27494349bffSBALATON Zoltan };
27594349bffSBALATON Zoltan 
27694349bffSBALATON Zoltan 
27794349bffSBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT82C686BISAState, VT82C686B_ISA)
27894349bffSBALATON Zoltan 
27994349bffSBALATON Zoltan struct VT82C686BISAState {
28094349bffSBALATON Zoltan     PCIDevice dev;
28194349bffSBALATON Zoltan     SuperIOConfig superio_cfg;
28294349bffSBALATON Zoltan };
28394349bffSBALATON Zoltan 
28494349bffSBALATON Zoltan static void vt82c686b_write_config(PCIDevice *d, uint32_t addr,
28594349bffSBALATON Zoltan                                    uint32_t val, int len)
28694349bffSBALATON Zoltan {
28794349bffSBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(d);
28894349bffSBALATON Zoltan 
28994349bffSBALATON Zoltan     trace_via_isa_write(addr, val, len);
29094349bffSBALATON Zoltan     pci_default_write_config(d, addr, val, len);
29194349bffSBALATON Zoltan     if (addr == 0x85) {
29294349bffSBALATON Zoltan         /* BIT(1): enable or disable superio config io ports */
29394349bffSBALATON Zoltan         memory_region_set_enabled(&s->superio_cfg.io, val & BIT(1));
29494349bffSBALATON Zoltan     }
29594349bffSBALATON Zoltan }
29694349bffSBALATON Zoltan 
297edf79e66SHuacai Chen static const VMStateDescription vmstate_via = {
298edf79e66SHuacai Chen     .name = "vt82c686b",
299edf79e66SHuacai Chen     .version_id = 1,
300edf79e66SHuacai Chen     .minimum_version_id = 1,
301edf79e66SHuacai Chen     .fields = (VMStateField[]) {
3020f798461SBALATON Zoltan         VMSTATE_PCI_DEVICE(dev, VT82C686BISAState),
303edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
304edf79e66SHuacai Chen     }
305edf79e66SHuacai Chen };
306edf79e66SHuacai Chen 
30794349bffSBALATON Zoltan static void vt82c686b_isa_reset(DeviceState *dev)
30894349bffSBALATON Zoltan {
30994349bffSBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(dev);
31094349bffSBALATON Zoltan     uint8_t *pci_conf = s->dev.config;
31194349bffSBALATON Zoltan 
31294349bffSBALATON Zoltan     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
31394349bffSBALATON Zoltan     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
31494349bffSBALATON Zoltan                  PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
31594349bffSBALATON Zoltan     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
31694349bffSBALATON Zoltan 
31794349bffSBALATON Zoltan     pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
31894349bffSBALATON Zoltan     pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
31994349bffSBALATON Zoltan     pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
32094349bffSBALATON Zoltan     pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
32194349bffSBALATON Zoltan     pci_conf[0x59] = 0x04;
32294349bffSBALATON Zoltan     pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
32394349bffSBALATON Zoltan     pci_conf[0x5f] = 0x04;
32494349bffSBALATON Zoltan     pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
32594349bffSBALATON Zoltan 
32694349bffSBALATON Zoltan     s->superio_cfg.regs[0xe0] = 0x3c; /* Device ID */
32794349bffSBALATON Zoltan     s->superio_cfg.regs[0xe2] = 0x03; /* Function select */
32894349bffSBALATON Zoltan     s->superio_cfg.regs[0xe3] = 0xfc; /* Floppy ctrl base addr */
32994349bffSBALATON Zoltan     s->superio_cfg.regs[0xe6] = 0xde; /* Parallel port base addr */
33094349bffSBALATON Zoltan     s->superio_cfg.regs[0xe7] = 0xfe; /* Serial port 1 base addr */
33194349bffSBALATON Zoltan     s->superio_cfg.regs[0xe8] = 0xbe; /* Serial port 2 base addr */
33294349bffSBALATON Zoltan }
33394349bffSBALATON Zoltan 
3349af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp)
335edf79e66SHuacai Chen {
336007b3103SBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(d);
337edf79e66SHuacai Chen     uint8_t *pci_conf;
338bcc37e24SJan Kiszka     ISABus *isa_bus;
339edf79e66SHuacai Chen     uint8_t *wmask;
340edf79e66SHuacai Chen     int i;
341edf79e66SHuacai Chen 
342bb2ed009SHervé Poussineau     isa_bus = isa_bus_new(DEVICE(d), get_system_memory(),
343d10e5432SMarkus Armbruster                           pci_address_space_io(d), errp);
344d10e5432SMarkus Armbruster     if (!isa_bus) {
345d10e5432SMarkus Armbruster         return;
346d10e5432SMarkus Armbruster     }
347edf79e66SHuacai Chen 
348edf79e66SHuacai Chen     pci_conf = d->config;
349edf79e66SHuacai Chen     pci_config_set_prog_interface(pci_conf, 0x0);
350edf79e66SHuacai Chen 
351edf79e66SHuacai Chen     wmask = d->wmask;
352edf79e66SHuacai Chen     for (i = 0x00; i < 0xff; i++) {
353edf79e66SHuacai Chen         if (i <= 0x03 || (i >= 0x08 && i <= 0x3f)) {
354edf79e66SHuacai Chen             wmask[i] = 0x00;
355edf79e66SHuacai Chen         }
356edf79e66SHuacai Chen     }
357edf79e66SHuacai Chen 
3586be6e4bcSBALATON Zoltan     memory_region_init_io(&s->superio_cfg.io, OBJECT(d), &superio_cfg_ops,
3596be6e4bcSBALATON Zoltan                           &s->superio_cfg, "superio_cfg", 2);
3606be6e4bcSBALATON Zoltan     memory_region_set_enabled(&s->superio_cfg.io, false);
361f3db354cSFilip Bozuta     /*
362f3db354cSFilip Bozuta      * The floppy also uses 0x3f0 and 0x3f1.
363f3db354cSFilip Bozuta      * But we do not emulate a floppy, so just set it here.
364f3db354cSFilip Bozuta      */
365bcc37e24SJan Kiszka     memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
3666be6e4bcSBALATON Zoltan                                 &s->superio_cfg.io);
367edf79e66SHuacai Chen }
368edf79e66SHuacai Chen 
36940021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data)
37040021f08SAnthony Liguori {
37139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
37240021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
37340021f08SAnthony Liguori 
3749af21dbeSMarkus Armbruster     k->realize = vt82c686b_realize;
37540021f08SAnthony Liguori     k->config_write = vt82c686b_write_config;
37640021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
37740021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
37840021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_ISA;
37940021f08SAnthony Liguori     k->revision = 0x40;
3809dc1a769SPhilippe Mathieu-Daudé     dc->reset = vt82c686b_isa_reset;
38139bffca2SAnthony Liguori     dc->desc = "ISA bridge";
38239bffca2SAnthony Liguori     dc->vmsd = &vmstate_via;
38304916ee9SMarkus Armbruster     /*
38404916ee9SMarkus Armbruster      * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
385c3a09ff6SPhilippe Mathieu-Daudé      * e.g. by mips_fuloong2e_init()
38604916ee9SMarkus Armbruster      */
387e90f2a8cSEduardo Habkost     dc->user_creatable = false;
38840021f08SAnthony Liguori }
38940021f08SAnthony Liguori 
3908c43a6f0SAndreas Färber static const TypeInfo via_info = {
3910f798461SBALATON Zoltan     .name          = TYPE_VT82C686B_ISA,
39239bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
3930f798461SBALATON Zoltan     .instance_size = sizeof(VT82C686BISAState),
39440021f08SAnthony Liguori     .class_init    = via_class_init,
395fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
396fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
397fd3b02c8SEduardo Habkost         { },
398fd3b02c8SEduardo Habkost     },
399edf79e66SHuacai Chen };
400edf79e66SHuacai Chen 
40194349bffSBALATON Zoltan 
40298cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data)
40398cf824bSPhilippe Mathieu-Daudé {
40498cf824bSPhilippe Mathieu-Daudé     ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
40598cf824bSPhilippe Mathieu-Daudé 
40698cf824bSPhilippe Mathieu-Daudé     sc->serial.count = 2;
40798cf824bSPhilippe Mathieu-Daudé     sc->parallel.count = 1;
40898cf824bSPhilippe Mathieu-Daudé     sc->ide.count = 0;
40998cf824bSPhilippe Mathieu-Daudé     sc->floppy.count = 1;
41098cf824bSPhilippe Mathieu-Daudé }
41198cf824bSPhilippe Mathieu-Daudé 
41298cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = {
41398cf824bSPhilippe Mathieu-Daudé     .name          = TYPE_VT82C686B_SUPERIO,
41498cf824bSPhilippe Mathieu-Daudé     .parent        = TYPE_ISA_SUPERIO,
41598cf824bSPhilippe Mathieu-Daudé     .instance_size = sizeof(ISASuperIODevice),
41698cf824bSPhilippe Mathieu-Daudé     .class_size    = sizeof(ISASuperIOClass),
41798cf824bSPhilippe Mathieu-Daudé     .class_init    = vt82c686b_superio_class_init,
41898cf824bSPhilippe Mathieu-Daudé };
41998cf824bSPhilippe Mathieu-Daudé 
42094349bffSBALATON Zoltan 
42183f7d43aSAndreas Färber static void vt82c686b_register_types(void)
422edf79e66SHuacai Chen {
42383f7d43aSAndreas Färber     type_register_static(&via_pm_info);
42439bffca2SAnthony Liguori     type_register_static(&via_info);
42594349bffSBALATON Zoltan     type_register_static(&via_superio_info);
426edf79e66SHuacai Chen }
42783f7d43aSAndreas Färber 
42883f7d43aSAndreas Färber type_init(vt82c686b_register_types)
429