xref: /qemu/hw/isa/vt82c686.c (revision 2c4c556e0616a003c37d53f005b7bc1b65b234ab)
1edf79e66SHuacai Chen /*
2edf79e66SHuacai Chen  * VT82C686B south bridge support
3edf79e66SHuacai Chen  *
4edf79e66SHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5edf79e66SHuacai Chen  * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6edf79e66SHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7edf79e66SHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11edf79e66SHuacai Chen  */
12edf79e66SHuacai Chen 
130430891cSPeter Maydell #include "qemu/osdep.h"
140d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h"
1583c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
16a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
170d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
1898cf824bSPhilippe Mathieu-Daudé #include "hw/isa/superio.h"
193dc31cb8SBALATON Zoltan #include "hw/intc/i8259.h"
203dc31cb8SBALATON Zoltan #include "hw/irq.h"
213dc31cb8SBALATON Zoltan #include "hw/dma/i8257.h"
223dc31cb8SBALATON Zoltan #include "hw/timer/i8254.h"
233dc31cb8SBALATON Zoltan #include "hw/rtc/mc146818rtc.h"
24d6454270SMarkus Armbruster #include "migration/vmstate.h"
250d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
260d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
270d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h"
289307d06dSMarkus Armbruster #include "qapi/error.h"
29*2c4c556eSBALATON Zoltan #include "qemu/log.h"
300b8fa32fSMarkus Armbruster #include "qemu/module.h"
31911629e6SBALATON Zoltan #include "qemu/range.h"
321de7afc9SPaolo Bonzini #include "qemu/timer.h"
33022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
34ff413a1fSBALATON Zoltan #include "trace.h"
35edf79e66SHuacai Chen 
36e1a69736SBALATON Zoltan #define TYPE_VIA_PM "via-pm"
37e1a69736SBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(ViaPMState, VIA_PM)
38edf79e66SHuacai Chen 
39e1a69736SBALATON Zoltan struct ViaPMState {
40edf79e66SHuacai Chen     PCIDevice dev;
41a2902821SGerd Hoffmann     MemoryRegion io;
42355bf2e5SGerd Hoffmann     ACPIREGS ar;
43edf79e66SHuacai Chen     APMState apm;
44edf79e66SHuacai Chen     PMSMBus smb;
45db1015e9SEduardo Habkost };
46edf79e66SHuacai Chen 
47e1a69736SBALATON Zoltan static void pm_io_space_update(ViaPMState *s)
48edf79e66SHuacai Chen {
493ab1eea6SBALATON Zoltan     uint32_t pmbase = pci_get_long(s->dev.config + 0x48) & 0xff80UL;
50edf79e66SHuacai Chen 
51a2902821SGerd Hoffmann     memory_region_transaction_begin();
523ab1eea6SBALATON Zoltan     memory_region_set_address(&s->io, pmbase);
533ab1eea6SBALATON Zoltan     memory_region_set_enabled(&s->io, s->dev.config[0x41] & BIT(7));
54a2902821SGerd Hoffmann     memory_region_transaction_commit();
55edf79e66SHuacai Chen }
56edf79e66SHuacai Chen 
57e1a69736SBALATON Zoltan static void smb_io_space_update(ViaPMState *s)
58911629e6SBALATON Zoltan {
59911629e6SBALATON Zoltan     uint32_t smbase = pci_get_long(s->dev.config + 0x90) & 0xfff0UL;
60911629e6SBALATON Zoltan 
61911629e6SBALATON Zoltan     memory_region_transaction_begin();
62911629e6SBALATON Zoltan     memory_region_set_address(&s->smb.io, smbase);
63911629e6SBALATON Zoltan     memory_region_set_enabled(&s->smb.io, s->dev.config[0xd2] & BIT(0));
64911629e6SBALATON Zoltan     memory_region_transaction_commit();
65911629e6SBALATON Zoltan }
66911629e6SBALATON Zoltan 
67edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id)
68edf79e66SHuacai Chen {
69e1a69736SBALATON Zoltan     ViaPMState *s = opaque;
70edf79e66SHuacai Chen 
71edf79e66SHuacai Chen     pm_io_space_update(s);
72911629e6SBALATON Zoltan     smb_io_space_update(s);
73edf79e66SHuacai Chen     return 0;
74edf79e66SHuacai Chen }
75edf79e66SHuacai Chen 
76edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = {
77edf79e66SHuacai Chen     .name = "vt82c686b_pm",
78edf79e66SHuacai Chen     .version_id = 1,
79edf79e66SHuacai Chen     .minimum_version_id = 1,
80edf79e66SHuacai Chen     .post_load = vmstate_acpi_post_load,
81edf79e66SHuacai Chen     .fields = (VMStateField[]) {
82e1a69736SBALATON Zoltan         VMSTATE_PCI_DEVICE(dev, ViaPMState),
83e1a69736SBALATON Zoltan         VMSTATE_UINT16(ar.pm1.evt.sts, ViaPMState),
84e1a69736SBALATON Zoltan         VMSTATE_UINT16(ar.pm1.evt.en, ViaPMState),
85e1a69736SBALATON Zoltan         VMSTATE_UINT16(ar.pm1.cnt.cnt, ViaPMState),
86e1a69736SBALATON Zoltan         VMSTATE_STRUCT(apm, ViaPMState, 0, vmstate_apm, APMState),
87e1a69736SBALATON Zoltan         VMSTATE_TIMER_PTR(ar.tmr.timer, ViaPMState),
88e1a69736SBALATON Zoltan         VMSTATE_INT64(ar.tmr.overflow_time, ViaPMState),
89edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
90edf79e66SHuacai Chen     }
91edf79e66SHuacai Chen };
92edf79e66SHuacai Chen 
9394349bffSBALATON Zoltan static void pm_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int len)
9494349bffSBALATON Zoltan {
95e1a69736SBALATON Zoltan     ViaPMState *s = VIA_PM(d);
96911629e6SBALATON Zoltan 
9794349bffSBALATON Zoltan     trace_via_pm_write(addr, val, len);
9894349bffSBALATON Zoltan     pci_default_write_config(d, addr, val, len);
993ab1eea6SBALATON Zoltan     if (ranges_overlap(addr, len, 0x48, 4)) {
1003ab1eea6SBALATON Zoltan         uint32_t v = pci_get_long(s->dev.config + 0x48);
1013ab1eea6SBALATON Zoltan         pci_set_long(s->dev.config + 0x48, (v & 0xff80UL) | 1);
1023ab1eea6SBALATON Zoltan     }
1033ab1eea6SBALATON Zoltan     if (range_covers_byte(addr, len, 0x41)) {
1043ab1eea6SBALATON Zoltan         pm_io_space_update(s);
1053ab1eea6SBALATON Zoltan     }
106911629e6SBALATON Zoltan     if (ranges_overlap(addr, len, 0x90, 4)) {
107911629e6SBALATON Zoltan         uint32_t v = pci_get_long(s->dev.config + 0x90);
108911629e6SBALATON Zoltan         pci_set_long(s->dev.config + 0x90, (v & 0xfff0UL) | 1);
109911629e6SBALATON Zoltan     }
110911629e6SBALATON Zoltan     if (range_covers_byte(addr, len, 0xd2)) {
111911629e6SBALATON Zoltan         s->dev.config[0xd2] &= 0xf;
112911629e6SBALATON Zoltan         smb_io_space_update(s);
113911629e6SBALATON Zoltan     }
11494349bffSBALATON Zoltan }
11594349bffSBALATON Zoltan 
11635e360edSBALATON Zoltan static void pm_io_write(void *op, hwaddr addr, uint64_t data, unsigned size)
11735e360edSBALATON Zoltan {
11835e360edSBALATON Zoltan     trace_via_pm_io_write(addr, data, size);
11935e360edSBALATON Zoltan }
12035e360edSBALATON Zoltan 
12135e360edSBALATON Zoltan static uint64_t pm_io_read(void *op, hwaddr addr, unsigned size)
12235e360edSBALATON Zoltan {
12335e360edSBALATON Zoltan     trace_via_pm_io_read(addr, 0, size);
12435e360edSBALATON Zoltan     return 0;
12535e360edSBALATON Zoltan }
12635e360edSBALATON Zoltan 
12735e360edSBALATON Zoltan static const MemoryRegionOps pm_io_ops = {
12835e360edSBALATON Zoltan     .read = pm_io_read,
12935e360edSBALATON Zoltan     .write = pm_io_write,
13035e360edSBALATON Zoltan     .endianness = DEVICE_NATIVE_ENDIAN,
13135e360edSBALATON Zoltan     .impl = {
13235e360edSBALATON Zoltan         .min_access_size = 1,
13335e360edSBALATON Zoltan         .max_access_size = 1,
13435e360edSBALATON Zoltan     },
13535e360edSBALATON Zoltan };
13635e360edSBALATON Zoltan 
137e1a69736SBALATON Zoltan static void pm_update_sci(ViaPMState *s)
13894349bffSBALATON Zoltan {
13994349bffSBALATON Zoltan     int sci_level, pmsts;
14094349bffSBALATON Zoltan 
14194349bffSBALATON Zoltan     pmsts = acpi_pm1_evt_get_sts(&s->ar);
14294349bffSBALATON Zoltan     sci_level = (((pmsts & s->ar.pm1.evt.en) &
14394349bffSBALATON Zoltan                   (ACPI_BITMASK_RT_CLOCK_ENABLE |
14494349bffSBALATON Zoltan                    ACPI_BITMASK_POWER_BUTTON_ENABLE |
14594349bffSBALATON Zoltan                    ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
14694349bffSBALATON Zoltan                    ACPI_BITMASK_TIMER_ENABLE)) != 0);
14794349bffSBALATON Zoltan     pci_set_irq(&s->dev, sci_level);
14894349bffSBALATON Zoltan     /* schedule a timer interruption if needed */
14994349bffSBALATON Zoltan     acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) &&
15094349bffSBALATON Zoltan                        !(pmsts & ACPI_BITMASK_TIMER_STATUS));
15194349bffSBALATON Zoltan }
15294349bffSBALATON Zoltan 
15394349bffSBALATON Zoltan static void pm_tmr_timer(ACPIREGS *ar)
15494349bffSBALATON Zoltan {
155e1a69736SBALATON Zoltan     ViaPMState *s = container_of(ar, ViaPMState, ar);
15694349bffSBALATON Zoltan     pm_update_sci(s);
15794349bffSBALATON Zoltan }
15894349bffSBALATON Zoltan 
159e1a69736SBALATON Zoltan static void via_pm_reset(DeviceState *d)
160911629e6SBALATON Zoltan {
161e1a69736SBALATON Zoltan     ViaPMState *s = VIA_PM(d);
162911629e6SBALATON Zoltan 
1639af8e529SBALATON Zoltan     memset(s->dev.config + PCI_CONFIG_HEADER_SIZE, 0,
1649af8e529SBALATON Zoltan            PCI_CONFIG_SPACE_SIZE - PCI_CONFIG_HEADER_SIZE);
1659af8e529SBALATON Zoltan     /* Power Management IO base */
1669af8e529SBALATON Zoltan     pci_set_long(s->dev.config + 0x48, 1);
167911629e6SBALATON Zoltan     /* SMBus IO base */
168911629e6SBALATON Zoltan     pci_set_long(s->dev.config + 0x90, 1);
169911629e6SBALATON Zoltan 
1703ab1eea6SBALATON Zoltan     pm_io_space_update(s);
171911629e6SBALATON Zoltan     smb_io_space_update(s);
172911629e6SBALATON Zoltan }
173911629e6SBALATON Zoltan 
174e1a69736SBALATON Zoltan static void via_pm_realize(PCIDevice *dev, Error **errp)
175edf79e66SHuacai Chen {
176e1a69736SBALATON Zoltan     ViaPMState *s = VIA_PM(dev);
177edf79e66SHuacai Chen 
1783ab1eea6SBALATON Zoltan     pci_set_word(dev->config + PCI_STATUS, PCI_STATUS_FAST_BACK |
179edf79e66SHuacai Chen                  PCI_STATUS_DEVSEL_MEDIUM);
180edf79e66SHuacai Chen 
181a30c34d2SPhilippe Mathieu-Daudé     pm_smbus_init(DEVICE(s), &s->smb, false);
182911629e6SBALATON Zoltan     memory_region_add_subregion(pci_address_space_io(dev), 0, &s->smb.io);
183911629e6SBALATON Zoltan     memory_region_set_enabled(&s->smb.io, false);
184edf79e66SHuacai Chen 
18542d8a3cfSJulien Grall     apm_init(dev, &s->apm, NULL, s);
186edf79e66SHuacai Chen 
187e1a69736SBALATON Zoltan     memory_region_init_io(&s->io, OBJECT(dev), &pm_io_ops, s, "via-pm", 128);
18835e360edSBALATON Zoltan     memory_region_add_subregion(pci_address_space_io(dev), 0, &s->io);
189a2902821SGerd Hoffmann     memory_region_set_enabled(&s->io, false);
190edf79e66SHuacai Chen 
19177d58b1eSGerd Hoffmann     acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
192b5a7c024SGerd Hoffmann     acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
1939a10bbb4SLaszlo Ersek     acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2);
194edf79e66SHuacai Chen }
195edf79e66SHuacai Chen 
196e1a69736SBALATON Zoltan typedef struct via_pm_init_info {
197e1a69736SBALATON Zoltan     uint16_t device_id;
198e1a69736SBALATON Zoltan } ViaPMInitInfo;
199e1a69736SBALATON Zoltan 
20040021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data)
20140021f08SAnthony Liguori {
20239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
20340021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
204e1a69736SBALATON Zoltan     ViaPMInitInfo *info = data;
20540021f08SAnthony Liguori 
206e1a69736SBALATON Zoltan     k->realize = via_pm_realize;
20740021f08SAnthony Liguori     k->config_write = pm_write_config;
20840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
209e1a69736SBALATON Zoltan     k->device_id = info->device_id;
21040021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
21140021f08SAnthony Liguori     k->revision = 0x40;
212e1a69736SBALATON Zoltan     dc->reset = via_pm_reset;
213084bf4b4SBALATON Zoltan     /* Reason: part of VIA south bridge, does not exist stand alone */
214084bf4b4SBALATON Zoltan     dc->user_creatable = false;
21539bffca2SAnthony Liguori     dc->vmsd = &vmstate_acpi;
216edf79e66SHuacai Chen }
21740021f08SAnthony Liguori 
2188c43a6f0SAndreas Färber static const TypeInfo via_pm_info = {
219e1a69736SBALATON Zoltan     .name          = TYPE_VIA_PM,
22039bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
221e1a69736SBALATON Zoltan     .instance_size = sizeof(ViaPMState),
222e1a69736SBALATON Zoltan     .abstract      = true,
223fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
224fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
225fd3b02c8SEduardo Habkost         { },
226fd3b02c8SEduardo Habkost     },
227edf79e66SHuacai Chen };
228edf79e66SHuacai Chen 
229e1a69736SBALATON Zoltan static const ViaPMInitInfo vt82c686b_pm_init_info = {
230e1a69736SBALATON Zoltan     .device_id = PCI_DEVICE_ID_VIA_82C686B_PM,
231e1a69736SBALATON Zoltan };
232e1a69736SBALATON Zoltan 
233e1a69736SBALATON Zoltan static const TypeInfo vt82c686b_pm_info = {
234e1a69736SBALATON Zoltan     .name          = TYPE_VT82C686B_PM,
235e1a69736SBALATON Zoltan     .parent        = TYPE_VIA_PM,
236e1a69736SBALATON Zoltan     .class_init    = via_pm_class_init,
237e1a69736SBALATON Zoltan     .class_data    = (void *)&vt82c686b_pm_init_info,
238e1a69736SBALATON Zoltan };
239e1a69736SBALATON Zoltan 
240e1a69736SBALATON Zoltan static const ViaPMInitInfo vt8231_pm_init_info = {
241e1a69736SBALATON Zoltan     .device_id = PCI_DEVICE_ID_VIA_8231_PM,
242e1a69736SBALATON Zoltan };
243e1a69736SBALATON Zoltan 
244e1a69736SBALATON Zoltan static const TypeInfo vt8231_pm_info = {
245e1a69736SBALATON Zoltan     .name          = TYPE_VT8231_PM,
246e1a69736SBALATON Zoltan     .parent        = TYPE_VIA_PM,
247e1a69736SBALATON Zoltan     .class_init    = via_pm_class_init,
248e1a69736SBALATON Zoltan     .class_data    = (void *)&vt8231_pm_init_info,
249e1a69736SBALATON Zoltan };
250e1a69736SBALATON Zoltan 
25194349bffSBALATON Zoltan 
25294349bffSBALATON Zoltan typedef struct SuperIOConfig {
25394349bffSBALATON Zoltan     uint8_t regs[0x100];
25494349bffSBALATON Zoltan     MemoryRegion io;
25594349bffSBALATON Zoltan } SuperIOConfig;
25694349bffSBALATON Zoltan 
25794349bffSBALATON Zoltan static void superio_cfg_write(void *opaque, hwaddr addr, uint64_t data,
25894349bffSBALATON Zoltan                               unsigned size)
25994349bffSBALATON Zoltan {
26094349bffSBALATON Zoltan     SuperIOConfig *sc = opaque;
261c953bf71SBALATON Zoltan     uint8_t idx = sc->regs[0];
26294349bffSBALATON Zoltan 
26394349bffSBALATON Zoltan     if (addr == 0x3f0) { /* config index register */
264c953bf71SBALATON Zoltan         idx = data & 0xff;
2652b98dca9SBALATON Zoltan         return;
2662b98dca9SBALATON Zoltan     }
26794349bffSBALATON Zoltan     /* 0x3f1, config data register */
268c953bf71SBALATON Zoltan     trace_via_superio_write(idx, data & 0xff);
269c953bf71SBALATON Zoltan     switch (idx) {
27094349bffSBALATON Zoltan     case 0x00 ... 0xdf:
27194349bffSBALATON Zoltan     case 0xe4:
27294349bffSBALATON Zoltan     case 0xe5:
27394349bffSBALATON Zoltan     case 0xe9 ... 0xed:
27494349bffSBALATON Zoltan     case 0xf3:
27594349bffSBALATON Zoltan     case 0xf5:
27694349bffSBALATON Zoltan     case 0xf7:
27794349bffSBALATON Zoltan     case 0xf9 ... 0xfb:
27894349bffSBALATON Zoltan     case 0xfd ... 0xff:
279b7741b77SBALATON Zoltan         /* ignore write to read only registers */
280b7741b77SBALATON Zoltan         return;
28194349bffSBALATON Zoltan     /* case 0xe6 ... 0xe8: Should set base port of parallel and serial */
28294349bffSBALATON Zoltan     default:
283*2c4c556eSBALATON Zoltan         qemu_log_mask(LOG_UNIMP,
284*2c4c556eSBALATON Zoltan                       "via_superio_cfg: unimplemented register 0x%x\n", idx);
28594349bffSBALATON Zoltan         break;
28694349bffSBALATON Zoltan     }
287c953bf71SBALATON Zoltan     sc->regs[idx] = data & 0xff;
28894349bffSBALATON Zoltan }
28994349bffSBALATON Zoltan 
29094349bffSBALATON Zoltan static uint64_t superio_cfg_read(void *opaque, hwaddr addr, unsigned size)
29194349bffSBALATON Zoltan {
29294349bffSBALATON Zoltan     SuperIOConfig *sc = opaque;
293c953bf71SBALATON Zoltan     uint8_t idx = sc->regs[0];
294c953bf71SBALATON Zoltan     uint8_t val = sc->regs[idx];
29594349bffSBALATON Zoltan 
296c953bf71SBALATON Zoltan     if (addr == 0) {
297c953bf71SBALATON Zoltan         return idx;
298c953bf71SBALATON Zoltan     }
299c953bf71SBALATON Zoltan     if (addr == 1 && idx == 0) {
300c953bf71SBALATON Zoltan         val = 0; /* reading reg 0 where we store index value */
301c953bf71SBALATON Zoltan     }
302c953bf71SBALATON Zoltan     trace_via_superio_read(idx, val);
30394349bffSBALATON Zoltan     return val;
30494349bffSBALATON Zoltan }
30594349bffSBALATON Zoltan 
30694349bffSBALATON Zoltan static const MemoryRegionOps superio_cfg_ops = {
30794349bffSBALATON Zoltan     .read = superio_cfg_read,
30894349bffSBALATON Zoltan     .write = superio_cfg_write,
30994349bffSBALATON Zoltan     .endianness = DEVICE_NATIVE_ENDIAN,
31094349bffSBALATON Zoltan     .impl = {
31194349bffSBALATON Zoltan         .min_access_size = 1,
31294349bffSBALATON Zoltan         .max_access_size = 1,
31394349bffSBALATON Zoltan     },
31494349bffSBALATON Zoltan };
31594349bffSBALATON Zoltan 
31694349bffSBALATON Zoltan 
31794349bffSBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(VT82C686BISAState, VT82C686B_ISA)
31894349bffSBALATON Zoltan 
31994349bffSBALATON Zoltan struct VT82C686BISAState {
32094349bffSBALATON Zoltan     PCIDevice dev;
3213dc31cb8SBALATON Zoltan     qemu_irq cpu_intr;
32294349bffSBALATON Zoltan     SuperIOConfig superio_cfg;
32394349bffSBALATON Zoltan };
32494349bffSBALATON Zoltan 
3253dc31cb8SBALATON Zoltan static void via_isa_request_i8259_irq(void *opaque, int irq, int level)
3263dc31cb8SBALATON Zoltan {
3273dc31cb8SBALATON Zoltan     VT82C686BISAState *s = opaque;
3283dc31cb8SBALATON Zoltan     qemu_set_irq(s->cpu_intr, level);
3293dc31cb8SBALATON Zoltan }
3303dc31cb8SBALATON Zoltan 
33194349bffSBALATON Zoltan static void vt82c686b_write_config(PCIDevice *d, uint32_t addr,
33294349bffSBALATON Zoltan                                    uint32_t val, int len)
33394349bffSBALATON Zoltan {
33494349bffSBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(d);
33594349bffSBALATON Zoltan 
33694349bffSBALATON Zoltan     trace_via_isa_write(addr, val, len);
33794349bffSBALATON Zoltan     pci_default_write_config(d, addr, val, len);
33894349bffSBALATON Zoltan     if (addr == 0x85) {
33994349bffSBALATON Zoltan         /* BIT(1): enable or disable superio config io ports */
34094349bffSBALATON Zoltan         memory_region_set_enabled(&s->superio_cfg.io, val & BIT(1));
34194349bffSBALATON Zoltan     }
34294349bffSBALATON Zoltan }
34394349bffSBALATON Zoltan 
344edf79e66SHuacai Chen static const VMStateDescription vmstate_via = {
345edf79e66SHuacai Chen     .name = "vt82c686b",
346edf79e66SHuacai Chen     .version_id = 1,
347edf79e66SHuacai Chen     .minimum_version_id = 1,
348edf79e66SHuacai Chen     .fields = (VMStateField[]) {
3490f798461SBALATON Zoltan         VMSTATE_PCI_DEVICE(dev, VT82C686BISAState),
350edf79e66SHuacai Chen         VMSTATE_END_OF_LIST()
351edf79e66SHuacai Chen     }
352edf79e66SHuacai Chen };
353edf79e66SHuacai Chen 
35494349bffSBALATON Zoltan static void vt82c686b_isa_reset(DeviceState *dev)
35594349bffSBALATON Zoltan {
35694349bffSBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(dev);
35794349bffSBALATON Zoltan     uint8_t *pci_conf = s->dev.config;
35894349bffSBALATON Zoltan 
35994349bffSBALATON Zoltan     pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
36094349bffSBALATON Zoltan     pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
36194349bffSBALATON Zoltan                  PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
36294349bffSBALATON Zoltan     pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
36394349bffSBALATON Zoltan 
36494349bffSBALATON Zoltan     pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
36594349bffSBALATON Zoltan     pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
36694349bffSBALATON Zoltan     pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
36794349bffSBALATON Zoltan     pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
36894349bffSBALATON Zoltan     pci_conf[0x59] = 0x04;
36994349bffSBALATON Zoltan     pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
37094349bffSBALATON Zoltan     pci_conf[0x5f] = 0x04;
37194349bffSBALATON Zoltan     pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
37294349bffSBALATON Zoltan 
37394349bffSBALATON Zoltan     s->superio_cfg.regs[0xe0] = 0x3c; /* Device ID */
37494349bffSBALATON Zoltan     s->superio_cfg.regs[0xe2] = 0x03; /* Function select */
37594349bffSBALATON Zoltan     s->superio_cfg.regs[0xe3] = 0xfc; /* Floppy ctrl base addr */
37694349bffSBALATON Zoltan     s->superio_cfg.regs[0xe6] = 0xde; /* Parallel port base addr */
37794349bffSBALATON Zoltan     s->superio_cfg.regs[0xe7] = 0xfe; /* Serial port 1 base addr */
37894349bffSBALATON Zoltan     s->superio_cfg.regs[0xe8] = 0xbe; /* Serial port 2 base addr */
37994349bffSBALATON Zoltan }
38094349bffSBALATON Zoltan 
3819af21dbeSMarkus Armbruster static void vt82c686b_realize(PCIDevice *d, Error **errp)
382edf79e66SHuacai Chen {
383007b3103SBALATON Zoltan     VT82C686BISAState *s = VT82C686B_ISA(d);
3849859ad1cSBALATON Zoltan     DeviceState *dev = DEVICE(d);
385bcc37e24SJan Kiszka     ISABus *isa_bus;
3863dc31cb8SBALATON Zoltan     qemu_irq *isa_irq;
387edf79e66SHuacai Chen     int i;
388edf79e66SHuacai Chen 
3893dc31cb8SBALATON Zoltan     qdev_init_gpio_out(dev, &s->cpu_intr, 1);
3903dc31cb8SBALATON Zoltan     isa_irq = qemu_allocate_irqs(via_isa_request_i8259_irq, s, 1);
3919859ad1cSBALATON Zoltan     isa_bus = isa_bus_new(dev, get_system_memory(), pci_address_space_io(d),
3929859ad1cSBALATON Zoltan                           &error_fatal);
3933dc31cb8SBALATON Zoltan     isa_bus_irqs(isa_bus, i8259_init(isa_bus, *isa_irq));
3943dc31cb8SBALATON Zoltan     i8254_pit_init(isa_bus, 0x40, 0, NULL);
3953dc31cb8SBALATON Zoltan     i8257_dma_init(isa_bus, 0);
3963dc31cb8SBALATON Zoltan     isa_create_simple(isa_bus, TYPE_VT82C686B_SUPERIO);
3973dc31cb8SBALATON Zoltan     mc146818_rtc_init(isa_bus, 2000, NULL);
398edf79e66SHuacai Chen 
3999859ad1cSBALATON Zoltan     for (i = 0; i < PCI_CONFIG_HEADER_SIZE; i++) {
4009859ad1cSBALATON Zoltan         if (i < PCI_COMMAND || i >= PCI_REVISION_ID) {
4019859ad1cSBALATON Zoltan             d->wmask[i] = 0;
402edf79e66SHuacai Chen         }
403edf79e66SHuacai Chen     }
404edf79e66SHuacai Chen 
4056be6e4bcSBALATON Zoltan     memory_region_init_io(&s->superio_cfg.io, OBJECT(d), &superio_cfg_ops,
4066be6e4bcSBALATON Zoltan                           &s->superio_cfg, "superio_cfg", 2);
4076be6e4bcSBALATON Zoltan     memory_region_set_enabled(&s->superio_cfg.io, false);
408f3db354cSFilip Bozuta     /*
409f3db354cSFilip Bozuta      * The floppy also uses 0x3f0 and 0x3f1.
410f3db354cSFilip Bozuta      * But we do not emulate a floppy, so just set it here.
411f3db354cSFilip Bozuta      */
412bcc37e24SJan Kiszka     memory_region_add_subregion(isa_bus->address_space_io, 0x3f0,
4136be6e4bcSBALATON Zoltan                                 &s->superio_cfg.io);
414edf79e66SHuacai Chen }
415edf79e66SHuacai Chen 
41640021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data)
41740021f08SAnthony Liguori {
41839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
41940021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
42040021f08SAnthony Liguori 
4219af21dbeSMarkus Armbruster     k->realize = vt82c686b_realize;
42240021f08SAnthony Liguori     k->config_write = vt82c686b_write_config;
42340021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_VIA;
42440021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE;
42540021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_ISA;
42640021f08SAnthony Liguori     k->revision = 0x40;
4279dc1a769SPhilippe Mathieu-Daudé     dc->reset = vt82c686b_isa_reset;
42839bffca2SAnthony Liguori     dc->desc = "ISA bridge";
42939bffca2SAnthony Liguori     dc->vmsd = &vmstate_via;
43004916ee9SMarkus Armbruster     /*
43104916ee9SMarkus Armbruster      * Reason: part of VIA VT82C686 southbridge, needs to be wired up,
432c3a09ff6SPhilippe Mathieu-Daudé      * e.g. by mips_fuloong2e_init()
43304916ee9SMarkus Armbruster      */
434e90f2a8cSEduardo Habkost     dc->user_creatable = false;
43540021f08SAnthony Liguori }
43640021f08SAnthony Liguori 
4378c43a6f0SAndreas Färber static const TypeInfo via_info = {
4380f798461SBALATON Zoltan     .name          = TYPE_VT82C686B_ISA,
43939bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
4400f798461SBALATON Zoltan     .instance_size = sizeof(VT82C686BISAState),
44140021f08SAnthony Liguori     .class_init    = via_class_init,
442fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
443fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
444fd3b02c8SEduardo Habkost         { },
445fd3b02c8SEduardo Habkost     },
446edf79e66SHuacai Chen };
447edf79e66SHuacai Chen 
44894349bffSBALATON Zoltan 
44998cf824bSPhilippe Mathieu-Daudé static void vt82c686b_superio_class_init(ObjectClass *klass, void *data)
45098cf824bSPhilippe Mathieu-Daudé {
45198cf824bSPhilippe Mathieu-Daudé     ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
45298cf824bSPhilippe Mathieu-Daudé 
45398cf824bSPhilippe Mathieu-Daudé     sc->serial.count = 2;
45498cf824bSPhilippe Mathieu-Daudé     sc->parallel.count = 1;
45598cf824bSPhilippe Mathieu-Daudé     sc->ide.count = 0;
45698cf824bSPhilippe Mathieu-Daudé     sc->floppy.count = 1;
45798cf824bSPhilippe Mathieu-Daudé }
45898cf824bSPhilippe Mathieu-Daudé 
45998cf824bSPhilippe Mathieu-Daudé static const TypeInfo via_superio_info = {
46098cf824bSPhilippe Mathieu-Daudé     .name          = TYPE_VT82C686B_SUPERIO,
46198cf824bSPhilippe Mathieu-Daudé     .parent        = TYPE_ISA_SUPERIO,
46298cf824bSPhilippe Mathieu-Daudé     .instance_size = sizeof(ISASuperIODevice),
46398cf824bSPhilippe Mathieu-Daudé     .class_size    = sizeof(ISASuperIOClass),
46498cf824bSPhilippe Mathieu-Daudé     .class_init    = vt82c686b_superio_class_init,
46598cf824bSPhilippe Mathieu-Daudé };
46698cf824bSPhilippe Mathieu-Daudé 
46794349bffSBALATON Zoltan 
46883f7d43aSAndreas Färber static void vt82c686b_register_types(void)
469edf79e66SHuacai Chen {
47083f7d43aSAndreas Färber     type_register_static(&via_pm_info);
471e1a69736SBALATON Zoltan     type_register_static(&vt82c686b_pm_info);
472e1a69736SBALATON Zoltan     type_register_static(&vt8231_pm_info);
47339bffca2SAnthony Liguori     type_register_static(&via_info);
47494349bffSBALATON Zoltan     type_register_static(&via_superio_info);
475edf79e66SHuacai Chen }
47683f7d43aSAndreas Färber 
47783f7d43aSAndreas Färber type_init(vt82c686b_register_types)
478