1edf79e66SHuacai Chen /* 2edf79e66SHuacai Chen * VT82C686B south bridge support 3edf79e66SHuacai Chen * 4edf79e66SHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5edf79e66SHuacai Chen * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn) 6edf79e66SHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 7edf79e66SHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11edf79e66SHuacai Chen */ 12edf79e66SHuacai Chen 1383c9f4caSPaolo Bonzini #include "hw/hw.h" 140d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 150d09e41aSPaolo Bonzini #include "hw/isa/vt82c686.h" 160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 170d09e41aSPaolo Bonzini #include "hw/i2c/smbus.h" 1883c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 190d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 2083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 210d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 220d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 230d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 240d09e41aSPaolo Bonzini #include "hw/i2c/pm_smbus.h" 259c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 261de7afc9SPaolo Bonzini #include "qemu/timer.h" 27022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 28edf79e66SHuacai Chen 29edf79e66SHuacai Chen //#define DEBUG_VT82C686B 30edf79e66SHuacai Chen 31edf79e66SHuacai Chen #ifdef DEBUG_VT82C686B 32edf79e66SHuacai Chen #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__) 33edf79e66SHuacai Chen #else 34edf79e66SHuacai Chen #define DPRINTF(fmt, ...) 35edf79e66SHuacai Chen #endif 36edf79e66SHuacai Chen 37edf79e66SHuacai Chen typedef struct SuperIOConfig 38edf79e66SHuacai Chen { 39edf79e66SHuacai Chen uint8_t config[0xff]; 40edf79e66SHuacai Chen uint8_t index; 41edf79e66SHuacai Chen uint8_t data; 42edf79e66SHuacai Chen } SuperIOConfig; 43edf79e66SHuacai Chen 44edf79e66SHuacai Chen typedef struct VT82C686BState { 45edf79e66SHuacai Chen PCIDevice dev; 46bcc37e24SJan Kiszka MemoryRegion superio; 47edf79e66SHuacai Chen SuperIOConfig superio_conf; 48edf79e66SHuacai Chen } VT82C686BState; 49edf79e66SHuacai Chen 50bcc37e24SJan Kiszka static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data, 51bcc37e24SJan Kiszka unsigned size) 52edf79e66SHuacai Chen { 53edf79e66SHuacai Chen int can_write; 54edf79e66SHuacai Chen SuperIOConfig *superio_conf = opaque; 55edf79e66SHuacai Chen 56edf79e66SHuacai Chen DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data); 57edf79e66SHuacai Chen if (addr == 0x3f0) { 58edf79e66SHuacai Chen superio_conf->index = data & 0xff; 59edf79e66SHuacai Chen } else { 60edf79e66SHuacai Chen /* 0x3f1 */ 61edf79e66SHuacai Chen switch (superio_conf->index) { 62edf79e66SHuacai Chen case 0x00 ... 0xdf: 63edf79e66SHuacai Chen case 0xe4: 64edf79e66SHuacai Chen case 0xe5: 65edf79e66SHuacai Chen case 0xe9 ... 0xed: 66edf79e66SHuacai Chen case 0xf3: 67edf79e66SHuacai Chen case 0xf5: 68edf79e66SHuacai Chen case 0xf7: 69edf79e66SHuacai Chen case 0xf9 ... 0xfb: 70edf79e66SHuacai Chen case 0xfd ... 0xff: 71edf79e66SHuacai Chen can_write = 0; 72edf79e66SHuacai Chen break; 73edf79e66SHuacai Chen default: 74edf79e66SHuacai Chen can_write = 1; 75edf79e66SHuacai Chen 76edf79e66SHuacai Chen if (can_write) { 77edf79e66SHuacai Chen switch (superio_conf->index) { 78edf79e66SHuacai Chen case 0xe7: 79edf79e66SHuacai Chen if ((data & 0xff) != 0xfe) { 80edf79e66SHuacai Chen DPRINTF("chage uart 1 base. unsupported yet\n"); 81edf79e66SHuacai Chen } 82edf79e66SHuacai Chen break; 83edf79e66SHuacai Chen case 0xe8: 84edf79e66SHuacai Chen if ((data & 0xff) != 0xbe) { 85edf79e66SHuacai Chen DPRINTF("chage uart 2 base. unsupported yet\n"); 86edf79e66SHuacai Chen } 87edf79e66SHuacai Chen break; 88edf79e66SHuacai Chen 89edf79e66SHuacai Chen default: 90edf79e66SHuacai Chen superio_conf->config[superio_conf->index] = data & 0xff; 91edf79e66SHuacai Chen } 92edf79e66SHuacai Chen } 93edf79e66SHuacai Chen } 94edf79e66SHuacai Chen superio_conf->config[superio_conf->index] = data & 0xff; 95edf79e66SHuacai Chen } 96edf79e66SHuacai Chen } 97edf79e66SHuacai Chen 98bcc37e24SJan Kiszka static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size) 99edf79e66SHuacai Chen { 100edf79e66SHuacai Chen SuperIOConfig *superio_conf = opaque; 101edf79e66SHuacai Chen 102edf79e66SHuacai Chen DPRINTF("superio_ioport_readb address 0x%x\n", addr); 103edf79e66SHuacai Chen return (superio_conf->config[superio_conf->index]); 104edf79e66SHuacai Chen } 105edf79e66SHuacai Chen 106bcc37e24SJan Kiszka static const MemoryRegionOps superio_ops = { 107bcc37e24SJan Kiszka .read = superio_ioport_readb, 108bcc37e24SJan Kiszka .write = superio_ioport_writeb, 109bcc37e24SJan Kiszka .endianness = DEVICE_NATIVE_ENDIAN, 110bcc37e24SJan Kiszka .impl = { 111bcc37e24SJan Kiszka .min_access_size = 1, 112bcc37e24SJan Kiszka .max_access_size = 1, 113bcc37e24SJan Kiszka }, 114bcc37e24SJan Kiszka }; 115bcc37e24SJan Kiszka 116edf79e66SHuacai Chen static void vt82c686b_reset(void * opaque) 117edf79e66SHuacai Chen { 118edf79e66SHuacai Chen PCIDevice *d = opaque; 119edf79e66SHuacai Chen uint8_t *pci_conf = d->config; 120edf79e66SHuacai Chen VT82C686BState *vt82c = DO_UPCAST(VT82C686BState, dev, d); 121edf79e66SHuacai Chen 122edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); 123edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY | 124edf79e66SHuacai Chen PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL); 125edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 126edf79e66SHuacai Chen 127edf79e66SHuacai Chen pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */ 128edf79e66SHuacai Chen pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */ 129edf79e66SHuacai Chen pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */ 130edf79e66SHuacai Chen pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */ 131edf79e66SHuacai Chen pci_conf[0x59] = 0x04; 132edf79e66SHuacai Chen pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/ 133edf79e66SHuacai Chen pci_conf[0x5f] = 0x04; 134edf79e66SHuacai Chen pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */ 135edf79e66SHuacai Chen 136edf79e66SHuacai Chen vt82c->superio_conf.config[0xe0] = 0x3c; 137edf79e66SHuacai Chen vt82c->superio_conf.config[0xe2] = 0x03; 138edf79e66SHuacai Chen vt82c->superio_conf.config[0xe3] = 0xfc; 139edf79e66SHuacai Chen vt82c->superio_conf.config[0xe6] = 0xde; 140edf79e66SHuacai Chen vt82c->superio_conf.config[0xe7] = 0xfe; 141edf79e66SHuacai Chen vt82c->superio_conf.config[0xe8] = 0xbe; 142edf79e66SHuacai Chen } 143edf79e66SHuacai Chen 144edf79e66SHuacai Chen /* write config pci function0 registers. PCI-ISA bridge */ 145edf79e66SHuacai Chen static void vt82c686b_write_config(PCIDevice * d, uint32_t address, 146edf79e66SHuacai Chen uint32_t val, int len) 147edf79e66SHuacai Chen { 148edf79e66SHuacai Chen VT82C686BState *vt686 = DO_UPCAST(VT82C686BState, dev, d); 149edf79e66SHuacai Chen 150edf79e66SHuacai Chen DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n", 151edf79e66SHuacai Chen address, val, len); 152edf79e66SHuacai Chen 153edf79e66SHuacai Chen pci_default_write_config(d, address, val, len); 154edf79e66SHuacai Chen if (address == 0x85) { /* enable or disable super IO configure */ 155bcc37e24SJan Kiszka memory_region_set_enabled(&vt686->superio, val & 0x2); 156edf79e66SHuacai Chen } 157edf79e66SHuacai Chen } 158edf79e66SHuacai Chen 159edf79e66SHuacai Chen #define ACPI_DBG_IO_ADDR 0xb044 160edf79e66SHuacai Chen 161edf79e66SHuacai Chen typedef struct VT686PMState { 162edf79e66SHuacai Chen PCIDevice dev; 163a2902821SGerd Hoffmann MemoryRegion io; 164355bf2e5SGerd Hoffmann ACPIREGS ar; 165edf79e66SHuacai Chen APMState apm; 166edf79e66SHuacai Chen PMSMBus smb; 167edf79e66SHuacai Chen uint32_t smb_io_base; 168edf79e66SHuacai Chen } VT686PMState; 169edf79e66SHuacai Chen 170edf79e66SHuacai Chen typedef struct VT686AC97State { 171edf79e66SHuacai Chen PCIDevice dev; 172edf79e66SHuacai Chen } VT686AC97State; 173edf79e66SHuacai Chen 174edf79e66SHuacai Chen typedef struct VT686MC97State { 175edf79e66SHuacai Chen PCIDevice dev; 176edf79e66SHuacai Chen } VT686MC97State; 177edf79e66SHuacai Chen 178edf79e66SHuacai Chen static void pm_update_sci(VT686PMState *s) 179edf79e66SHuacai Chen { 180edf79e66SHuacai Chen int sci_level, pmsts; 181edf79e66SHuacai Chen 1822886be1bSGerd Hoffmann pmsts = acpi_pm1_evt_get_sts(&s->ar); 183355bf2e5SGerd Hoffmann sci_level = (((pmsts & s->ar.pm1.evt.en) & 18404dc308fSIsaku Yamahata (ACPI_BITMASK_RT_CLOCK_ENABLE | 18504dc308fSIsaku Yamahata ACPI_BITMASK_POWER_BUTTON_ENABLE | 18604dc308fSIsaku Yamahata ACPI_BITMASK_GLOBAL_LOCK_ENABLE | 18704dc308fSIsaku Yamahata ACPI_BITMASK_TIMER_ENABLE)) != 0); 188edf79e66SHuacai Chen qemu_set_irq(s->dev.irq[0], sci_level); 189edf79e66SHuacai Chen /* schedule a timer interruption if needed */ 190355bf2e5SGerd Hoffmann acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) && 191a54d41a8SIsaku Yamahata !(pmsts & ACPI_BITMASK_TIMER_STATUS)); 192edf79e66SHuacai Chen } 193edf79e66SHuacai Chen 194355bf2e5SGerd Hoffmann static void pm_tmr_timer(ACPIREGS *ar) 195edf79e66SHuacai Chen { 196355bf2e5SGerd Hoffmann VT686PMState *s = container_of(ar, VT686PMState, ar); 197edf79e66SHuacai Chen pm_update_sci(s); 198edf79e66SHuacai Chen } 199edf79e66SHuacai Chen 200edf79e66SHuacai Chen static void pm_io_space_update(VT686PMState *s) 201edf79e66SHuacai Chen { 202edf79e66SHuacai Chen uint32_t pm_io_base; 203edf79e66SHuacai Chen 204edf79e66SHuacai Chen pm_io_base = pci_get_long(s->dev.config + 0x40); 205edf79e66SHuacai Chen pm_io_base &= 0xffc0; 206edf79e66SHuacai Chen 207a2902821SGerd Hoffmann memory_region_transaction_begin(); 208a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1); 209a2902821SGerd Hoffmann memory_region_set_address(&s->io, pm_io_base); 210a2902821SGerd Hoffmann memory_region_transaction_commit(); 211edf79e66SHuacai Chen } 212edf79e66SHuacai Chen 213edf79e66SHuacai Chen static void pm_write_config(PCIDevice *d, 214edf79e66SHuacai Chen uint32_t address, uint32_t val, int len) 215edf79e66SHuacai Chen { 216edf79e66SHuacai Chen DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n", 217edf79e66SHuacai Chen address, val, len); 218edf79e66SHuacai Chen pci_default_write_config(d, address, val, len); 219edf79e66SHuacai Chen } 220edf79e66SHuacai Chen 221edf79e66SHuacai Chen static int vmstate_acpi_post_load(void *opaque, int version_id) 222edf79e66SHuacai Chen { 223edf79e66SHuacai Chen VT686PMState *s = opaque; 224edf79e66SHuacai Chen 225edf79e66SHuacai Chen pm_io_space_update(s); 226edf79e66SHuacai Chen return 0; 227edf79e66SHuacai Chen } 228edf79e66SHuacai Chen 229edf79e66SHuacai Chen static const VMStateDescription vmstate_acpi = { 230edf79e66SHuacai Chen .name = "vt82c686b_pm", 231edf79e66SHuacai Chen .version_id = 1, 232edf79e66SHuacai Chen .minimum_version_id = 1, 233edf79e66SHuacai Chen .minimum_version_id_old = 1, 234edf79e66SHuacai Chen .post_load = vmstate_acpi_post_load, 235edf79e66SHuacai Chen .fields = (VMStateField []) { 236edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT686PMState), 237355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState), 238355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState), 239355bf2e5SGerd Hoffmann VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState), 240edf79e66SHuacai Chen VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState), 241355bf2e5SGerd Hoffmann VMSTATE_TIMER(ar.tmr.timer, VT686PMState), 242355bf2e5SGerd Hoffmann VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState), 243edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 244edf79e66SHuacai Chen } 245edf79e66SHuacai Chen }; 246edf79e66SHuacai Chen 247edf79e66SHuacai Chen /* 248edf79e66SHuacai Chen * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init() 249edf79e66SHuacai Chen * just register a PCI device now, functionalities will be implemented later. 250edf79e66SHuacai Chen */ 251edf79e66SHuacai Chen 252edf79e66SHuacai Chen static int vt82c686b_ac97_initfn(PCIDevice *dev) 253edf79e66SHuacai Chen { 254edf79e66SHuacai Chen VT686AC97State *s = DO_UPCAST(VT686AC97State, dev, dev); 255edf79e66SHuacai Chen uint8_t *pci_conf = s->dev.config; 256edf79e66SHuacai Chen 257edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | 258edf79e66SHuacai Chen PCI_COMMAND_PARITY); 259edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST | 260edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 261edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); 262edf79e66SHuacai Chen 263edf79e66SHuacai Chen return 0; 264edf79e66SHuacai Chen } 265edf79e66SHuacai Chen 266edf79e66SHuacai Chen void vt82c686b_ac97_init(PCIBus *bus, int devfn) 267edf79e66SHuacai Chen { 268edf79e66SHuacai Chen PCIDevice *dev; 269edf79e66SHuacai Chen 270edf79e66SHuacai Chen dev = pci_create(bus, devfn, "VT82C686B_AC97"); 271edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 272edf79e66SHuacai Chen } 273edf79e66SHuacai Chen 27440021f08SAnthony Liguori static void via_ac97_class_init(ObjectClass *klass, void *data) 27540021f08SAnthony Liguori { 27639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 27740021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 27840021f08SAnthony Liguori 27940021f08SAnthony Liguori k->init = vt82c686b_ac97_initfn; 28040021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 28140021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_AC97; 28240021f08SAnthony Liguori k->revision = 0x50; 28340021f08SAnthony Liguori k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO; 284*125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_SOUND, dc->categories); 28539bffca2SAnthony Liguori dc->desc = "AC97"; 28640021f08SAnthony Liguori } 28740021f08SAnthony Liguori 2888c43a6f0SAndreas Färber static const TypeInfo via_ac97_info = { 28940021f08SAnthony Liguori .name = "VT82C686B_AC97", 29039bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 29139bffca2SAnthony Liguori .instance_size = sizeof(VT686AC97State), 29240021f08SAnthony Liguori .class_init = via_ac97_class_init, 293edf79e66SHuacai Chen }; 294edf79e66SHuacai Chen 295edf79e66SHuacai Chen static int vt82c686b_mc97_initfn(PCIDevice *dev) 296edf79e66SHuacai Chen { 297edf79e66SHuacai Chen VT686MC97State *s = DO_UPCAST(VT686MC97State, dev, dev); 298edf79e66SHuacai Chen uint8_t *pci_conf = s->dev.config; 299edf79e66SHuacai Chen 300edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | 301edf79e66SHuacai Chen PCI_COMMAND_VGA_PALETTE); 302edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); 303edf79e66SHuacai Chen pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); 304edf79e66SHuacai Chen 305edf79e66SHuacai Chen return 0; 306edf79e66SHuacai Chen } 307edf79e66SHuacai Chen 308edf79e66SHuacai Chen void vt82c686b_mc97_init(PCIBus *bus, int devfn) 309edf79e66SHuacai Chen { 310edf79e66SHuacai Chen PCIDevice *dev; 311edf79e66SHuacai Chen 312edf79e66SHuacai Chen dev = pci_create(bus, devfn, "VT82C686B_MC97"); 313edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 314edf79e66SHuacai Chen } 315edf79e66SHuacai Chen 31640021f08SAnthony Liguori static void via_mc97_class_init(ObjectClass *klass, void *data) 31740021f08SAnthony Liguori { 31839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 31940021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 32040021f08SAnthony Liguori 32140021f08SAnthony Liguori k->init = vt82c686b_mc97_initfn; 32240021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 32340021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_MC97; 32440021f08SAnthony Liguori k->class_id = PCI_CLASS_COMMUNICATION_OTHER; 32540021f08SAnthony Liguori k->revision = 0x30; 326*125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 32739bffca2SAnthony Liguori dc->desc = "MC97"; 32840021f08SAnthony Liguori } 32940021f08SAnthony Liguori 3308c43a6f0SAndreas Färber static const TypeInfo via_mc97_info = { 33140021f08SAnthony Liguori .name = "VT82C686B_MC97", 33239bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 33339bffca2SAnthony Liguori .instance_size = sizeof(VT686MC97State), 33440021f08SAnthony Liguori .class_init = via_mc97_class_init, 335edf79e66SHuacai Chen }; 336edf79e66SHuacai Chen 337edf79e66SHuacai Chen /* vt82c686 pm init */ 338edf79e66SHuacai Chen static int vt82c686b_pm_initfn(PCIDevice *dev) 339edf79e66SHuacai Chen { 340edf79e66SHuacai Chen VT686PMState *s = DO_UPCAST(VT686PMState, dev, dev); 341edf79e66SHuacai Chen uint8_t *pci_conf; 342edf79e66SHuacai Chen 343edf79e66SHuacai Chen pci_conf = s->dev.config; 344edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_COMMAND, 0); 345edf79e66SHuacai Chen pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | 346edf79e66SHuacai Chen PCI_STATUS_DEVSEL_MEDIUM); 347edf79e66SHuacai Chen 348edf79e66SHuacai Chen /* 0x48-0x4B is Power Management I/O Base */ 349edf79e66SHuacai Chen pci_set_long(pci_conf + 0x48, 0x00000001); 350edf79e66SHuacai Chen 351edf79e66SHuacai Chen /* SMB ports:0xeee0~0xeeef */ 352edf79e66SHuacai Chen s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0); 353edf79e66SHuacai Chen pci_conf[0x90] = s->smb_io_base | 1; 354edf79e66SHuacai Chen pci_conf[0x91] = s->smb_io_base >> 8; 355edf79e66SHuacai Chen pci_conf[0xd2] = 0x90; 356798512e5SGerd Hoffmann pm_smbus_init(&s->dev.qdev, &s->smb); 357798512e5SGerd Hoffmann memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io); 358edf79e66SHuacai Chen 35942d8a3cfSJulien Grall apm_init(dev, &s->apm, NULL, s); 360edf79e66SHuacai Chen 3611437c94bSPaolo Bonzini memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64); 362a2902821SGerd Hoffmann memory_region_set_enabled(&s->io, false); 363a2902821SGerd Hoffmann memory_region_add_subregion(get_system_io(), 0, &s->io); 364edf79e66SHuacai Chen 36577d58b1eSGerd Hoffmann acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); 366b5a7c024SGerd Hoffmann acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); 367560e6396SBruce Rogers acpi_pm1_cnt_init(&s->ar, &s->io, 2); 368edf79e66SHuacai Chen 369edf79e66SHuacai Chen return 0; 370edf79e66SHuacai Chen } 371edf79e66SHuacai Chen 372edf79e66SHuacai Chen i2c_bus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, 373edf79e66SHuacai Chen qemu_irq sci_irq) 374edf79e66SHuacai Chen { 375edf79e66SHuacai Chen PCIDevice *dev; 376edf79e66SHuacai Chen VT686PMState *s; 377edf79e66SHuacai Chen 378edf79e66SHuacai Chen dev = pci_create(bus, devfn, "VT82C686B_PM"); 379edf79e66SHuacai Chen qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base); 380edf79e66SHuacai Chen 381edf79e66SHuacai Chen s = DO_UPCAST(VT686PMState, dev, dev); 382edf79e66SHuacai Chen 383edf79e66SHuacai Chen qdev_init_nofail(&dev->qdev); 384edf79e66SHuacai Chen 385edf79e66SHuacai Chen return s->smb.smbus; 386edf79e66SHuacai Chen } 387edf79e66SHuacai Chen 38840021f08SAnthony Liguori static Property via_pm_properties[] = { 389edf79e66SHuacai Chen DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0), 390edf79e66SHuacai Chen DEFINE_PROP_END_OF_LIST(), 39140021f08SAnthony Liguori }; 39240021f08SAnthony Liguori 39340021f08SAnthony Liguori static void via_pm_class_init(ObjectClass *klass, void *data) 39440021f08SAnthony Liguori { 39539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 39640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 39740021f08SAnthony Liguori 39840021f08SAnthony Liguori k->init = vt82c686b_pm_initfn; 39940021f08SAnthony Liguori k->config_write = pm_write_config; 40040021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 40140021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ACPI; 40240021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 40340021f08SAnthony Liguori k->revision = 0x40; 40439bffca2SAnthony Liguori dc->desc = "PM"; 40539bffca2SAnthony Liguori dc->vmsd = &vmstate_acpi; 406*125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 40739bffca2SAnthony Liguori dc->props = via_pm_properties; 408edf79e66SHuacai Chen } 40940021f08SAnthony Liguori 4108c43a6f0SAndreas Färber static const TypeInfo via_pm_info = { 41140021f08SAnthony Liguori .name = "VT82C686B_PM", 41239bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 41339bffca2SAnthony Liguori .instance_size = sizeof(VT686PMState), 41440021f08SAnthony Liguori .class_init = via_pm_class_init, 415edf79e66SHuacai Chen }; 416edf79e66SHuacai Chen 417edf79e66SHuacai Chen static const VMStateDescription vmstate_via = { 418edf79e66SHuacai Chen .name = "vt82c686b", 419edf79e66SHuacai Chen .version_id = 1, 420edf79e66SHuacai Chen .minimum_version_id = 1, 421edf79e66SHuacai Chen .minimum_version_id_old = 1, 422edf79e66SHuacai Chen .fields = (VMStateField []) { 423edf79e66SHuacai Chen VMSTATE_PCI_DEVICE(dev, VT82C686BState), 424edf79e66SHuacai Chen VMSTATE_END_OF_LIST() 425edf79e66SHuacai Chen } 426edf79e66SHuacai Chen }; 427edf79e66SHuacai Chen 428edf79e66SHuacai Chen /* init the PCI-to-ISA bridge */ 429edf79e66SHuacai Chen static int vt82c686b_initfn(PCIDevice *d) 430edf79e66SHuacai Chen { 431bcc37e24SJan Kiszka VT82C686BState *vt82c = DO_UPCAST(VT82C686BState, dev, d); 432edf79e66SHuacai Chen uint8_t *pci_conf; 433bcc37e24SJan Kiszka ISABus *isa_bus; 434edf79e66SHuacai Chen uint8_t *wmask; 435edf79e66SHuacai Chen int i; 436edf79e66SHuacai Chen 437bcc37e24SJan Kiszka isa_bus = isa_bus_new(&d->qdev, pci_address_space_io(d)); 438edf79e66SHuacai Chen 439edf79e66SHuacai Chen pci_conf = d->config; 440edf79e66SHuacai Chen pci_config_set_prog_interface(pci_conf, 0x0); 441edf79e66SHuacai Chen 442edf79e66SHuacai Chen wmask = d->wmask; 443edf79e66SHuacai Chen for (i = 0x00; i < 0xff; i++) { 444edf79e66SHuacai Chen if (i<=0x03 || (i>=0x08 && i<=0x3f)) { 445edf79e66SHuacai Chen wmask[i] = 0x00; 446edf79e66SHuacai Chen } 447edf79e66SHuacai Chen } 448edf79e66SHuacai Chen 449db10ca90SPaolo Bonzini memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops, 4502c9b15caSPaolo Bonzini &vt82c->superio_conf, "superio", 2); 451bcc37e24SJan Kiszka memory_region_set_enabled(&vt82c->superio, false); 452bcc37e24SJan Kiszka /* The floppy also uses 0x3f0 and 0x3f1. 453bcc37e24SJan Kiszka * But we do not emulate a floppy, so just set it here. */ 454bcc37e24SJan Kiszka memory_region_add_subregion(isa_bus->address_space_io, 0x3f0, 455bcc37e24SJan Kiszka &vt82c->superio); 456bcc37e24SJan Kiszka 457edf79e66SHuacai Chen qemu_register_reset(vt82c686b_reset, d); 458edf79e66SHuacai Chen 459edf79e66SHuacai Chen return 0; 460edf79e66SHuacai Chen } 461edf79e66SHuacai Chen 462c9940edbSHervé Poussineau ISABus *vt82c686b_init(PCIBus *bus, int devfn) 463edf79e66SHuacai Chen { 464edf79e66SHuacai Chen PCIDevice *d; 465edf79e66SHuacai Chen 466aa5fb7b3SIsaku Yamahata d = pci_create_simple_multifunction(bus, devfn, true, "VT82C686B"); 467edf79e66SHuacai Chen 4682ae0e48dSAndreas Färber return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0")); 469edf79e66SHuacai Chen } 470edf79e66SHuacai Chen 47140021f08SAnthony Liguori static void via_class_init(ObjectClass *klass, void *data) 47240021f08SAnthony Liguori { 47339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 47440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 47540021f08SAnthony Liguori 47640021f08SAnthony Liguori k->init = vt82c686b_initfn; 47740021f08SAnthony Liguori k->config_write = vt82c686b_write_config; 47840021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_VIA; 47940021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE; 48040021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_ISA; 48140021f08SAnthony Liguori k->revision = 0x40; 48239bffca2SAnthony Liguori dc->desc = "ISA bridge"; 48339bffca2SAnthony Liguori dc->no_user = 1; 48439bffca2SAnthony Liguori dc->vmsd = &vmstate_via; 48540021f08SAnthony Liguori } 48640021f08SAnthony Liguori 4878c43a6f0SAndreas Färber static const TypeInfo via_info = { 48840021f08SAnthony Liguori .name = "VT82C686B", 48939bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 49039bffca2SAnthony Liguori .instance_size = sizeof(VT82C686BState), 49140021f08SAnthony Liguori .class_init = via_class_init, 492edf79e66SHuacai Chen }; 493edf79e66SHuacai Chen 49483f7d43aSAndreas Färber static void vt82c686b_register_types(void) 495edf79e66SHuacai Chen { 49683f7d43aSAndreas Färber type_register_static(&via_ac97_info); 49783f7d43aSAndreas Färber type_register_static(&via_mc97_info); 49883f7d43aSAndreas Färber type_register_static(&via_pm_info); 49939bffca2SAnthony Liguori type_register_static(&via_info); 500edf79e66SHuacai Chen } 50183f7d43aSAndreas Färber 50283f7d43aSAndreas Färber type_init(vt82c686b_register_types) 503