114a026ddSPhilippe Mathieu-Daudé /* 214a026ddSPhilippe Mathieu-Daudé * QEMU PIIX PCI ISA Bridge Emulation 314a026ddSPhilippe Mathieu-Daudé * 414a026ddSPhilippe Mathieu-Daudé * Copyright (c) 2006 Fabrice Bellard 514a026ddSPhilippe Mathieu-Daudé * 614a026ddSPhilippe Mathieu-Daudé * Permission is hereby granted, free of charge, to any person obtaining a copy 714a026ddSPhilippe Mathieu-Daudé * of this software and associated documentation files (the "Software"), to deal 814a026ddSPhilippe Mathieu-Daudé * in the Software without restriction, including without limitation the rights 914a026ddSPhilippe Mathieu-Daudé * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1014a026ddSPhilippe Mathieu-Daudé * copies of the Software, and to permit persons to whom the Software is 1114a026ddSPhilippe Mathieu-Daudé * furnished to do so, subject to the following conditions: 1214a026ddSPhilippe Mathieu-Daudé * 1314a026ddSPhilippe Mathieu-Daudé * The above copyright notice and this permission notice shall be included in 1414a026ddSPhilippe Mathieu-Daudé * all copies or substantial portions of the Software. 1514a026ddSPhilippe Mathieu-Daudé * 1614a026ddSPhilippe Mathieu-Daudé * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1714a026ddSPhilippe Mathieu-Daudé * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1814a026ddSPhilippe Mathieu-Daudé * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1914a026ddSPhilippe Mathieu-Daudé * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2014a026ddSPhilippe Mathieu-Daudé * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2114a026ddSPhilippe Mathieu-Daudé * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2214a026ddSPhilippe Mathieu-Daudé * THE SOFTWARE. 2314a026ddSPhilippe Mathieu-Daudé */ 2414a026ddSPhilippe Mathieu-Daudé 2514a026ddSPhilippe Mathieu-Daudé #include "qemu/osdep.h" 2614a026ddSPhilippe Mathieu-Daudé #include "qemu/range.h" 27fe3055d2SBernhard Beschow #include "qapi/error.h" 28503a35e7SBernhard Beschow #include "hw/dma/i8257.h" 2914a026ddSPhilippe Mathieu-Daudé #include "hw/southbridge/piix.h" 3014a026ddSPhilippe Mathieu-Daudé #include "hw/irq.h" 3114a026ddSPhilippe Mathieu-Daudé #include "hw/isa/isa.h" 3214a026ddSPhilippe Mathieu-Daudé #include "hw/xen/xen.h" 3314a026ddSPhilippe Mathieu-Daudé #include "sysemu/runstate.h" 3414a026ddSPhilippe Mathieu-Daudé #include "migration/vmstate.h" 3592ea7fb3SIgor Mammedov #include "hw/acpi/acpi_aml_interface.h" 3614a026ddSPhilippe Mathieu-Daudé 3714a026ddSPhilippe Mathieu-Daudé #define XEN_PIIX_NUM_PIRQS 128ULL 3814a026ddSPhilippe Mathieu-Daudé 3914a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq) 4014a026ddSPhilippe Mathieu-Daudé { 4114a026ddSPhilippe Mathieu-Daudé qemu_set_irq(piix3->pic[pic_irq], 4214a026ddSPhilippe Mathieu-Daudé !!(piix3->pic_levels & 4314a026ddSPhilippe Mathieu-Daudé (((1ULL << PIIX_NUM_PIRQS) - 1) << 4414a026ddSPhilippe Mathieu-Daudé (pic_irq * PIIX_NUM_PIRQS)))); 4514a026ddSPhilippe Mathieu-Daudé } 4614a026ddSPhilippe Mathieu-Daudé 4714a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_level_internal(PIIX3State *piix3, int pirq, int level) 4814a026ddSPhilippe Mathieu-Daudé { 4914a026ddSPhilippe Mathieu-Daudé int pic_irq; 5014a026ddSPhilippe Mathieu-Daudé uint64_t mask; 5114a026ddSPhilippe Mathieu-Daudé 5214a026ddSPhilippe Mathieu-Daudé pic_irq = piix3->dev.config[PIIX_PIRQCA + pirq]; 5314a026ddSPhilippe Mathieu-Daudé if (pic_irq >= PIIX_NUM_PIC_IRQS) { 5414a026ddSPhilippe Mathieu-Daudé return; 5514a026ddSPhilippe Mathieu-Daudé } 5614a026ddSPhilippe Mathieu-Daudé 5714a026ddSPhilippe Mathieu-Daudé mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq); 5814a026ddSPhilippe Mathieu-Daudé piix3->pic_levels &= ~mask; 5914a026ddSPhilippe Mathieu-Daudé piix3->pic_levels |= mask * !!level; 6014a026ddSPhilippe Mathieu-Daudé } 6114a026ddSPhilippe Mathieu-Daudé 6214a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level) 6314a026ddSPhilippe Mathieu-Daudé { 6414a026ddSPhilippe Mathieu-Daudé int pic_irq; 6514a026ddSPhilippe Mathieu-Daudé 6614a026ddSPhilippe Mathieu-Daudé pic_irq = piix3->dev.config[PIIX_PIRQCA + pirq]; 6714a026ddSPhilippe Mathieu-Daudé if (pic_irq >= PIIX_NUM_PIC_IRQS) { 6814a026ddSPhilippe Mathieu-Daudé return; 6914a026ddSPhilippe Mathieu-Daudé } 7014a026ddSPhilippe Mathieu-Daudé 7114a026ddSPhilippe Mathieu-Daudé piix3_set_irq_level_internal(piix3, pirq, level); 7214a026ddSPhilippe Mathieu-Daudé 7314a026ddSPhilippe Mathieu-Daudé piix3_set_irq_pic(piix3, pic_irq); 7414a026ddSPhilippe Mathieu-Daudé } 7514a026ddSPhilippe Mathieu-Daudé 7614a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq(void *opaque, int pirq, int level) 7714a026ddSPhilippe Mathieu-Daudé { 7814a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 7914a026ddSPhilippe Mathieu-Daudé piix3_set_irq_level(piix3, pirq, level); 8014a026ddSPhilippe Mathieu-Daudé } 8114a026ddSPhilippe Mathieu-Daudé 8214a026ddSPhilippe Mathieu-Daudé static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin) 8314a026ddSPhilippe Mathieu-Daudé { 8414a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 8514a026ddSPhilippe Mathieu-Daudé int irq = piix3->dev.config[PIIX_PIRQCA + pin]; 8614a026ddSPhilippe Mathieu-Daudé PCIINTxRoute route; 8714a026ddSPhilippe Mathieu-Daudé 8814a026ddSPhilippe Mathieu-Daudé if (irq < PIIX_NUM_PIC_IRQS) { 8914a026ddSPhilippe Mathieu-Daudé route.mode = PCI_INTX_ENABLED; 9014a026ddSPhilippe Mathieu-Daudé route.irq = irq; 9114a026ddSPhilippe Mathieu-Daudé } else { 9214a026ddSPhilippe Mathieu-Daudé route.mode = PCI_INTX_DISABLED; 9314a026ddSPhilippe Mathieu-Daudé route.irq = -1; 9414a026ddSPhilippe Mathieu-Daudé } 9514a026ddSPhilippe Mathieu-Daudé return route; 9614a026ddSPhilippe Mathieu-Daudé } 9714a026ddSPhilippe Mathieu-Daudé 9814a026ddSPhilippe Mathieu-Daudé /* irq routing is changed. so rebuild bitmap */ 9914a026ddSPhilippe Mathieu-Daudé static void piix3_update_irq_levels(PIIX3State *piix3) 10014a026ddSPhilippe Mathieu-Daudé { 10114a026ddSPhilippe Mathieu-Daudé PCIBus *bus = pci_get_bus(&piix3->dev); 10214a026ddSPhilippe Mathieu-Daudé int pirq; 10314a026ddSPhilippe Mathieu-Daudé 10414a026ddSPhilippe Mathieu-Daudé piix3->pic_levels = 0; 10514a026ddSPhilippe Mathieu-Daudé for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) { 10614a026ddSPhilippe Mathieu-Daudé piix3_set_irq_level(piix3, pirq, pci_bus_get_irq_level(bus, pirq)); 10714a026ddSPhilippe Mathieu-Daudé } 10814a026ddSPhilippe Mathieu-Daudé } 10914a026ddSPhilippe Mathieu-Daudé 11014a026ddSPhilippe Mathieu-Daudé static void piix3_write_config(PCIDevice *dev, 11114a026ddSPhilippe Mathieu-Daudé uint32_t address, uint32_t val, int len) 11214a026ddSPhilippe Mathieu-Daudé { 11314a026ddSPhilippe Mathieu-Daudé pci_default_write_config(dev, address, val, len); 11414a026ddSPhilippe Mathieu-Daudé if (ranges_overlap(address, len, PIIX_PIRQCA, 4)) { 11514a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev); 11614a026ddSPhilippe Mathieu-Daudé int pic_irq; 11714a026ddSPhilippe Mathieu-Daudé 11814a026ddSPhilippe Mathieu-Daudé pci_bus_fire_intx_routing_notifier(pci_get_bus(&piix3->dev)); 11914a026ddSPhilippe Mathieu-Daudé piix3_update_irq_levels(piix3); 12014a026ddSPhilippe Mathieu-Daudé for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) { 12114a026ddSPhilippe Mathieu-Daudé piix3_set_irq_pic(piix3, pic_irq); 12214a026ddSPhilippe Mathieu-Daudé } 12314a026ddSPhilippe Mathieu-Daudé } 12414a026ddSPhilippe Mathieu-Daudé } 12514a026ddSPhilippe Mathieu-Daudé 12614a026ddSPhilippe Mathieu-Daudé static void piix3_write_config_xen(PCIDevice *dev, 12714a026ddSPhilippe Mathieu-Daudé uint32_t address, uint32_t val, int len) 12814a026ddSPhilippe Mathieu-Daudé { 129c379bd75SBernhard Beschow int i; 130c379bd75SBernhard Beschow 131c379bd75SBernhard Beschow /* Scan for updates to PCI link routes (0x60-0x63). */ 132c379bd75SBernhard Beschow for (i = 0; i < len; i++) { 133c379bd75SBernhard Beschow uint8_t v = (val >> (8 * i)) & 0xff; 134c379bd75SBernhard Beschow if (v & 0x80) { 135c379bd75SBernhard Beschow v = 0; 136c379bd75SBernhard Beschow } 137c379bd75SBernhard Beschow v &= 0xf; 138c379bd75SBernhard Beschow if (((address + i) >= PIIX_PIRQCA) && ((address + i) <= PIIX_PIRQCD)) { 139c379bd75SBernhard Beschow xen_set_pci_link_route(address + i - PIIX_PIRQCA, v); 140c379bd75SBernhard Beschow } 141c379bd75SBernhard Beschow } 142c379bd75SBernhard Beschow 14314a026ddSPhilippe Mathieu-Daudé piix3_write_config(dev, address, val, len); 14414a026ddSPhilippe Mathieu-Daudé } 14514a026ddSPhilippe Mathieu-Daudé 146a1b05751SBernhard Beschow static void piix3_reset(DeviceState *dev) 14714a026ddSPhilippe Mathieu-Daudé { 148a1b05751SBernhard Beschow PIIX3State *d = PIIX3_PCI_DEVICE(dev); 14914a026ddSPhilippe Mathieu-Daudé uint8_t *pci_conf = d->dev.config; 15014a026ddSPhilippe Mathieu-Daudé 15114a026ddSPhilippe Mathieu-Daudé pci_conf[0x04] = 0x07; /* master, memory and I/O */ 15214a026ddSPhilippe Mathieu-Daudé pci_conf[0x05] = 0x00; 15314a026ddSPhilippe Mathieu-Daudé pci_conf[0x06] = 0x00; 15414a026ddSPhilippe Mathieu-Daudé pci_conf[0x07] = 0x02; /* PCI_status_devsel_medium */ 15514a026ddSPhilippe Mathieu-Daudé pci_conf[0x4c] = 0x4d; 15614a026ddSPhilippe Mathieu-Daudé pci_conf[0x4e] = 0x03; 15714a026ddSPhilippe Mathieu-Daudé pci_conf[0x4f] = 0x00; 15814a026ddSPhilippe Mathieu-Daudé pci_conf[0x60] = 0x80; 15914a026ddSPhilippe Mathieu-Daudé pci_conf[0x61] = 0x80; 16014a026ddSPhilippe Mathieu-Daudé pci_conf[0x62] = 0x80; 16114a026ddSPhilippe Mathieu-Daudé pci_conf[0x63] = 0x80; 16214a026ddSPhilippe Mathieu-Daudé pci_conf[0x69] = 0x02; 16314a026ddSPhilippe Mathieu-Daudé pci_conf[0x70] = 0x80; 16414a026ddSPhilippe Mathieu-Daudé pci_conf[0x76] = 0x0c; 16514a026ddSPhilippe Mathieu-Daudé pci_conf[0x77] = 0x0c; 16614a026ddSPhilippe Mathieu-Daudé pci_conf[0x78] = 0x02; 16714a026ddSPhilippe Mathieu-Daudé pci_conf[0x79] = 0x00; 16814a026ddSPhilippe Mathieu-Daudé pci_conf[0x80] = 0x00; 16914a026ddSPhilippe Mathieu-Daudé pci_conf[0x82] = 0x00; 17014a026ddSPhilippe Mathieu-Daudé pci_conf[0xa0] = 0x08; 17114a026ddSPhilippe Mathieu-Daudé pci_conf[0xa2] = 0x00; 17214a026ddSPhilippe Mathieu-Daudé pci_conf[0xa3] = 0x00; 17314a026ddSPhilippe Mathieu-Daudé pci_conf[0xa4] = 0x00; 17414a026ddSPhilippe Mathieu-Daudé pci_conf[0xa5] = 0x00; 17514a026ddSPhilippe Mathieu-Daudé pci_conf[0xa6] = 0x00; 17614a026ddSPhilippe Mathieu-Daudé pci_conf[0xa7] = 0x00; 17714a026ddSPhilippe Mathieu-Daudé pci_conf[0xa8] = 0x0f; 17814a026ddSPhilippe Mathieu-Daudé pci_conf[0xaa] = 0x00; 17914a026ddSPhilippe Mathieu-Daudé pci_conf[0xab] = 0x00; 18014a026ddSPhilippe Mathieu-Daudé pci_conf[0xac] = 0x00; 18114a026ddSPhilippe Mathieu-Daudé pci_conf[0xae] = 0x00; 18214a026ddSPhilippe Mathieu-Daudé 18314a026ddSPhilippe Mathieu-Daudé d->pic_levels = 0; 18414a026ddSPhilippe Mathieu-Daudé d->rcr = 0; 18514a026ddSPhilippe Mathieu-Daudé } 18614a026ddSPhilippe Mathieu-Daudé 18714a026ddSPhilippe Mathieu-Daudé static int piix3_post_load(void *opaque, int version_id) 18814a026ddSPhilippe Mathieu-Daudé { 18914a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 19014a026ddSPhilippe Mathieu-Daudé int pirq; 19114a026ddSPhilippe Mathieu-Daudé 19214a026ddSPhilippe Mathieu-Daudé /* 19314a026ddSPhilippe Mathieu-Daudé * Because the i8259 has not been deserialized yet, qemu_irq_raise 19414a026ddSPhilippe Mathieu-Daudé * might bring the system to a different state than the saved one; 19514a026ddSPhilippe Mathieu-Daudé * for example, the interrupt could be masked but the i8259 would 19614a026ddSPhilippe Mathieu-Daudé * not know that yet and would trigger an interrupt in the CPU. 19714a026ddSPhilippe Mathieu-Daudé * 19814a026ddSPhilippe Mathieu-Daudé * Here, we update irq levels without raising the interrupt. 19914a026ddSPhilippe Mathieu-Daudé * Interrupt state will be deserialized separately through the i8259. 20014a026ddSPhilippe Mathieu-Daudé */ 20114a026ddSPhilippe Mathieu-Daudé piix3->pic_levels = 0; 20214a026ddSPhilippe Mathieu-Daudé for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) { 20314a026ddSPhilippe Mathieu-Daudé piix3_set_irq_level_internal(piix3, pirq, 20414a026ddSPhilippe Mathieu-Daudé pci_bus_get_irq_level(pci_get_bus(&piix3->dev), pirq)); 20514a026ddSPhilippe Mathieu-Daudé } 20614a026ddSPhilippe Mathieu-Daudé return 0; 20714a026ddSPhilippe Mathieu-Daudé } 20814a026ddSPhilippe Mathieu-Daudé 20914a026ddSPhilippe Mathieu-Daudé static int piix3_pre_save(void *opaque) 21014a026ddSPhilippe Mathieu-Daudé { 21114a026ddSPhilippe Mathieu-Daudé int i; 21214a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 21314a026ddSPhilippe Mathieu-Daudé 21414a026ddSPhilippe Mathieu-Daudé for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) { 21514a026ddSPhilippe Mathieu-Daudé piix3->pci_irq_levels_vmstate[i] = 21614a026ddSPhilippe Mathieu-Daudé pci_bus_get_irq_level(pci_get_bus(&piix3->dev), i); 21714a026ddSPhilippe Mathieu-Daudé } 21814a026ddSPhilippe Mathieu-Daudé 21914a026ddSPhilippe Mathieu-Daudé return 0; 22014a026ddSPhilippe Mathieu-Daudé } 22114a026ddSPhilippe Mathieu-Daudé 22214a026ddSPhilippe Mathieu-Daudé static bool piix3_rcr_needed(void *opaque) 22314a026ddSPhilippe Mathieu-Daudé { 22414a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 22514a026ddSPhilippe Mathieu-Daudé 22614a026ddSPhilippe Mathieu-Daudé return (piix3->rcr != 0); 22714a026ddSPhilippe Mathieu-Daudé } 22814a026ddSPhilippe Mathieu-Daudé 22914a026ddSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_piix3_rcr = { 23014a026ddSPhilippe Mathieu-Daudé .name = "PIIX3/rcr", 23114a026ddSPhilippe Mathieu-Daudé .version_id = 1, 23214a026ddSPhilippe Mathieu-Daudé .minimum_version_id = 1, 23314a026ddSPhilippe Mathieu-Daudé .needed = piix3_rcr_needed, 23414a026ddSPhilippe Mathieu-Daudé .fields = (VMStateField[]) { 23514a026ddSPhilippe Mathieu-Daudé VMSTATE_UINT8(rcr, PIIX3State), 23614a026ddSPhilippe Mathieu-Daudé VMSTATE_END_OF_LIST() 23714a026ddSPhilippe Mathieu-Daudé } 23814a026ddSPhilippe Mathieu-Daudé }; 23914a026ddSPhilippe Mathieu-Daudé 24014a026ddSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_piix3 = { 24114a026ddSPhilippe Mathieu-Daudé .name = "PIIX3", 24214a026ddSPhilippe Mathieu-Daudé .version_id = 3, 24314a026ddSPhilippe Mathieu-Daudé .minimum_version_id = 2, 24414a026ddSPhilippe Mathieu-Daudé .post_load = piix3_post_load, 24514a026ddSPhilippe Mathieu-Daudé .pre_save = piix3_pre_save, 24614a026ddSPhilippe Mathieu-Daudé .fields = (VMStateField[]) { 24714a026ddSPhilippe Mathieu-Daudé VMSTATE_PCI_DEVICE(dev, PIIX3State), 24814a026ddSPhilippe Mathieu-Daudé VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State, 24914a026ddSPhilippe Mathieu-Daudé PIIX_NUM_PIRQS, 3), 25014a026ddSPhilippe Mathieu-Daudé VMSTATE_END_OF_LIST() 25114a026ddSPhilippe Mathieu-Daudé }, 25214a026ddSPhilippe Mathieu-Daudé .subsections = (const VMStateDescription*[]) { 25314a026ddSPhilippe Mathieu-Daudé &vmstate_piix3_rcr, 25414a026ddSPhilippe Mathieu-Daudé NULL 25514a026ddSPhilippe Mathieu-Daudé } 25614a026ddSPhilippe Mathieu-Daudé }; 25714a026ddSPhilippe Mathieu-Daudé 25814a026ddSPhilippe Mathieu-Daudé 25914a026ddSPhilippe Mathieu-Daudé static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len) 26014a026ddSPhilippe Mathieu-Daudé { 26114a026ddSPhilippe Mathieu-Daudé PIIX3State *d = opaque; 26214a026ddSPhilippe Mathieu-Daudé 26314a026ddSPhilippe Mathieu-Daudé if (val & 4) { 26414a026ddSPhilippe Mathieu-Daudé qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 26514a026ddSPhilippe Mathieu-Daudé return; 26614a026ddSPhilippe Mathieu-Daudé } 26714a026ddSPhilippe Mathieu-Daudé d->rcr = val & 2; /* keep System Reset type only */ 26814a026ddSPhilippe Mathieu-Daudé } 26914a026ddSPhilippe Mathieu-Daudé 27014a026ddSPhilippe Mathieu-Daudé static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len) 27114a026ddSPhilippe Mathieu-Daudé { 27214a026ddSPhilippe Mathieu-Daudé PIIX3State *d = opaque; 27314a026ddSPhilippe Mathieu-Daudé 27414a026ddSPhilippe Mathieu-Daudé return d->rcr; 27514a026ddSPhilippe Mathieu-Daudé } 27614a026ddSPhilippe Mathieu-Daudé 27714a026ddSPhilippe Mathieu-Daudé static const MemoryRegionOps rcr_ops = { 27814a026ddSPhilippe Mathieu-Daudé .read = rcr_read, 27914a026ddSPhilippe Mathieu-Daudé .write = rcr_write, 2803ee15e80SBernhard Beschow .endianness = DEVICE_LITTLE_ENDIAN, 2813ee15e80SBernhard Beschow .impl = { 2823ee15e80SBernhard Beschow .min_access_size = 1, 2833ee15e80SBernhard Beschow .max_access_size = 1, 2843ee15e80SBernhard Beschow }, 28514a026ddSPhilippe Mathieu-Daudé }; 28614a026ddSPhilippe Mathieu-Daudé 287fe3055d2SBernhard Beschow static void pci_piix3_realize(PCIDevice *dev, Error **errp) 28814a026ddSPhilippe Mathieu-Daudé { 28914a026ddSPhilippe Mathieu-Daudé PIIX3State *d = PIIX3_PCI_DEVICE(dev); 290503a35e7SBernhard Beschow ISABus *isa_bus; 29114a026ddSPhilippe Mathieu-Daudé 29257654b8eSBernhard Beschow isa_bus = isa_bus_new(DEVICE(d), pci_address_space(dev), 293503a35e7SBernhard Beschow pci_address_space_io(dev), errp); 294503a35e7SBernhard Beschow if (!isa_bus) { 29514a026ddSPhilippe Mathieu-Daudé return; 29614a026ddSPhilippe Mathieu-Daudé } 29714a026ddSPhilippe Mathieu-Daudé 29814a026ddSPhilippe Mathieu-Daudé memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d, 29914a026ddSPhilippe Mathieu-Daudé "piix3-reset-control", 1); 30014a026ddSPhilippe Mathieu-Daudé memory_region_add_subregion_overlap(pci_address_space_io(dev), 30114a026ddSPhilippe Mathieu-Daudé PIIX_RCR_IOPORT, &d->rcr_mem, 1); 30214a026ddSPhilippe Mathieu-Daudé 303503a35e7SBernhard Beschow i8257_dma_init(isa_bus, 0); 30414a026ddSPhilippe Mathieu-Daudé } 30514a026ddSPhilippe Mathieu-Daudé 30692ea7fb3SIgor Mammedov static void build_pci_isa_aml(AcpiDevAmlIf *adev, Aml *scope) 30792ea7fb3SIgor Mammedov { 30847a373faSIgor Mammedov Aml *field; 3094fd75ce0SIgor Mammedov Aml *sb_scope = aml_scope("\\_SB"); 31092ea7fb3SIgor Mammedov BusState *bus = qdev_get_child_bus(DEVICE(adev), "isa.0"); 31192ea7fb3SIgor Mammedov 31292ea7fb3SIgor Mammedov /* PIIX PCI to ISA irq remapping */ 31392ea7fb3SIgor Mammedov aml_append(scope, aml_operation_region("P40C", AML_PCI_CONFIG, 31492ea7fb3SIgor Mammedov aml_int(0x60), 0x04)); 31547a373faSIgor Mammedov /* Fields declarion has to happen *after* operation region */ 3164fd75ce0SIgor Mammedov field = aml_field("PCI0.S08.P40C", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE); 31747a373faSIgor Mammedov aml_append(field, aml_named_field("PRQ0", 8)); 31847a373faSIgor Mammedov aml_append(field, aml_named_field("PRQ1", 8)); 31947a373faSIgor Mammedov aml_append(field, aml_named_field("PRQ2", 8)); 32047a373faSIgor Mammedov aml_append(field, aml_named_field("PRQ3", 8)); 3214fd75ce0SIgor Mammedov aml_append(sb_scope, field); 3224fd75ce0SIgor Mammedov aml_append(scope, sb_scope); 32347a373faSIgor Mammedov 324*9c6c0aeaSBernhard Beschow qbus_build_aml(bus, scope); 32592ea7fb3SIgor Mammedov } 32692ea7fb3SIgor Mammedov 32714a026ddSPhilippe Mathieu-Daudé static void pci_piix3_class_init(ObjectClass *klass, void *data) 32814a026ddSPhilippe Mathieu-Daudé { 32914a026ddSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 33014a026ddSPhilippe Mathieu-Daudé PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 33192ea7fb3SIgor Mammedov AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass); 33214a026ddSPhilippe Mathieu-Daudé 333a1b05751SBernhard Beschow dc->reset = piix3_reset; 33414a026ddSPhilippe Mathieu-Daudé dc->desc = "ISA bridge"; 33514a026ddSPhilippe Mathieu-Daudé dc->vmsd = &vmstate_piix3; 33614a026ddSPhilippe Mathieu-Daudé dc->hotpluggable = false; 33714a026ddSPhilippe Mathieu-Daudé k->vendor_id = PCI_VENDOR_ID_INTEL; 33814a026ddSPhilippe Mathieu-Daudé /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */ 33914a026ddSPhilippe Mathieu-Daudé k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0; 34014a026ddSPhilippe Mathieu-Daudé k->class_id = PCI_CLASS_BRIDGE_ISA; 34114a026ddSPhilippe Mathieu-Daudé /* 34214a026ddSPhilippe Mathieu-Daudé * Reason: part of PIIX3 southbridge, needs to be wired up by 34314a026ddSPhilippe Mathieu-Daudé * pc_piix.c's pc_init1() 34414a026ddSPhilippe Mathieu-Daudé */ 34514a026ddSPhilippe Mathieu-Daudé dc->user_creatable = false; 34692ea7fb3SIgor Mammedov adevc->build_dev_aml = build_pci_isa_aml; 34714a026ddSPhilippe Mathieu-Daudé } 34814a026ddSPhilippe Mathieu-Daudé 34914a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_pci_type_info = { 35014a026ddSPhilippe Mathieu-Daudé .name = TYPE_PIIX3_PCI_DEVICE, 35114a026ddSPhilippe Mathieu-Daudé .parent = TYPE_PCI_DEVICE, 35214a026ddSPhilippe Mathieu-Daudé .instance_size = sizeof(PIIX3State), 35314a026ddSPhilippe Mathieu-Daudé .abstract = true, 35414a026ddSPhilippe Mathieu-Daudé .class_init = pci_piix3_class_init, 35514a026ddSPhilippe Mathieu-Daudé .interfaces = (InterfaceInfo[]) { 35614a026ddSPhilippe Mathieu-Daudé { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 35792ea7fb3SIgor Mammedov { TYPE_ACPI_DEV_AML_IF }, 35814a026ddSPhilippe Mathieu-Daudé { }, 35914a026ddSPhilippe Mathieu-Daudé }, 36014a026ddSPhilippe Mathieu-Daudé }; 36114a026ddSPhilippe Mathieu-Daudé 362fe3055d2SBernhard Beschow static void piix3_realize(PCIDevice *dev, Error **errp) 363fe3055d2SBernhard Beschow { 364fe3055d2SBernhard Beschow ERRP_GUARD(); 365fe3055d2SBernhard Beschow PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev); 366fe3055d2SBernhard Beschow PCIBus *pci_bus = pci_get_bus(dev); 367fe3055d2SBernhard Beschow 368fe3055d2SBernhard Beschow pci_piix3_realize(dev, errp); 369fe3055d2SBernhard Beschow if (*errp) { 370fe3055d2SBernhard Beschow return; 371fe3055d2SBernhard Beschow } 372fe3055d2SBernhard Beschow 373f021f4e9SBernhard Beschow pci_bus_irqs(pci_bus, piix3_set_irq, piix3, PIIX_NUM_PIRQS); 374fe3055d2SBernhard Beschow pci_bus_set_route_irq_fn(pci_bus, piix3_route_intx_pin_to_irq); 37505c049f1SBernhard Beschow } 376fe3055d2SBernhard Beschow 37714a026ddSPhilippe Mathieu-Daudé static void piix3_class_init(ObjectClass *klass, void *data) 37814a026ddSPhilippe Mathieu-Daudé { 37914a026ddSPhilippe Mathieu-Daudé PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 38014a026ddSPhilippe Mathieu-Daudé 38114a026ddSPhilippe Mathieu-Daudé k->config_write = piix3_write_config; 382fe3055d2SBernhard Beschow k->realize = piix3_realize; 38314a026ddSPhilippe Mathieu-Daudé } 38414a026ddSPhilippe Mathieu-Daudé 38514a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_info = { 38614a026ddSPhilippe Mathieu-Daudé .name = TYPE_PIIX3_DEVICE, 38714a026ddSPhilippe Mathieu-Daudé .parent = TYPE_PIIX3_PCI_DEVICE, 38814a026ddSPhilippe Mathieu-Daudé .class_init = piix3_class_init, 38914a026ddSPhilippe Mathieu-Daudé }; 39014a026ddSPhilippe Mathieu-Daudé 391fe3055d2SBernhard Beschow static void piix3_xen_realize(PCIDevice *dev, Error **errp) 392fe3055d2SBernhard Beschow { 393fe3055d2SBernhard Beschow ERRP_GUARD(); 394fe3055d2SBernhard Beschow PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev); 395fe3055d2SBernhard Beschow PCIBus *pci_bus = pci_get_bus(dev); 396fe3055d2SBernhard Beschow 397fe3055d2SBernhard Beschow pci_piix3_realize(dev, errp); 398fe3055d2SBernhard Beschow if (*errp) { 399fe3055d2SBernhard Beschow return; 400fe3055d2SBernhard Beschow } 401fe3055d2SBernhard Beschow 402fe3055d2SBernhard Beschow /* 403fe3055d2SBernhard Beschow * Xen supports additional interrupt routes from the PCI devices to 404fe3055d2SBernhard Beschow * the IOAPIC: the four pins of each PCI device on the bus are also 405fe3055d2SBernhard Beschow * connected to the IOAPIC directly. 406fe3055d2SBernhard Beschow * These additional routes can be discovered through ACPI. 407fe3055d2SBernhard Beschow */ 408f021f4e9SBernhard Beschow pci_bus_irqs(pci_bus, xen_piix3_set_irq, piix3, XEN_PIIX_NUM_PIRQS); 40905c049f1SBernhard Beschow } 410fe3055d2SBernhard Beschow 41114a026ddSPhilippe Mathieu-Daudé static void piix3_xen_class_init(ObjectClass *klass, void *data) 41214a026ddSPhilippe Mathieu-Daudé { 41314a026ddSPhilippe Mathieu-Daudé PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 41414a026ddSPhilippe Mathieu-Daudé 41514a026ddSPhilippe Mathieu-Daudé k->config_write = piix3_write_config_xen; 416fe3055d2SBernhard Beschow k->realize = piix3_xen_realize; 41705c049f1SBernhard Beschow } 41814a026ddSPhilippe Mathieu-Daudé 41914a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_xen_info = { 42014a026ddSPhilippe Mathieu-Daudé .name = TYPE_PIIX3_XEN_DEVICE, 42114a026ddSPhilippe Mathieu-Daudé .parent = TYPE_PIIX3_PCI_DEVICE, 42214a026ddSPhilippe Mathieu-Daudé .class_init = piix3_xen_class_init, 42314a026ddSPhilippe Mathieu-Daudé }; 42414a026ddSPhilippe Mathieu-Daudé 42514a026ddSPhilippe Mathieu-Daudé static void piix3_register_types(void) 42614a026ddSPhilippe Mathieu-Daudé { 42714a026ddSPhilippe Mathieu-Daudé type_register_static(&piix3_pci_type_info); 42814a026ddSPhilippe Mathieu-Daudé type_register_static(&piix3_info); 42914a026ddSPhilippe Mathieu-Daudé type_register_static(&piix3_xen_info); 43014a026ddSPhilippe Mathieu-Daudé } 43114a026ddSPhilippe Mathieu-Daudé 43214a026ddSPhilippe Mathieu-Daudé type_init(piix3_register_types) 433