xref: /qemu/hw/isa/piix.c (revision 60a9eb57f337ee36cb9140154a83edb2c41f00c6)
114a026ddSPhilippe Mathieu-Daudé /*
214a026ddSPhilippe Mathieu-Daudé  * QEMU PIIX PCI ISA Bridge Emulation
314a026ddSPhilippe Mathieu-Daudé  *
414a026ddSPhilippe Mathieu-Daudé  * Copyright (c) 2006 Fabrice Bellard
514a026ddSPhilippe Mathieu-Daudé  *
614a026ddSPhilippe Mathieu-Daudé  * Permission is hereby granted, free of charge, to any person obtaining a copy
714a026ddSPhilippe Mathieu-Daudé  * of this software and associated documentation files (the "Software"), to deal
814a026ddSPhilippe Mathieu-Daudé  * in the Software without restriction, including without limitation the rights
914a026ddSPhilippe Mathieu-Daudé  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1014a026ddSPhilippe Mathieu-Daudé  * copies of the Software, and to permit persons to whom the Software is
1114a026ddSPhilippe Mathieu-Daudé  * furnished to do so, subject to the following conditions:
1214a026ddSPhilippe Mathieu-Daudé  *
1314a026ddSPhilippe Mathieu-Daudé  * The above copyright notice and this permission notice shall be included in
1414a026ddSPhilippe Mathieu-Daudé  * all copies or substantial portions of the Software.
1514a026ddSPhilippe Mathieu-Daudé  *
1614a026ddSPhilippe Mathieu-Daudé  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1714a026ddSPhilippe Mathieu-Daudé  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1814a026ddSPhilippe Mathieu-Daudé  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1914a026ddSPhilippe Mathieu-Daudé  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2014a026ddSPhilippe Mathieu-Daudé  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2114a026ddSPhilippe Mathieu-Daudé  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2214a026ddSPhilippe Mathieu-Daudé  * THE SOFTWARE.
2314a026ddSPhilippe Mathieu-Daudé  */
2414a026ddSPhilippe Mathieu-Daudé 
2514a026ddSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
2614a026ddSPhilippe Mathieu-Daudé #include "qemu/range.h"
27fe3055d2SBernhard Beschow #include "qapi/error.h"
28503a35e7SBernhard Beschow #include "hw/dma/i8257.h"
2914a026ddSPhilippe Mathieu-Daudé #include "hw/southbridge/piix.h"
3014a026ddSPhilippe Mathieu-Daudé #include "hw/irq.h"
31f0bc6bf7SBernhard Beschow #include "hw/qdev-properties.h"
3214a026ddSPhilippe Mathieu-Daudé #include "hw/isa/isa.h"
3314a026ddSPhilippe Mathieu-Daudé #include "hw/xen/xen.h"
3414a026ddSPhilippe Mathieu-Daudé #include "sysemu/runstate.h"
3514a026ddSPhilippe Mathieu-Daudé #include "migration/vmstate.h"
3692ea7fb3SIgor Mammedov #include "hw/acpi/acpi_aml_interface.h"
3714a026ddSPhilippe Mathieu-Daudé 
3814a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
3914a026ddSPhilippe Mathieu-Daudé {
4014a026ddSPhilippe Mathieu-Daudé     qemu_set_irq(piix3->pic[pic_irq],
4114a026ddSPhilippe Mathieu-Daudé                  !!(piix3->pic_levels &
4214a026ddSPhilippe Mathieu-Daudé                     (((1ULL << PIIX_NUM_PIRQS) - 1) <<
4314a026ddSPhilippe Mathieu-Daudé                      (pic_irq * PIIX_NUM_PIRQS))));
4414a026ddSPhilippe Mathieu-Daudé }
4514a026ddSPhilippe Mathieu-Daudé 
4614a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_level_internal(PIIX3State *piix3, int pirq, int level)
4714a026ddSPhilippe Mathieu-Daudé {
4814a026ddSPhilippe Mathieu-Daudé     int pic_irq;
4914a026ddSPhilippe Mathieu-Daudé     uint64_t mask;
5014a026ddSPhilippe Mathieu-Daudé 
5114a026ddSPhilippe Mathieu-Daudé     pic_irq = piix3->dev.config[PIIX_PIRQCA + pirq];
5214a026ddSPhilippe Mathieu-Daudé     if (pic_irq >= PIIX_NUM_PIC_IRQS) {
5314a026ddSPhilippe Mathieu-Daudé         return;
5414a026ddSPhilippe Mathieu-Daudé     }
5514a026ddSPhilippe Mathieu-Daudé 
5614a026ddSPhilippe Mathieu-Daudé     mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
5714a026ddSPhilippe Mathieu-Daudé     piix3->pic_levels &= ~mask;
5814a026ddSPhilippe Mathieu-Daudé     piix3->pic_levels |= mask * !!level;
5914a026ddSPhilippe Mathieu-Daudé }
6014a026ddSPhilippe Mathieu-Daudé 
6114a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
6214a026ddSPhilippe Mathieu-Daudé {
6314a026ddSPhilippe Mathieu-Daudé     int pic_irq;
6414a026ddSPhilippe Mathieu-Daudé 
6514a026ddSPhilippe Mathieu-Daudé     pic_irq = piix3->dev.config[PIIX_PIRQCA + pirq];
6614a026ddSPhilippe Mathieu-Daudé     if (pic_irq >= PIIX_NUM_PIC_IRQS) {
6714a026ddSPhilippe Mathieu-Daudé         return;
6814a026ddSPhilippe Mathieu-Daudé     }
6914a026ddSPhilippe Mathieu-Daudé 
7014a026ddSPhilippe Mathieu-Daudé     piix3_set_irq_level_internal(piix3, pirq, level);
7114a026ddSPhilippe Mathieu-Daudé 
7214a026ddSPhilippe Mathieu-Daudé     piix3_set_irq_pic(piix3, pic_irq);
7314a026ddSPhilippe Mathieu-Daudé }
7414a026ddSPhilippe Mathieu-Daudé 
7514a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq(void *opaque, int pirq, int level)
7614a026ddSPhilippe Mathieu-Daudé {
7714a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
7814a026ddSPhilippe Mathieu-Daudé     piix3_set_irq_level(piix3, pirq, level);
7914a026ddSPhilippe Mathieu-Daudé }
8014a026ddSPhilippe Mathieu-Daudé 
8114a026ddSPhilippe Mathieu-Daudé static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin)
8214a026ddSPhilippe Mathieu-Daudé {
8314a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
8414a026ddSPhilippe Mathieu-Daudé     int irq = piix3->dev.config[PIIX_PIRQCA + pin];
8514a026ddSPhilippe Mathieu-Daudé     PCIINTxRoute route;
8614a026ddSPhilippe Mathieu-Daudé 
8714a026ddSPhilippe Mathieu-Daudé     if (irq < PIIX_NUM_PIC_IRQS) {
8814a026ddSPhilippe Mathieu-Daudé         route.mode = PCI_INTX_ENABLED;
8914a026ddSPhilippe Mathieu-Daudé         route.irq = irq;
9014a026ddSPhilippe Mathieu-Daudé     } else {
9114a026ddSPhilippe Mathieu-Daudé         route.mode = PCI_INTX_DISABLED;
9214a026ddSPhilippe Mathieu-Daudé         route.irq = -1;
9314a026ddSPhilippe Mathieu-Daudé     }
9414a026ddSPhilippe Mathieu-Daudé     return route;
9514a026ddSPhilippe Mathieu-Daudé }
9614a026ddSPhilippe Mathieu-Daudé 
9714a026ddSPhilippe Mathieu-Daudé /* irq routing is changed. so rebuild bitmap */
9814a026ddSPhilippe Mathieu-Daudé static void piix3_update_irq_levels(PIIX3State *piix3)
9914a026ddSPhilippe Mathieu-Daudé {
10014a026ddSPhilippe Mathieu-Daudé     PCIBus *bus = pci_get_bus(&piix3->dev);
10114a026ddSPhilippe Mathieu-Daudé     int pirq;
10214a026ddSPhilippe Mathieu-Daudé 
10314a026ddSPhilippe Mathieu-Daudé     piix3->pic_levels = 0;
10414a026ddSPhilippe Mathieu-Daudé     for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
10514a026ddSPhilippe Mathieu-Daudé         piix3_set_irq_level(piix3, pirq, pci_bus_get_irq_level(bus, pirq));
10614a026ddSPhilippe Mathieu-Daudé     }
10714a026ddSPhilippe Mathieu-Daudé }
10814a026ddSPhilippe Mathieu-Daudé 
10914a026ddSPhilippe Mathieu-Daudé static void piix3_write_config(PCIDevice *dev,
11014a026ddSPhilippe Mathieu-Daudé                                uint32_t address, uint32_t val, int len)
11114a026ddSPhilippe Mathieu-Daudé {
11214a026ddSPhilippe Mathieu-Daudé     pci_default_write_config(dev, address, val, len);
11314a026ddSPhilippe Mathieu-Daudé     if (ranges_overlap(address, len, PIIX_PIRQCA, 4)) {
11414a026ddSPhilippe Mathieu-Daudé         PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev);
11514a026ddSPhilippe Mathieu-Daudé         int pic_irq;
11614a026ddSPhilippe Mathieu-Daudé 
11714a026ddSPhilippe Mathieu-Daudé         pci_bus_fire_intx_routing_notifier(pci_get_bus(&piix3->dev));
11814a026ddSPhilippe Mathieu-Daudé         piix3_update_irq_levels(piix3);
11914a026ddSPhilippe Mathieu-Daudé         for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) {
12014a026ddSPhilippe Mathieu-Daudé             piix3_set_irq_pic(piix3, pic_irq);
12114a026ddSPhilippe Mathieu-Daudé         }
12214a026ddSPhilippe Mathieu-Daudé     }
12314a026ddSPhilippe Mathieu-Daudé }
12414a026ddSPhilippe Mathieu-Daudé 
12514a026ddSPhilippe Mathieu-Daudé static void piix3_write_config_xen(PCIDevice *dev,
12614a026ddSPhilippe Mathieu-Daudé                                    uint32_t address, uint32_t val, int len)
12714a026ddSPhilippe Mathieu-Daudé {
128c379bd75SBernhard Beschow     int i;
129c379bd75SBernhard Beschow 
130c379bd75SBernhard Beschow     /* Scan for updates to PCI link routes (0x60-0x63). */
131c379bd75SBernhard Beschow     for (i = 0; i < len; i++) {
132c379bd75SBernhard Beschow         uint8_t v = (val >> (8 * i)) & 0xff;
133c379bd75SBernhard Beschow         if (v & 0x80) {
134c379bd75SBernhard Beschow             v = 0;
135c379bd75SBernhard Beschow         }
136c379bd75SBernhard Beschow         v &= 0xf;
137c379bd75SBernhard Beschow         if (((address + i) >= PIIX_PIRQCA) && ((address + i) <= PIIX_PIRQCD)) {
138c379bd75SBernhard Beschow             xen_set_pci_link_route(address + i - PIIX_PIRQCA, v);
139c379bd75SBernhard Beschow         }
140c379bd75SBernhard Beschow     }
141c379bd75SBernhard Beschow 
14214a026ddSPhilippe Mathieu-Daudé     piix3_write_config(dev, address, val, len);
14314a026ddSPhilippe Mathieu-Daudé }
14414a026ddSPhilippe Mathieu-Daudé 
145a1b05751SBernhard Beschow static void piix3_reset(DeviceState *dev)
14614a026ddSPhilippe Mathieu-Daudé {
147a1b05751SBernhard Beschow     PIIX3State *d = PIIX3_PCI_DEVICE(dev);
14814a026ddSPhilippe Mathieu-Daudé     uint8_t *pci_conf = d->dev.config;
14914a026ddSPhilippe Mathieu-Daudé 
15014a026ddSPhilippe Mathieu-Daudé     pci_conf[0x04] = 0x07; /* master, memory and I/O */
15114a026ddSPhilippe Mathieu-Daudé     pci_conf[0x05] = 0x00;
15214a026ddSPhilippe Mathieu-Daudé     pci_conf[0x06] = 0x00;
15314a026ddSPhilippe Mathieu-Daudé     pci_conf[0x07] = 0x02; /* PCI_status_devsel_medium */
15414a026ddSPhilippe Mathieu-Daudé     pci_conf[0x4c] = 0x4d;
15514a026ddSPhilippe Mathieu-Daudé     pci_conf[0x4e] = 0x03;
15614a026ddSPhilippe Mathieu-Daudé     pci_conf[0x4f] = 0x00;
15714a026ddSPhilippe Mathieu-Daudé     pci_conf[0x60] = 0x80;
15814a026ddSPhilippe Mathieu-Daudé     pci_conf[0x61] = 0x80;
15914a026ddSPhilippe Mathieu-Daudé     pci_conf[0x62] = 0x80;
16014a026ddSPhilippe Mathieu-Daudé     pci_conf[0x63] = 0x80;
16114a026ddSPhilippe Mathieu-Daudé     pci_conf[0x69] = 0x02;
16214a026ddSPhilippe Mathieu-Daudé     pci_conf[0x70] = 0x80;
16314a026ddSPhilippe Mathieu-Daudé     pci_conf[0x76] = 0x0c;
16414a026ddSPhilippe Mathieu-Daudé     pci_conf[0x77] = 0x0c;
16514a026ddSPhilippe Mathieu-Daudé     pci_conf[0x78] = 0x02;
16614a026ddSPhilippe Mathieu-Daudé     pci_conf[0x79] = 0x00;
16714a026ddSPhilippe Mathieu-Daudé     pci_conf[0x80] = 0x00;
16814a026ddSPhilippe Mathieu-Daudé     pci_conf[0x82] = 0x00;
16914a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa0] = 0x08;
17014a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa2] = 0x00;
17114a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa3] = 0x00;
17214a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa4] = 0x00;
17314a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa5] = 0x00;
17414a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa6] = 0x00;
17514a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa7] = 0x00;
17614a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa8] = 0x0f;
17714a026ddSPhilippe Mathieu-Daudé     pci_conf[0xaa] = 0x00;
17814a026ddSPhilippe Mathieu-Daudé     pci_conf[0xab] = 0x00;
17914a026ddSPhilippe Mathieu-Daudé     pci_conf[0xac] = 0x00;
18014a026ddSPhilippe Mathieu-Daudé     pci_conf[0xae] = 0x00;
18114a026ddSPhilippe Mathieu-Daudé 
18214a026ddSPhilippe Mathieu-Daudé     d->pic_levels = 0;
18314a026ddSPhilippe Mathieu-Daudé     d->rcr = 0;
18414a026ddSPhilippe Mathieu-Daudé }
18514a026ddSPhilippe Mathieu-Daudé 
18614a026ddSPhilippe Mathieu-Daudé static int piix3_post_load(void *opaque, int version_id)
18714a026ddSPhilippe Mathieu-Daudé {
18814a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
18914a026ddSPhilippe Mathieu-Daudé     int pirq;
19014a026ddSPhilippe Mathieu-Daudé 
19114a026ddSPhilippe Mathieu-Daudé     /*
19214a026ddSPhilippe Mathieu-Daudé      * Because the i8259 has not been deserialized yet, qemu_irq_raise
19314a026ddSPhilippe Mathieu-Daudé      * might bring the system to a different state than the saved one;
19414a026ddSPhilippe Mathieu-Daudé      * for example, the interrupt could be masked but the i8259 would
19514a026ddSPhilippe Mathieu-Daudé      * not know that yet and would trigger an interrupt in the CPU.
19614a026ddSPhilippe Mathieu-Daudé      *
19714a026ddSPhilippe Mathieu-Daudé      * Here, we update irq levels without raising the interrupt.
19814a026ddSPhilippe Mathieu-Daudé      * Interrupt state will be deserialized separately through the i8259.
19914a026ddSPhilippe Mathieu-Daudé      */
20014a026ddSPhilippe Mathieu-Daudé     piix3->pic_levels = 0;
20114a026ddSPhilippe Mathieu-Daudé     for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
20214a026ddSPhilippe Mathieu-Daudé         piix3_set_irq_level_internal(piix3, pirq,
20314a026ddSPhilippe Mathieu-Daudé             pci_bus_get_irq_level(pci_get_bus(&piix3->dev), pirq));
20414a026ddSPhilippe Mathieu-Daudé     }
20514a026ddSPhilippe Mathieu-Daudé     return 0;
20614a026ddSPhilippe Mathieu-Daudé }
20714a026ddSPhilippe Mathieu-Daudé 
20814a026ddSPhilippe Mathieu-Daudé static int piix3_pre_save(void *opaque)
20914a026ddSPhilippe Mathieu-Daudé {
21014a026ddSPhilippe Mathieu-Daudé     int i;
21114a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
21214a026ddSPhilippe Mathieu-Daudé 
21314a026ddSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
21414a026ddSPhilippe Mathieu-Daudé         piix3->pci_irq_levels_vmstate[i] =
21514a026ddSPhilippe Mathieu-Daudé             pci_bus_get_irq_level(pci_get_bus(&piix3->dev), i);
21614a026ddSPhilippe Mathieu-Daudé     }
21714a026ddSPhilippe Mathieu-Daudé 
21814a026ddSPhilippe Mathieu-Daudé     return 0;
21914a026ddSPhilippe Mathieu-Daudé }
22014a026ddSPhilippe Mathieu-Daudé 
22114a026ddSPhilippe Mathieu-Daudé static bool piix3_rcr_needed(void *opaque)
22214a026ddSPhilippe Mathieu-Daudé {
22314a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
22414a026ddSPhilippe Mathieu-Daudé 
22514a026ddSPhilippe Mathieu-Daudé     return (piix3->rcr != 0);
22614a026ddSPhilippe Mathieu-Daudé }
22714a026ddSPhilippe Mathieu-Daudé 
22814a026ddSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_piix3_rcr = {
22914a026ddSPhilippe Mathieu-Daudé     .name = "PIIX3/rcr",
23014a026ddSPhilippe Mathieu-Daudé     .version_id = 1,
23114a026ddSPhilippe Mathieu-Daudé     .minimum_version_id = 1,
23214a026ddSPhilippe Mathieu-Daudé     .needed = piix3_rcr_needed,
23314a026ddSPhilippe Mathieu-Daudé     .fields = (VMStateField[]) {
23414a026ddSPhilippe Mathieu-Daudé         VMSTATE_UINT8(rcr, PIIX3State),
23514a026ddSPhilippe Mathieu-Daudé         VMSTATE_END_OF_LIST()
23614a026ddSPhilippe Mathieu-Daudé     }
23714a026ddSPhilippe Mathieu-Daudé };
23814a026ddSPhilippe Mathieu-Daudé 
23914a026ddSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_piix3 = {
24014a026ddSPhilippe Mathieu-Daudé     .name = "PIIX3",
24114a026ddSPhilippe Mathieu-Daudé     .version_id = 3,
24214a026ddSPhilippe Mathieu-Daudé     .minimum_version_id = 2,
24314a026ddSPhilippe Mathieu-Daudé     .post_load = piix3_post_load,
24414a026ddSPhilippe Mathieu-Daudé     .pre_save = piix3_pre_save,
24514a026ddSPhilippe Mathieu-Daudé     .fields = (VMStateField[]) {
24614a026ddSPhilippe Mathieu-Daudé         VMSTATE_PCI_DEVICE(dev, PIIX3State),
24714a026ddSPhilippe Mathieu-Daudé         VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
24814a026ddSPhilippe Mathieu-Daudé                               PIIX_NUM_PIRQS, 3),
24914a026ddSPhilippe Mathieu-Daudé         VMSTATE_END_OF_LIST()
25014a026ddSPhilippe Mathieu-Daudé     },
25114a026ddSPhilippe Mathieu-Daudé     .subsections = (const VMStateDescription*[]) {
25214a026ddSPhilippe Mathieu-Daudé         &vmstate_piix3_rcr,
25314a026ddSPhilippe Mathieu-Daudé         NULL
25414a026ddSPhilippe Mathieu-Daudé     }
25514a026ddSPhilippe Mathieu-Daudé };
25614a026ddSPhilippe Mathieu-Daudé 
25714a026ddSPhilippe Mathieu-Daudé 
25814a026ddSPhilippe Mathieu-Daudé static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len)
25914a026ddSPhilippe Mathieu-Daudé {
26014a026ddSPhilippe Mathieu-Daudé     PIIX3State *d = opaque;
26114a026ddSPhilippe Mathieu-Daudé 
26214a026ddSPhilippe Mathieu-Daudé     if (val & 4) {
26314a026ddSPhilippe Mathieu-Daudé         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
26414a026ddSPhilippe Mathieu-Daudé         return;
26514a026ddSPhilippe Mathieu-Daudé     }
26614a026ddSPhilippe Mathieu-Daudé     d->rcr = val & 2; /* keep System Reset type only */
26714a026ddSPhilippe Mathieu-Daudé }
26814a026ddSPhilippe Mathieu-Daudé 
26914a026ddSPhilippe Mathieu-Daudé static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len)
27014a026ddSPhilippe Mathieu-Daudé {
27114a026ddSPhilippe Mathieu-Daudé     PIIX3State *d = opaque;
27214a026ddSPhilippe Mathieu-Daudé 
27314a026ddSPhilippe Mathieu-Daudé     return d->rcr;
27414a026ddSPhilippe Mathieu-Daudé }
27514a026ddSPhilippe Mathieu-Daudé 
27614a026ddSPhilippe Mathieu-Daudé static const MemoryRegionOps rcr_ops = {
27714a026ddSPhilippe Mathieu-Daudé     .read = rcr_read,
27814a026ddSPhilippe Mathieu-Daudé     .write = rcr_write,
2793ee15e80SBernhard Beschow     .endianness = DEVICE_LITTLE_ENDIAN,
2803ee15e80SBernhard Beschow     .impl = {
2813ee15e80SBernhard Beschow         .min_access_size = 1,
2823ee15e80SBernhard Beschow         .max_access_size = 1,
2833ee15e80SBernhard Beschow     },
28414a026ddSPhilippe Mathieu-Daudé };
28514a026ddSPhilippe Mathieu-Daudé 
286fe3055d2SBernhard Beschow static void pci_piix3_realize(PCIDevice *dev, Error **errp)
28714a026ddSPhilippe Mathieu-Daudé {
28814a026ddSPhilippe Mathieu-Daudé     PIIX3State *d = PIIX3_PCI_DEVICE(dev);
289503a35e7SBernhard Beschow     ISABus *isa_bus;
29014a026ddSPhilippe Mathieu-Daudé 
29157654b8eSBernhard Beschow     isa_bus = isa_bus_new(DEVICE(d), pci_address_space(dev),
292503a35e7SBernhard Beschow                           pci_address_space_io(dev), errp);
293503a35e7SBernhard Beschow     if (!isa_bus) {
29414a026ddSPhilippe Mathieu-Daudé         return;
29514a026ddSPhilippe Mathieu-Daudé     }
29614a026ddSPhilippe Mathieu-Daudé 
29714a026ddSPhilippe Mathieu-Daudé     memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d,
29814a026ddSPhilippe Mathieu-Daudé                           "piix3-reset-control", 1);
29914a026ddSPhilippe Mathieu-Daudé     memory_region_add_subregion_overlap(pci_address_space_io(dev),
30014a026ddSPhilippe Mathieu-Daudé                                         PIIX_RCR_IOPORT, &d->rcr_mem, 1);
30114a026ddSPhilippe Mathieu-Daudé 
302503a35e7SBernhard Beschow     i8257_dma_init(isa_bus, 0);
303f0bc6bf7SBernhard Beschow 
304f0bc6bf7SBernhard Beschow     /* RTC */
305f0bc6bf7SBernhard Beschow     qdev_prop_set_int32(DEVICE(&d->rtc), "base_year", 2000);
306f0bc6bf7SBernhard Beschow     if (!qdev_realize(DEVICE(&d->rtc), BUS(isa_bus), errp)) {
307f0bc6bf7SBernhard Beschow         return;
308f0bc6bf7SBernhard Beschow     }
30914a026ddSPhilippe Mathieu-Daudé }
31014a026ddSPhilippe Mathieu-Daudé 
31192ea7fb3SIgor Mammedov static void build_pci_isa_aml(AcpiDevAmlIf *adev, Aml *scope)
31292ea7fb3SIgor Mammedov {
31347a373faSIgor Mammedov     Aml *field;
3144fd75ce0SIgor Mammedov     Aml *sb_scope = aml_scope("\\_SB");
31592ea7fb3SIgor Mammedov     BusState *bus = qdev_get_child_bus(DEVICE(adev), "isa.0");
31692ea7fb3SIgor Mammedov 
31792ea7fb3SIgor Mammedov     /* PIIX PCI to ISA irq remapping */
31892ea7fb3SIgor Mammedov     aml_append(scope, aml_operation_region("P40C", AML_PCI_CONFIG,
31992ea7fb3SIgor Mammedov                                            aml_int(0x60), 0x04));
32047a373faSIgor Mammedov     /* Fields declarion has to happen *after* operation region */
3214fd75ce0SIgor Mammedov     field = aml_field("PCI0.S08.P40C", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
32247a373faSIgor Mammedov     aml_append(field, aml_named_field("PRQ0", 8));
32347a373faSIgor Mammedov     aml_append(field, aml_named_field("PRQ1", 8));
32447a373faSIgor Mammedov     aml_append(field, aml_named_field("PRQ2", 8));
32547a373faSIgor Mammedov     aml_append(field, aml_named_field("PRQ3", 8));
3264fd75ce0SIgor Mammedov     aml_append(sb_scope, field);
3274fd75ce0SIgor Mammedov     aml_append(scope, sb_scope);
32847a373faSIgor Mammedov 
3299c6c0aeaSBernhard Beschow     qbus_build_aml(bus, scope);
33092ea7fb3SIgor Mammedov }
33192ea7fb3SIgor Mammedov 
332f0bc6bf7SBernhard Beschow static void pci_piix3_init(Object *obj)
333f0bc6bf7SBernhard Beschow {
334f0bc6bf7SBernhard Beschow     PIIX3State *d = PIIX3_PCI_DEVICE(obj);
335f0bc6bf7SBernhard Beschow 
336f0bc6bf7SBernhard Beschow     object_initialize_child(obj, "rtc", &d->rtc, TYPE_MC146818_RTC);
337f0bc6bf7SBernhard Beschow }
338f0bc6bf7SBernhard Beschow 
33914a026ddSPhilippe Mathieu-Daudé static void pci_piix3_class_init(ObjectClass *klass, void *data)
34014a026ddSPhilippe Mathieu-Daudé {
34114a026ddSPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
34214a026ddSPhilippe Mathieu-Daudé     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
34392ea7fb3SIgor Mammedov     AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass);
34414a026ddSPhilippe Mathieu-Daudé 
345a1b05751SBernhard Beschow     dc->reset       = piix3_reset;
34614a026ddSPhilippe Mathieu-Daudé     dc->desc        = "ISA bridge";
34714a026ddSPhilippe Mathieu-Daudé     dc->vmsd        = &vmstate_piix3;
34814a026ddSPhilippe Mathieu-Daudé     dc->hotpluggable   = false;
34914a026ddSPhilippe Mathieu-Daudé     k->vendor_id    = PCI_VENDOR_ID_INTEL;
35014a026ddSPhilippe Mathieu-Daudé     /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */
35114a026ddSPhilippe Mathieu-Daudé     k->device_id    = PCI_DEVICE_ID_INTEL_82371SB_0;
35214a026ddSPhilippe Mathieu-Daudé     k->class_id     = PCI_CLASS_BRIDGE_ISA;
35314a026ddSPhilippe Mathieu-Daudé     /*
35414a026ddSPhilippe Mathieu-Daudé      * Reason: part of PIIX3 southbridge, needs to be wired up by
35514a026ddSPhilippe Mathieu-Daudé      * pc_piix.c's pc_init1()
35614a026ddSPhilippe Mathieu-Daudé      */
35714a026ddSPhilippe Mathieu-Daudé     dc->user_creatable = false;
35892ea7fb3SIgor Mammedov     adevc->build_dev_aml = build_pci_isa_aml;
35914a026ddSPhilippe Mathieu-Daudé }
36014a026ddSPhilippe Mathieu-Daudé 
36114a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_pci_type_info = {
36214a026ddSPhilippe Mathieu-Daudé     .name = TYPE_PIIX3_PCI_DEVICE,
36314a026ddSPhilippe Mathieu-Daudé     .parent = TYPE_PCI_DEVICE,
36414a026ddSPhilippe Mathieu-Daudé     .instance_size = sizeof(PIIX3State),
365f0bc6bf7SBernhard Beschow     .instance_init = pci_piix3_init,
36614a026ddSPhilippe Mathieu-Daudé     .abstract = true,
36714a026ddSPhilippe Mathieu-Daudé     .class_init = pci_piix3_class_init,
36814a026ddSPhilippe Mathieu-Daudé     .interfaces = (InterfaceInfo[]) {
36914a026ddSPhilippe Mathieu-Daudé         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
37092ea7fb3SIgor Mammedov         { TYPE_ACPI_DEV_AML_IF },
37114a026ddSPhilippe Mathieu-Daudé         { },
37214a026ddSPhilippe Mathieu-Daudé     },
37314a026ddSPhilippe Mathieu-Daudé };
37414a026ddSPhilippe Mathieu-Daudé 
375fe3055d2SBernhard Beschow static void piix3_realize(PCIDevice *dev, Error **errp)
376fe3055d2SBernhard Beschow {
377fe3055d2SBernhard Beschow     ERRP_GUARD();
378fe3055d2SBernhard Beschow     PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev);
379fe3055d2SBernhard Beschow     PCIBus *pci_bus = pci_get_bus(dev);
380fe3055d2SBernhard Beschow 
381fe3055d2SBernhard Beschow     pci_piix3_realize(dev, errp);
382fe3055d2SBernhard Beschow     if (*errp) {
383fe3055d2SBernhard Beschow         return;
384fe3055d2SBernhard Beschow     }
385fe3055d2SBernhard Beschow 
386f021f4e9SBernhard Beschow     pci_bus_irqs(pci_bus, piix3_set_irq, piix3, PIIX_NUM_PIRQS);
387fe3055d2SBernhard Beschow     pci_bus_set_route_irq_fn(pci_bus, piix3_route_intx_pin_to_irq);
38805c049f1SBernhard Beschow }
389fe3055d2SBernhard Beschow 
39014a026ddSPhilippe Mathieu-Daudé static void piix3_class_init(ObjectClass *klass, void *data)
39114a026ddSPhilippe Mathieu-Daudé {
39214a026ddSPhilippe Mathieu-Daudé     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
39314a026ddSPhilippe Mathieu-Daudé 
39414a026ddSPhilippe Mathieu-Daudé     k->config_write = piix3_write_config;
395fe3055d2SBernhard Beschow     k->realize = piix3_realize;
39614a026ddSPhilippe Mathieu-Daudé }
39714a026ddSPhilippe Mathieu-Daudé 
39814a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_info = {
39914a026ddSPhilippe Mathieu-Daudé     .name          = TYPE_PIIX3_DEVICE,
40014a026ddSPhilippe Mathieu-Daudé     .parent        = TYPE_PIIX3_PCI_DEVICE,
40114a026ddSPhilippe Mathieu-Daudé     .class_init    = piix3_class_init,
40214a026ddSPhilippe Mathieu-Daudé };
40314a026ddSPhilippe Mathieu-Daudé 
40414a026ddSPhilippe Mathieu-Daudé static void piix3_xen_class_init(ObjectClass *klass, void *data)
40514a026ddSPhilippe Mathieu-Daudé {
40614a026ddSPhilippe Mathieu-Daudé     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
40714a026ddSPhilippe Mathieu-Daudé 
40814a026ddSPhilippe Mathieu-Daudé     k->config_write = piix3_write_config_xen;
409*60a9eb57SBernhard Beschow     k->realize = piix3_realize;
41005c049f1SBernhard Beschow }
41114a026ddSPhilippe Mathieu-Daudé 
41214a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_xen_info = {
41314a026ddSPhilippe Mathieu-Daudé     .name          = TYPE_PIIX3_XEN_DEVICE,
41414a026ddSPhilippe Mathieu-Daudé     .parent        = TYPE_PIIX3_PCI_DEVICE,
41514a026ddSPhilippe Mathieu-Daudé     .class_init    = piix3_xen_class_init,
41614a026ddSPhilippe Mathieu-Daudé };
41714a026ddSPhilippe Mathieu-Daudé 
41814a026ddSPhilippe Mathieu-Daudé static void piix3_register_types(void)
41914a026ddSPhilippe Mathieu-Daudé {
42014a026ddSPhilippe Mathieu-Daudé     type_register_static(&piix3_pci_type_info);
42114a026ddSPhilippe Mathieu-Daudé     type_register_static(&piix3_info);
42214a026ddSPhilippe Mathieu-Daudé     type_register_static(&piix3_xen_info);
42314a026ddSPhilippe Mathieu-Daudé }
42414a026ddSPhilippe Mathieu-Daudé 
42514a026ddSPhilippe Mathieu-Daudé type_init(piix3_register_types)
426