114a026ddSPhilippe Mathieu-Daudé /* 214a026ddSPhilippe Mathieu-Daudé * QEMU PIIX PCI ISA Bridge Emulation 314a026ddSPhilippe Mathieu-Daudé * 414a026ddSPhilippe Mathieu-Daudé * Copyright (c) 2006 Fabrice Bellard 514a026ddSPhilippe Mathieu-Daudé * 614a026ddSPhilippe Mathieu-Daudé * Permission is hereby granted, free of charge, to any person obtaining a copy 714a026ddSPhilippe Mathieu-Daudé * of this software and associated documentation files (the "Software"), to deal 814a026ddSPhilippe Mathieu-Daudé * in the Software without restriction, including without limitation the rights 914a026ddSPhilippe Mathieu-Daudé * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1014a026ddSPhilippe Mathieu-Daudé * copies of the Software, and to permit persons to whom the Software is 1114a026ddSPhilippe Mathieu-Daudé * furnished to do so, subject to the following conditions: 1214a026ddSPhilippe Mathieu-Daudé * 1314a026ddSPhilippe Mathieu-Daudé * The above copyright notice and this permission notice shall be included in 1414a026ddSPhilippe Mathieu-Daudé * all copies or substantial portions of the Software. 1514a026ddSPhilippe Mathieu-Daudé * 1614a026ddSPhilippe Mathieu-Daudé * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1714a026ddSPhilippe Mathieu-Daudé * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1814a026ddSPhilippe Mathieu-Daudé * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1914a026ddSPhilippe Mathieu-Daudé * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2014a026ddSPhilippe Mathieu-Daudé * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2114a026ddSPhilippe Mathieu-Daudé * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2214a026ddSPhilippe Mathieu-Daudé * THE SOFTWARE. 2314a026ddSPhilippe Mathieu-Daudé */ 2414a026ddSPhilippe Mathieu-Daudé 2514a026ddSPhilippe Mathieu-Daudé #include "qemu/osdep.h" 2614a026ddSPhilippe Mathieu-Daudé #include "qemu/range.h" 2714a026ddSPhilippe Mathieu-Daudé #include "hw/southbridge/piix.h" 2814a026ddSPhilippe Mathieu-Daudé #include "hw/irq.h" 2914a026ddSPhilippe Mathieu-Daudé #include "hw/isa/isa.h" 3014a026ddSPhilippe Mathieu-Daudé #include "hw/xen/xen.h" 31da278d58SPhilippe Mathieu-Daudé #include "sysemu/xen.h" 3214a026ddSPhilippe Mathieu-Daudé #include "sysemu/reset.h" 3314a026ddSPhilippe Mathieu-Daudé #include "sysemu/runstate.h" 3414a026ddSPhilippe Mathieu-Daudé #include "migration/vmstate.h" 3592ea7fb3SIgor Mammedov #include "hw/acpi/acpi_aml_interface.h" 3614a026ddSPhilippe Mathieu-Daudé 3714a026ddSPhilippe Mathieu-Daudé #define XEN_PIIX_NUM_PIRQS 128ULL 3814a026ddSPhilippe Mathieu-Daudé 3914a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq) 4014a026ddSPhilippe Mathieu-Daudé { 4114a026ddSPhilippe Mathieu-Daudé qemu_set_irq(piix3->pic[pic_irq], 4214a026ddSPhilippe Mathieu-Daudé !!(piix3->pic_levels & 4314a026ddSPhilippe Mathieu-Daudé (((1ULL << PIIX_NUM_PIRQS) - 1) << 4414a026ddSPhilippe Mathieu-Daudé (pic_irq * PIIX_NUM_PIRQS)))); 4514a026ddSPhilippe Mathieu-Daudé } 4614a026ddSPhilippe Mathieu-Daudé 4714a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_level_internal(PIIX3State *piix3, int pirq, int level) 4814a026ddSPhilippe Mathieu-Daudé { 4914a026ddSPhilippe Mathieu-Daudé int pic_irq; 5014a026ddSPhilippe Mathieu-Daudé uint64_t mask; 5114a026ddSPhilippe Mathieu-Daudé 5214a026ddSPhilippe Mathieu-Daudé pic_irq = piix3->dev.config[PIIX_PIRQCA + pirq]; 5314a026ddSPhilippe Mathieu-Daudé if (pic_irq >= PIIX_NUM_PIC_IRQS) { 5414a026ddSPhilippe Mathieu-Daudé return; 5514a026ddSPhilippe Mathieu-Daudé } 5614a026ddSPhilippe Mathieu-Daudé 5714a026ddSPhilippe Mathieu-Daudé mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq); 5814a026ddSPhilippe Mathieu-Daudé piix3->pic_levels &= ~mask; 5914a026ddSPhilippe Mathieu-Daudé piix3->pic_levels |= mask * !!level; 6014a026ddSPhilippe Mathieu-Daudé } 6114a026ddSPhilippe Mathieu-Daudé 6214a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level) 6314a026ddSPhilippe Mathieu-Daudé { 6414a026ddSPhilippe Mathieu-Daudé int pic_irq; 6514a026ddSPhilippe Mathieu-Daudé 6614a026ddSPhilippe Mathieu-Daudé pic_irq = piix3->dev.config[PIIX_PIRQCA + pirq]; 6714a026ddSPhilippe Mathieu-Daudé if (pic_irq >= PIIX_NUM_PIC_IRQS) { 6814a026ddSPhilippe Mathieu-Daudé return; 6914a026ddSPhilippe Mathieu-Daudé } 7014a026ddSPhilippe Mathieu-Daudé 7114a026ddSPhilippe Mathieu-Daudé piix3_set_irq_level_internal(piix3, pirq, level); 7214a026ddSPhilippe Mathieu-Daudé 7314a026ddSPhilippe Mathieu-Daudé piix3_set_irq_pic(piix3, pic_irq); 7414a026ddSPhilippe Mathieu-Daudé } 7514a026ddSPhilippe Mathieu-Daudé 7614a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq(void *opaque, int pirq, int level) 7714a026ddSPhilippe Mathieu-Daudé { 7814a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 7914a026ddSPhilippe Mathieu-Daudé piix3_set_irq_level(piix3, pirq, level); 8014a026ddSPhilippe Mathieu-Daudé } 8114a026ddSPhilippe Mathieu-Daudé 82*5bf26b93SBernhard Beschow /* 83*5bf26b93SBernhard Beschow * Return the global irq number corresponding to a given device irq 84*5bf26b93SBernhard Beschow * pin. We could also use the bus number to have a more precise mapping. 85*5bf26b93SBernhard Beschow */ 86*5bf26b93SBernhard Beschow static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx) 87*5bf26b93SBernhard Beschow { 88*5bf26b93SBernhard Beschow int slot_addend; 89*5bf26b93SBernhard Beschow slot_addend = PCI_SLOT(pci_dev->devfn) - 1; 90*5bf26b93SBernhard Beschow return (pci_intx + slot_addend) & 3; 91*5bf26b93SBernhard Beschow } 92*5bf26b93SBernhard Beschow 9314a026ddSPhilippe Mathieu-Daudé static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin) 9414a026ddSPhilippe Mathieu-Daudé { 9514a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 9614a026ddSPhilippe Mathieu-Daudé int irq = piix3->dev.config[PIIX_PIRQCA + pin]; 9714a026ddSPhilippe Mathieu-Daudé PCIINTxRoute route; 9814a026ddSPhilippe Mathieu-Daudé 9914a026ddSPhilippe Mathieu-Daudé if (irq < PIIX_NUM_PIC_IRQS) { 10014a026ddSPhilippe Mathieu-Daudé route.mode = PCI_INTX_ENABLED; 10114a026ddSPhilippe Mathieu-Daudé route.irq = irq; 10214a026ddSPhilippe Mathieu-Daudé } else { 10314a026ddSPhilippe Mathieu-Daudé route.mode = PCI_INTX_DISABLED; 10414a026ddSPhilippe Mathieu-Daudé route.irq = -1; 10514a026ddSPhilippe Mathieu-Daudé } 10614a026ddSPhilippe Mathieu-Daudé return route; 10714a026ddSPhilippe Mathieu-Daudé } 10814a026ddSPhilippe Mathieu-Daudé 10914a026ddSPhilippe Mathieu-Daudé /* irq routing is changed. so rebuild bitmap */ 11014a026ddSPhilippe Mathieu-Daudé static void piix3_update_irq_levels(PIIX3State *piix3) 11114a026ddSPhilippe Mathieu-Daudé { 11214a026ddSPhilippe Mathieu-Daudé PCIBus *bus = pci_get_bus(&piix3->dev); 11314a026ddSPhilippe Mathieu-Daudé int pirq; 11414a026ddSPhilippe Mathieu-Daudé 11514a026ddSPhilippe Mathieu-Daudé piix3->pic_levels = 0; 11614a026ddSPhilippe Mathieu-Daudé for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) { 11714a026ddSPhilippe Mathieu-Daudé piix3_set_irq_level(piix3, pirq, pci_bus_get_irq_level(bus, pirq)); 11814a026ddSPhilippe Mathieu-Daudé } 11914a026ddSPhilippe Mathieu-Daudé } 12014a026ddSPhilippe Mathieu-Daudé 12114a026ddSPhilippe Mathieu-Daudé static void piix3_write_config(PCIDevice *dev, 12214a026ddSPhilippe Mathieu-Daudé uint32_t address, uint32_t val, int len) 12314a026ddSPhilippe Mathieu-Daudé { 12414a026ddSPhilippe Mathieu-Daudé pci_default_write_config(dev, address, val, len); 12514a026ddSPhilippe Mathieu-Daudé if (ranges_overlap(address, len, PIIX_PIRQCA, 4)) { 12614a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev); 12714a026ddSPhilippe Mathieu-Daudé int pic_irq; 12814a026ddSPhilippe Mathieu-Daudé 12914a026ddSPhilippe Mathieu-Daudé pci_bus_fire_intx_routing_notifier(pci_get_bus(&piix3->dev)); 13014a026ddSPhilippe Mathieu-Daudé piix3_update_irq_levels(piix3); 13114a026ddSPhilippe Mathieu-Daudé for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) { 13214a026ddSPhilippe Mathieu-Daudé piix3_set_irq_pic(piix3, pic_irq); 13314a026ddSPhilippe Mathieu-Daudé } 13414a026ddSPhilippe Mathieu-Daudé } 13514a026ddSPhilippe Mathieu-Daudé } 13614a026ddSPhilippe Mathieu-Daudé 13714a026ddSPhilippe Mathieu-Daudé static void piix3_write_config_xen(PCIDevice *dev, 13814a026ddSPhilippe Mathieu-Daudé uint32_t address, uint32_t val, int len) 13914a026ddSPhilippe Mathieu-Daudé { 14014a026ddSPhilippe Mathieu-Daudé xen_piix_pci_write_config_client(address, val, len); 14114a026ddSPhilippe Mathieu-Daudé piix3_write_config(dev, address, val, len); 14214a026ddSPhilippe Mathieu-Daudé } 14314a026ddSPhilippe Mathieu-Daudé 14414a026ddSPhilippe Mathieu-Daudé static void piix3_reset(void *opaque) 14514a026ddSPhilippe Mathieu-Daudé { 14614a026ddSPhilippe Mathieu-Daudé PIIX3State *d = opaque; 14714a026ddSPhilippe Mathieu-Daudé uint8_t *pci_conf = d->dev.config; 14814a026ddSPhilippe Mathieu-Daudé 14914a026ddSPhilippe Mathieu-Daudé pci_conf[0x04] = 0x07; /* master, memory and I/O */ 15014a026ddSPhilippe Mathieu-Daudé pci_conf[0x05] = 0x00; 15114a026ddSPhilippe Mathieu-Daudé pci_conf[0x06] = 0x00; 15214a026ddSPhilippe Mathieu-Daudé pci_conf[0x07] = 0x02; /* PCI_status_devsel_medium */ 15314a026ddSPhilippe Mathieu-Daudé pci_conf[0x4c] = 0x4d; 15414a026ddSPhilippe Mathieu-Daudé pci_conf[0x4e] = 0x03; 15514a026ddSPhilippe Mathieu-Daudé pci_conf[0x4f] = 0x00; 15614a026ddSPhilippe Mathieu-Daudé pci_conf[0x60] = 0x80; 15714a026ddSPhilippe Mathieu-Daudé pci_conf[0x61] = 0x80; 15814a026ddSPhilippe Mathieu-Daudé pci_conf[0x62] = 0x80; 15914a026ddSPhilippe Mathieu-Daudé pci_conf[0x63] = 0x80; 16014a026ddSPhilippe Mathieu-Daudé pci_conf[0x69] = 0x02; 16114a026ddSPhilippe Mathieu-Daudé pci_conf[0x70] = 0x80; 16214a026ddSPhilippe Mathieu-Daudé pci_conf[0x76] = 0x0c; 16314a026ddSPhilippe Mathieu-Daudé pci_conf[0x77] = 0x0c; 16414a026ddSPhilippe Mathieu-Daudé pci_conf[0x78] = 0x02; 16514a026ddSPhilippe Mathieu-Daudé pci_conf[0x79] = 0x00; 16614a026ddSPhilippe Mathieu-Daudé pci_conf[0x80] = 0x00; 16714a026ddSPhilippe Mathieu-Daudé pci_conf[0x82] = 0x00; 16814a026ddSPhilippe Mathieu-Daudé pci_conf[0xa0] = 0x08; 16914a026ddSPhilippe Mathieu-Daudé pci_conf[0xa2] = 0x00; 17014a026ddSPhilippe Mathieu-Daudé pci_conf[0xa3] = 0x00; 17114a026ddSPhilippe Mathieu-Daudé pci_conf[0xa4] = 0x00; 17214a026ddSPhilippe Mathieu-Daudé pci_conf[0xa5] = 0x00; 17314a026ddSPhilippe Mathieu-Daudé pci_conf[0xa6] = 0x00; 17414a026ddSPhilippe Mathieu-Daudé pci_conf[0xa7] = 0x00; 17514a026ddSPhilippe Mathieu-Daudé pci_conf[0xa8] = 0x0f; 17614a026ddSPhilippe Mathieu-Daudé pci_conf[0xaa] = 0x00; 17714a026ddSPhilippe Mathieu-Daudé pci_conf[0xab] = 0x00; 17814a026ddSPhilippe Mathieu-Daudé pci_conf[0xac] = 0x00; 17914a026ddSPhilippe Mathieu-Daudé pci_conf[0xae] = 0x00; 18014a026ddSPhilippe Mathieu-Daudé 18114a026ddSPhilippe Mathieu-Daudé d->pic_levels = 0; 18214a026ddSPhilippe Mathieu-Daudé d->rcr = 0; 18314a026ddSPhilippe Mathieu-Daudé } 18414a026ddSPhilippe Mathieu-Daudé 18514a026ddSPhilippe Mathieu-Daudé static int piix3_post_load(void *opaque, int version_id) 18614a026ddSPhilippe Mathieu-Daudé { 18714a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 18814a026ddSPhilippe Mathieu-Daudé int pirq; 18914a026ddSPhilippe Mathieu-Daudé 19014a026ddSPhilippe Mathieu-Daudé /* 19114a026ddSPhilippe Mathieu-Daudé * Because the i8259 has not been deserialized yet, qemu_irq_raise 19214a026ddSPhilippe Mathieu-Daudé * might bring the system to a different state than the saved one; 19314a026ddSPhilippe Mathieu-Daudé * for example, the interrupt could be masked but the i8259 would 19414a026ddSPhilippe Mathieu-Daudé * not know that yet and would trigger an interrupt in the CPU. 19514a026ddSPhilippe Mathieu-Daudé * 19614a026ddSPhilippe Mathieu-Daudé * Here, we update irq levels without raising the interrupt. 19714a026ddSPhilippe Mathieu-Daudé * Interrupt state will be deserialized separately through the i8259. 19814a026ddSPhilippe Mathieu-Daudé */ 19914a026ddSPhilippe Mathieu-Daudé piix3->pic_levels = 0; 20014a026ddSPhilippe Mathieu-Daudé for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) { 20114a026ddSPhilippe Mathieu-Daudé piix3_set_irq_level_internal(piix3, pirq, 20214a026ddSPhilippe Mathieu-Daudé pci_bus_get_irq_level(pci_get_bus(&piix3->dev), pirq)); 20314a026ddSPhilippe Mathieu-Daudé } 20414a026ddSPhilippe Mathieu-Daudé return 0; 20514a026ddSPhilippe Mathieu-Daudé } 20614a026ddSPhilippe Mathieu-Daudé 20714a026ddSPhilippe Mathieu-Daudé static int piix3_pre_save(void *opaque) 20814a026ddSPhilippe Mathieu-Daudé { 20914a026ddSPhilippe Mathieu-Daudé int i; 21014a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 21114a026ddSPhilippe Mathieu-Daudé 21214a026ddSPhilippe Mathieu-Daudé for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) { 21314a026ddSPhilippe Mathieu-Daudé piix3->pci_irq_levels_vmstate[i] = 21414a026ddSPhilippe Mathieu-Daudé pci_bus_get_irq_level(pci_get_bus(&piix3->dev), i); 21514a026ddSPhilippe Mathieu-Daudé } 21614a026ddSPhilippe Mathieu-Daudé 21714a026ddSPhilippe Mathieu-Daudé return 0; 21814a026ddSPhilippe Mathieu-Daudé } 21914a026ddSPhilippe Mathieu-Daudé 22014a026ddSPhilippe Mathieu-Daudé static bool piix3_rcr_needed(void *opaque) 22114a026ddSPhilippe Mathieu-Daudé { 22214a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3 = opaque; 22314a026ddSPhilippe Mathieu-Daudé 22414a026ddSPhilippe Mathieu-Daudé return (piix3->rcr != 0); 22514a026ddSPhilippe Mathieu-Daudé } 22614a026ddSPhilippe Mathieu-Daudé 22714a026ddSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_piix3_rcr = { 22814a026ddSPhilippe Mathieu-Daudé .name = "PIIX3/rcr", 22914a026ddSPhilippe Mathieu-Daudé .version_id = 1, 23014a026ddSPhilippe Mathieu-Daudé .minimum_version_id = 1, 23114a026ddSPhilippe Mathieu-Daudé .needed = piix3_rcr_needed, 23214a026ddSPhilippe Mathieu-Daudé .fields = (VMStateField[]) { 23314a026ddSPhilippe Mathieu-Daudé VMSTATE_UINT8(rcr, PIIX3State), 23414a026ddSPhilippe Mathieu-Daudé VMSTATE_END_OF_LIST() 23514a026ddSPhilippe Mathieu-Daudé } 23614a026ddSPhilippe Mathieu-Daudé }; 23714a026ddSPhilippe Mathieu-Daudé 23814a026ddSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_piix3 = { 23914a026ddSPhilippe Mathieu-Daudé .name = "PIIX3", 24014a026ddSPhilippe Mathieu-Daudé .version_id = 3, 24114a026ddSPhilippe Mathieu-Daudé .minimum_version_id = 2, 24214a026ddSPhilippe Mathieu-Daudé .post_load = piix3_post_load, 24314a026ddSPhilippe Mathieu-Daudé .pre_save = piix3_pre_save, 24414a026ddSPhilippe Mathieu-Daudé .fields = (VMStateField[]) { 24514a026ddSPhilippe Mathieu-Daudé VMSTATE_PCI_DEVICE(dev, PIIX3State), 24614a026ddSPhilippe Mathieu-Daudé VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State, 24714a026ddSPhilippe Mathieu-Daudé PIIX_NUM_PIRQS, 3), 24814a026ddSPhilippe Mathieu-Daudé VMSTATE_END_OF_LIST() 24914a026ddSPhilippe Mathieu-Daudé }, 25014a026ddSPhilippe Mathieu-Daudé .subsections = (const VMStateDescription*[]) { 25114a026ddSPhilippe Mathieu-Daudé &vmstate_piix3_rcr, 25214a026ddSPhilippe Mathieu-Daudé NULL 25314a026ddSPhilippe Mathieu-Daudé } 25414a026ddSPhilippe Mathieu-Daudé }; 25514a026ddSPhilippe Mathieu-Daudé 25614a026ddSPhilippe Mathieu-Daudé 25714a026ddSPhilippe Mathieu-Daudé static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len) 25814a026ddSPhilippe Mathieu-Daudé { 25914a026ddSPhilippe Mathieu-Daudé PIIX3State *d = opaque; 26014a026ddSPhilippe Mathieu-Daudé 26114a026ddSPhilippe Mathieu-Daudé if (val & 4) { 26214a026ddSPhilippe Mathieu-Daudé qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 26314a026ddSPhilippe Mathieu-Daudé return; 26414a026ddSPhilippe Mathieu-Daudé } 26514a026ddSPhilippe Mathieu-Daudé d->rcr = val & 2; /* keep System Reset type only */ 26614a026ddSPhilippe Mathieu-Daudé } 26714a026ddSPhilippe Mathieu-Daudé 26814a026ddSPhilippe Mathieu-Daudé static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len) 26914a026ddSPhilippe Mathieu-Daudé { 27014a026ddSPhilippe Mathieu-Daudé PIIX3State *d = opaque; 27114a026ddSPhilippe Mathieu-Daudé 27214a026ddSPhilippe Mathieu-Daudé return d->rcr; 27314a026ddSPhilippe Mathieu-Daudé } 27414a026ddSPhilippe Mathieu-Daudé 27514a026ddSPhilippe Mathieu-Daudé static const MemoryRegionOps rcr_ops = { 27614a026ddSPhilippe Mathieu-Daudé .read = rcr_read, 27714a026ddSPhilippe Mathieu-Daudé .write = rcr_write, 27814a026ddSPhilippe Mathieu-Daudé .endianness = DEVICE_LITTLE_ENDIAN 27914a026ddSPhilippe Mathieu-Daudé }; 28014a026ddSPhilippe Mathieu-Daudé 28114a026ddSPhilippe Mathieu-Daudé static void piix3_realize(PCIDevice *dev, Error **errp) 28214a026ddSPhilippe Mathieu-Daudé { 28314a026ddSPhilippe Mathieu-Daudé PIIX3State *d = PIIX3_PCI_DEVICE(dev); 28414a026ddSPhilippe Mathieu-Daudé 28514a026ddSPhilippe Mathieu-Daudé if (!isa_bus_new(DEVICE(d), get_system_memory(), 28614a026ddSPhilippe Mathieu-Daudé pci_address_space_io(dev), errp)) { 28714a026ddSPhilippe Mathieu-Daudé return; 28814a026ddSPhilippe Mathieu-Daudé } 28914a026ddSPhilippe Mathieu-Daudé 29014a026ddSPhilippe Mathieu-Daudé memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d, 29114a026ddSPhilippe Mathieu-Daudé "piix3-reset-control", 1); 29214a026ddSPhilippe Mathieu-Daudé memory_region_add_subregion_overlap(pci_address_space_io(dev), 29314a026ddSPhilippe Mathieu-Daudé PIIX_RCR_IOPORT, &d->rcr_mem, 1); 29414a026ddSPhilippe Mathieu-Daudé 29514a026ddSPhilippe Mathieu-Daudé qemu_register_reset(piix3_reset, d); 29614a026ddSPhilippe Mathieu-Daudé } 29714a026ddSPhilippe Mathieu-Daudé 29892ea7fb3SIgor Mammedov static void build_pci_isa_aml(AcpiDevAmlIf *adev, Aml *scope) 29992ea7fb3SIgor Mammedov { 30092ea7fb3SIgor Mammedov BusChild *kid; 30192ea7fb3SIgor Mammedov BusState *bus = qdev_get_child_bus(DEVICE(adev), "isa.0"); 30292ea7fb3SIgor Mammedov 30392ea7fb3SIgor Mammedov /* PIIX PCI to ISA irq remapping */ 30492ea7fb3SIgor Mammedov aml_append(scope, aml_operation_region("P40C", AML_PCI_CONFIG, 30592ea7fb3SIgor Mammedov aml_int(0x60), 0x04)); 30692ea7fb3SIgor Mammedov QTAILQ_FOREACH(kid, &bus->children, sibling) { 30792ea7fb3SIgor Mammedov call_dev_aml_func(DEVICE(kid->child), scope); 30892ea7fb3SIgor Mammedov } 30992ea7fb3SIgor Mammedov } 31092ea7fb3SIgor Mammedov 31114a026ddSPhilippe Mathieu-Daudé static void pci_piix3_class_init(ObjectClass *klass, void *data) 31214a026ddSPhilippe Mathieu-Daudé { 31314a026ddSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 31414a026ddSPhilippe Mathieu-Daudé PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 31592ea7fb3SIgor Mammedov AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass); 31614a026ddSPhilippe Mathieu-Daudé 31714a026ddSPhilippe Mathieu-Daudé dc->desc = "ISA bridge"; 31814a026ddSPhilippe Mathieu-Daudé dc->vmsd = &vmstate_piix3; 31914a026ddSPhilippe Mathieu-Daudé dc->hotpluggable = false; 32014a026ddSPhilippe Mathieu-Daudé k->realize = piix3_realize; 32114a026ddSPhilippe Mathieu-Daudé k->vendor_id = PCI_VENDOR_ID_INTEL; 32214a026ddSPhilippe Mathieu-Daudé /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */ 32314a026ddSPhilippe Mathieu-Daudé k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0; 32414a026ddSPhilippe Mathieu-Daudé k->class_id = PCI_CLASS_BRIDGE_ISA; 32514a026ddSPhilippe Mathieu-Daudé /* 32614a026ddSPhilippe Mathieu-Daudé * Reason: part of PIIX3 southbridge, needs to be wired up by 32714a026ddSPhilippe Mathieu-Daudé * pc_piix.c's pc_init1() 32814a026ddSPhilippe Mathieu-Daudé */ 32914a026ddSPhilippe Mathieu-Daudé dc->user_creatable = false; 33092ea7fb3SIgor Mammedov adevc->build_dev_aml = build_pci_isa_aml; 33114a026ddSPhilippe Mathieu-Daudé } 33214a026ddSPhilippe Mathieu-Daudé 33314a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_pci_type_info = { 33414a026ddSPhilippe Mathieu-Daudé .name = TYPE_PIIX3_PCI_DEVICE, 33514a026ddSPhilippe Mathieu-Daudé .parent = TYPE_PCI_DEVICE, 33614a026ddSPhilippe Mathieu-Daudé .instance_size = sizeof(PIIX3State), 33714a026ddSPhilippe Mathieu-Daudé .abstract = true, 33814a026ddSPhilippe Mathieu-Daudé .class_init = pci_piix3_class_init, 33914a026ddSPhilippe Mathieu-Daudé .interfaces = (InterfaceInfo[]) { 34014a026ddSPhilippe Mathieu-Daudé { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 34192ea7fb3SIgor Mammedov { TYPE_ACPI_DEV_AML_IF }, 34214a026ddSPhilippe Mathieu-Daudé { }, 34314a026ddSPhilippe Mathieu-Daudé }, 34414a026ddSPhilippe Mathieu-Daudé }; 34514a026ddSPhilippe Mathieu-Daudé 34614a026ddSPhilippe Mathieu-Daudé static void piix3_class_init(ObjectClass *klass, void *data) 34714a026ddSPhilippe Mathieu-Daudé { 34814a026ddSPhilippe Mathieu-Daudé PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 34914a026ddSPhilippe Mathieu-Daudé 35014a026ddSPhilippe Mathieu-Daudé k->config_write = piix3_write_config; 35114a026ddSPhilippe Mathieu-Daudé } 35214a026ddSPhilippe Mathieu-Daudé 35314a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_info = { 35414a026ddSPhilippe Mathieu-Daudé .name = TYPE_PIIX3_DEVICE, 35514a026ddSPhilippe Mathieu-Daudé .parent = TYPE_PIIX3_PCI_DEVICE, 35614a026ddSPhilippe Mathieu-Daudé .class_init = piix3_class_init, 35714a026ddSPhilippe Mathieu-Daudé }; 35814a026ddSPhilippe Mathieu-Daudé 35914a026ddSPhilippe Mathieu-Daudé static void piix3_xen_class_init(ObjectClass *klass, void *data) 36014a026ddSPhilippe Mathieu-Daudé { 36114a026ddSPhilippe Mathieu-Daudé PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 36214a026ddSPhilippe Mathieu-Daudé 36314a026ddSPhilippe Mathieu-Daudé k->config_write = piix3_write_config_xen; 36414a026ddSPhilippe Mathieu-Daudé }; 36514a026ddSPhilippe Mathieu-Daudé 36614a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_xen_info = { 36714a026ddSPhilippe Mathieu-Daudé .name = TYPE_PIIX3_XEN_DEVICE, 36814a026ddSPhilippe Mathieu-Daudé .parent = TYPE_PIIX3_PCI_DEVICE, 36914a026ddSPhilippe Mathieu-Daudé .class_init = piix3_xen_class_init, 37014a026ddSPhilippe Mathieu-Daudé }; 37114a026ddSPhilippe Mathieu-Daudé 37214a026ddSPhilippe Mathieu-Daudé static void piix3_register_types(void) 37314a026ddSPhilippe Mathieu-Daudé { 37414a026ddSPhilippe Mathieu-Daudé type_register_static(&piix3_pci_type_info); 37514a026ddSPhilippe Mathieu-Daudé type_register_static(&piix3_info); 37614a026ddSPhilippe Mathieu-Daudé type_register_static(&piix3_xen_info); 37714a026ddSPhilippe Mathieu-Daudé } 37814a026ddSPhilippe Mathieu-Daudé 37914a026ddSPhilippe Mathieu-Daudé type_init(piix3_register_types) 38014a026ddSPhilippe Mathieu-Daudé 38114a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3_create(PCIBus *pci_bus, ISABus **isa_bus) 38214a026ddSPhilippe Mathieu-Daudé { 38314a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3; 38414a026ddSPhilippe Mathieu-Daudé PCIDevice *pci_dev; 38514a026ddSPhilippe Mathieu-Daudé 38614a026ddSPhilippe Mathieu-Daudé /* 38714a026ddSPhilippe Mathieu-Daudé * Xen supports additional interrupt routes from the PCI devices to 38814a026ddSPhilippe Mathieu-Daudé * the IOAPIC: the four pins of each PCI device on the bus are also 38914a026ddSPhilippe Mathieu-Daudé * connected to the IOAPIC directly. 39014a026ddSPhilippe Mathieu-Daudé * These additional routes can be discovered through ACPI. 39114a026ddSPhilippe Mathieu-Daudé */ 39214a026ddSPhilippe Mathieu-Daudé if (xen_enabled()) { 39314a026ddSPhilippe Mathieu-Daudé pci_dev = pci_create_simple_multifunction(pci_bus, -1, true, 39414a026ddSPhilippe Mathieu-Daudé TYPE_PIIX3_XEN_DEVICE); 39514a026ddSPhilippe Mathieu-Daudé piix3 = PIIX3_PCI_DEVICE(pci_dev); 39614a026ddSPhilippe Mathieu-Daudé pci_bus_irqs(pci_bus, xen_piix3_set_irq, xen_pci_slot_get_pirq, 39714a026ddSPhilippe Mathieu-Daudé piix3, XEN_PIIX_NUM_PIRQS); 39814a026ddSPhilippe Mathieu-Daudé } else { 39914a026ddSPhilippe Mathieu-Daudé pci_dev = pci_create_simple_multifunction(pci_bus, -1, true, 40014a026ddSPhilippe Mathieu-Daudé TYPE_PIIX3_DEVICE); 40114a026ddSPhilippe Mathieu-Daudé piix3 = PIIX3_PCI_DEVICE(pci_dev); 40214a026ddSPhilippe Mathieu-Daudé pci_bus_irqs(pci_bus, piix3_set_irq, pci_slot_get_pirq, 40314a026ddSPhilippe Mathieu-Daudé piix3, PIIX_NUM_PIRQS); 40414a026ddSPhilippe Mathieu-Daudé pci_bus_set_route_irq_fn(pci_bus, piix3_route_intx_pin_to_irq); 40514a026ddSPhilippe Mathieu-Daudé } 40614a026ddSPhilippe Mathieu-Daudé *isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(piix3), "isa.0")); 40714a026ddSPhilippe Mathieu-Daudé 40814a026ddSPhilippe Mathieu-Daudé return piix3; 40914a026ddSPhilippe Mathieu-Daudé } 410