xref: /qemu/hw/isa/piix.c (revision 32f29b26ff150dba6d1c455b826e44447b9ead45)
114a026ddSPhilippe Mathieu-Daudé /*
214a026ddSPhilippe Mathieu-Daudé  * QEMU PIIX PCI ISA Bridge Emulation
314a026ddSPhilippe Mathieu-Daudé  *
414a026ddSPhilippe Mathieu-Daudé  * Copyright (c) 2006 Fabrice Bellard
514a026ddSPhilippe Mathieu-Daudé  *
614a026ddSPhilippe Mathieu-Daudé  * Permission is hereby granted, free of charge, to any person obtaining a copy
714a026ddSPhilippe Mathieu-Daudé  * of this software and associated documentation files (the "Software"), to deal
814a026ddSPhilippe Mathieu-Daudé  * in the Software without restriction, including without limitation the rights
914a026ddSPhilippe Mathieu-Daudé  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1014a026ddSPhilippe Mathieu-Daudé  * copies of the Software, and to permit persons to whom the Software is
1114a026ddSPhilippe Mathieu-Daudé  * furnished to do so, subject to the following conditions:
1214a026ddSPhilippe Mathieu-Daudé  *
1314a026ddSPhilippe Mathieu-Daudé  * The above copyright notice and this permission notice shall be included in
1414a026ddSPhilippe Mathieu-Daudé  * all copies or substantial portions of the Software.
1514a026ddSPhilippe Mathieu-Daudé  *
1614a026ddSPhilippe Mathieu-Daudé  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1714a026ddSPhilippe Mathieu-Daudé  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1814a026ddSPhilippe Mathieu-Daudé  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1914a026ddSPhilippe Mathieu-Daudé  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2014a026ddSPhilippe Mathieu-Daudé  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2114a026ddSPhilippe Mathieu-Daudé  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2214a026ddSPhilippe Mathieu-Daudé  * THE SOFTWARE.
2314a026ddSPhilippe Mathieu-Daudé  */
2414a026ddSPhilippe Mathieu-Daudé 
2514a026ddSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
2614a026ddSPhilippe Mathieu-Daudé #include "qemu/range.h"
27fe3055d2SBernhard Beschow #include "qapi/error.h"
28503a35e7SBernhard Beschow #include "hw/dma/i8257.h"
2914a026ddSPhilippe Mathieu-Daudé #include "hw/southbridge/piix.h"
3014a026ddSPhilippe Mathieu-Daudé #include "hw/irq.h"
31f0bc6bf7SBernhard Beschow #include "hw/qdev-properties.h"
3214a026ddSPhilippe Mathieu-Daudé #include "hw/isa/isa.h"
3314a026ddSPhilippe Mathieu-Daudé #include "sysemu/runstate.h"
3414a026ddSPhilippe Mathieu-Daudé #include "migration/vmstate.h"
3592ea7fb3SIgor Mammedov #include "hw/acpi/acpi_aml_interface.h"
3614a026ddSPhilippe Mathieu-Daudé 
3714a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
3814a026ddSPhilippe Mathieu-Daudé {
3914a026ddSPhilippe Mathieu-Daudé     qemu_set_irq(piix3->pic[pic_irq],
4014a026ddSPhilippe Mathieu-Daudé                  !!(piix3->pic_levels &
4114a026ddSPhilippe Mathieu-Daudé                     (((1ULL << PIIX_NUM_PIRQS) - 1) <<
4214a026ddSPhilippe Mathieu-Daudé                      (pic_irq * PIIX_NUM_PIRQS))));
4314a026ddSPhilippe Mathieu-Daudé }
4414a026ddSPhilippe Mathieu-Daudé 
4514a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_level_internal(PIIX3State *piix3, int pirq, int level)
4614a026ddSPhilippe Mathieu-Daudé {
4714a026ddSPhilippe Mathieu-Daudé     int pic_irq;
4814a026ddSPhilippe Mathieu-Daudé     uint64_t mask;
4914a026ddSPhilippe Mathieu-Daudé 
5014a026ddSPhilippe Mathieu-Daudé     pic_irq = piix3->dev.config[PIIX_PIRQCA + pirq];
51*32f29b26SBernhard Beschow     if (pic_irq >= ISA_NUM_IRQS) {
5214a026ddSPhilippe Mathieu-Daudé         return;
5314a026ddSPhilippe Mathieu-Daudé     }
5414a026ddSPhilippe Mathieu-Daudé 
5514a026ddSPhilippe Mathieu-Daudé     mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
5614a026ddSPhilippe Mathieu-Daudé     piix3->pic_levels &= ~mask;
5714a026ddSPhilippe Mathieu-Daudé     piix3->pic_levels |= mask * !!level;
5814a026ddSPhilippe Mathieu-Daudé }
5914a026ddSPhilippe Mathieu-Daudé 
6014a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
6114a026ddSPhilippe Mathieu-Daudé {
6214a026ddSPhilippe Mathieu-Daudé     int pic_irq;
6314a026ddSPhilippe Mathieu-Daudé 
6414a026ddSPhilippe Mathieu-Daudé     pic_irq = piix3->dev.config[PIIX_PIRQCA + pirq];
65*32f29b26SBernhard Beschow     if (pic_irq >= ISA_NUM_IRQS) {
6614a026ddSPhilippe Mathieu-Daudé         return;
6714a026ddSPhilippe Mathieu-Daudé     }
6814a026ddSPhilippe Mathieu-Daudé 
6914a026ddSPhilippe Mathieu-Daudé     piix3_set_irq_level_internal(piix3, pirq, level);
7014a026ddSPhilippe Mathieu-Daudé 
7114a026ddSPhilippe Mathieu-Daudé     piix3_set_irq_pic(piix3, pic_irq);
7214a026ddSPhilippe Mathieu-Daudé }
7314a026ddSPhilippe Mathieu-Daudé 
7414a026ddSPhilippe Mathieu-Daudé static void piix3_set_irq(void *opaque, int pirq, int level)
7514a026ddSPhilippe Mathieu-Daudé {
7614a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
7714a026ddSPhilippe Mathieu-Daudé     piix3_set_irq_level(piix3, pirq, level);
7814a026ddSPhilippe Mathieu-Daudé }
7914a026ddSPhilippe Mathieu-Daudé 
8014a026ddSPhilippe Mathieu-Daudé static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin)
8114a026ddSPhilippe Mathieu-Daudé {
8214a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
8314a026ddSPhilippe Mathieu-Daudé     int irq = piix3->dev.config[PIIX_PIRQCA + pin];
8414a026ddSPhilippe Mathieu-Daudé     PCIINTxRoute route;
8514a026ddSPhilippe Mathieu-Daudé 
86*32f29b26SBernhard Beschow     if (irq < ISA_NUM_IRQS) {
8714a026ddSPhilippe Mathieu-Daudé         route.mode = PCI_INTX_ENABLED;
8814a026ddSPhilippe Mathieu-Daudé         route.irq = irq;
8914a026ddSPhilippe Mathieu-Daudé     } else {
9014a026ddSPhilippe Mathieu-Daudé         route.mode = PCI_INTX_DISABLED;
9114a026ddSPhilippe Mathieu-Daudé         route.irq = -1;
9214a026ddSPhilippe Mathieu-Daudé     }
9314a026ddSPhilippe Mathieu-Daudé     return route;
9414a026ddSPhilippe Mathieu-Daudé }
9514a026ddSPhilippe Mathieu-Daudé 
9614a026ddSPhilippe Mathieu-Daudé /* irq routing is changed. so rebuild bitmap */
9714a026ddSPhilippe Mathieu-Daudé static void piix3_update_irq_levels(PIIX3State *piix3)
9814a026ddSPhilippe Mathieu-Daudé {
9914a026ddSPhilippe Mathieu-Daudé     PCIBus *bus = pci_get_bus(&piix3->dev);
10014a026ddSPhilippe Mathieu-Daudé     int pirq;
10114a026ddSPhilippe Mathieu-Daudé 
10214a026ddSPhilippe Mathieu-Daudé     piix3->pic_levels = 0;
10314a026ddSPhilippe Mathieu-Daudé     for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
10414a026ddSPhilippe Mathieu-Daudé         piix3_set_irq_level(piix3, pirq, pci_bus_get_irq_level(bus, pirq));
10514a026ddSPhilippe Mathieu-Daudé     }
10614a026ddSPhilippe Mathieu-Daudé }
10714a026ddSPhilippe Mathieu-Daudé 
10814a026ddSPhilippe Mathieu-Daudé static void piix3_write_config(PCIDevice *dev,
10914a026ddSPhilippe Mathieu-Daudé                                uint32_t address, uint32_t val, int len)
11014a026ddSPhilippe Mathieu-Daudé {
11114a026ddSPhilippe Mathieu-Daudé     pci_default_write_config(dev, address, val, len);
11214a026ddSPhilippe Mathieu-Daudé     if (ranges_overlap(address, len, PIIX_PIRQCA, 4)) {
11314a026ddSPhilippe Mathieu-Daudé         PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev);
11414a026ddSPhilippe Mathieu-Daudé         int pic_irq;
11514a026ddSPhilippe Mathieu-Daudé 
11614a026ddSPhilippe Mathieu-Daudé         pci_bus_fire_intx_routing_notifier(pci_get_bus(&piix3->dev));
11714a026ddSPhilippe Mathieu-Daudé         piix3_update_irq_levels(piix3);
118*32f29b26SBernhard Beschow         for (pic_irq = 0; pic_irq < ISA_NUM_IRQS; pic_irq++) {
11914a026ddSPhilippe Mathieu-Daudé             piix3_set_irq_pic(piix3, pic_irq);
12014a026ddSPhilippe Mathieu-Daudé         }
12114a026ddSPhilippe Mathieu-Daudé     }
12214a026ddSPhilippe Mathieu-Daudé }
12314a026ddSPhilippe Mathieu-Daudé 
124a1b05751SBernhard Beschow static void piix3_reset(DeviceState *dev)
12514a026ddSPhilippe Mathieu-Daudé {
126a1b05751SBernhard Beschow     PIIX3State *d = PIIX3_PCI_DEVICE(dev);
12714a026ddSPhilippe Mathieu-Daudé     uint8_t *pci_conf = d->dev.config;
12814a026ddSPhilippe Mathieu-Daudé 
12914a026ddSPhilippe Mathieu-Daudé     pci_conf[0x04] = 0x07; /* master, memory and I/O */
13014a026ddSPhilippe Mathieu-Daudé     pci_conf[0x05] = 0x00;
13114a026ddSPhilippe Mathieu-Daudé     pci_conf[0x06] = 0x00;
13214a026ddSPhilippe Mathieu-Daudé     pci_conf[0x07] = 0x02; /* PCI_status_devsel_medium */
13314a026ddSPhilippe Mathieu-Daudé     pci_conf[0x4c] = 0x4d;
13414a026ddSPhilippe Mathieu-Daudé     pci_conf[0x4e] = 0x03;
13514a026ddSPhilippe Mathieu-Daudé     pci_conf[0x4f] = 0x00;
13614a026ddSPhilippe Mathieu-Daudé     pci_conf[0x60] = 0x80;
13714a026ddSPhilippe Mathieu-Daudé     pci_conf[0x61] = 0x80;
13814a026ddSPhilippe Mathieu-Daudé     pci_conf[0x62] = 0x80;
13914a026ddSPhilippe Mathieu-Daudé     pci_conf[0x63] = 0x80;
14014a026ddSPhilippe Mathieu-Daudé     pci_conf[0x69] = 0x02;
14114a026ddSPhilippe Mathieu-Daudé     pci_conf[0x70] = 0x80;
14214a026ddSPhilippe Mathieu-Daudé     pci_conf[0x76] = 0x0c;
14314a026ddSPhilippe Mathieu-Daudé     pci_conf[0x77] = 0x0c;
14414a026ddSPhilippe Mathieu-Daudé     pci_conf[0x78] = 0x02;
14514a026ddSPhilippe Mathieu-Daudé     pci_conf[0x79] = 0x00;
14614a026ddSPhilippe Mathieu-Daudé     pci_conf[0x80] = 0x00;
14714a026ddSPhilippe Mathieu-Daudé     pci_conf[0x82] = 0x00;
14814a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa0] = 0x08;
14914a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa2] = 0x00;
15014a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa3] = 0x00;
15114a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa4] = 0x00;
15214a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa5] = 0x00;
15314a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa6] = 0x00;
15414a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa7] = 0x00;
15514a026ddSPhilippe Mathieu-Daudé     pci_conf[0xa8] = 0x0f;
15614a026ddSPhilippe Mathieu-Daudé     pci_conf[0xaa] = 0x00;
15714a026ddSPhilippe Mathieu-Daudé     pci_conf[0xab] = 0x00;
15814a026ddSPhilippe Mathieu-Daudé     pci_conf[0xac] = 0x00;
15914a026ddSPhilippe Mathieu-Daudé     pci_conf[0xae] = 0x00;
16014a026ddSPhilippe Mathieu-Daudé 
16114a026ddSPhilippe Mathieu-Daudé     d->pic_levels = 0;
16214a026ddSPhilippe Mathieu-Daudé     d->rcr = 0;
16314a026ddSPhilippe Mathieu-Daudé }
16414a026ddSPhilippe Mathieu-Daudé 
16514a026ddSPhilippe Mathieu-Daudé static int piix3_post_load(void *opaque, int version_id)
16614a026ddSPhilippe Mathieu-Daudé {
16714a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
16814a026ddSPhilippe Mathieu-Daudé     int pirq;
16914a026ddSPhilippe Mathieu-Daudé 
17014a026ddSPhilippe Mathieu-Daudé     /*
17114a026ddSPhilippe Mathieu-Daudé      * Because the i8259 has not been deserialized yet, qemu_irq_raise
17214a026ddSPhilippe Mathieu-Daudé      * might bring the system to a different state than the saved one;
17314a026ddSPhilippe Mathieu-Daudé      * for example, the interrupt could be masked but the i8259 would
17414a026ddSPhilippe Mathieu-Daudé      * not know that yet and would trigger an interrupt in the CPU.
17514a026ddSPhilippe Mathieu-Daudé      *
17614a026ddSPhilippe Mathieu-Daudé      * Here, we update irq levels without raising the interrupt.
17714a026ddSPhilippe Mathieu-Daudé      * Interrupt state will be deserialized separately through the i8259.
17814a026ddSPhilippe Mathieu-Daudé      */
17914a026ddSPhilippe Mathieu-Daudé     piix3->pic_levels = 0;
18014a026ddSPhilippe Mathieu-Daudé     for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
18114a026ddSPhilippe Mathieu-Daudé         piix3_set_irq_level_internal(piix3, pirq,
18214a026ddSPhilippe Mathieu-Daudé             pci_bus_get_irq_level(pci_get_bus(&piix3->dev), pirq));
18314a026ddSPhilippe Mathieu-Daudé     }
18414a026ddSPhilippe Mathieu-Daudé     return 0;
18514a026ddSPhilippe Mathieu-Daudé }
18614a026ddSPhilippe Mathieu-Daudé 
18714a026ddSPhilippe Mathieu-Daudé static int piix3_pre_save(void *opaque)
18814a026ddSPhilippe Mathieu-Daudé {
18914a026ddSPhilippe Mathieu-Daudé     int i;
19014a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
19114a026ddSPhilippe Mathieu-Daudé 
19214a026ddSPhilippe Mathieu-Daudé     for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
19314a026ddSPhilippe Mathieu-Daudé         piix3->pci_irq_levels_vmstate[i] =
19414a026ddSPhilippe Mathieu-Daudé             pci_bus_get_irq_level(pci_get_bus(&piix3->dev), i);
19514a026ddSPhilippe Mathieu-Daudé     }
19614a026ddSPhilippe Mathieu-Daudé 
19714a026ddSPhilippe Mathieu-Daudé     return 0;
19814a026ddSPhilippe Mathieu-Daudé }
19914a026ddSPhilippe Mathieu-Daudé 
20014a026ddSPhilippe Mathieu-Daudé static bool piix3_rcr_needed(void *opaque)
20114a026ddSPhilippe Mathieu-Daudé {
20214a026ddSPhilippe Mathieu-Daudé     PIIX3State *piix3 = opaque;
20314a026ddSPhilippe Mathieu-Daudé 
20414a026ddSPhilippe Mathieu-Daudé     return (piix3->rcr != 0);
20514a026ddSPhilippe Mathieu-Daudé }
20614a026ddSPhilippe Mathieu-Daudé 
20714a026ddSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_piix3_rcr = {
20814a026ddSPhilippe Mathieu-Daudé     .name = "PIIX3/rcr",
20914a026ddSPhilippe Mathieu-Daudé     .version_id = 1,
21014a026ddSPhilippe Mathieu-Daudé     .minimum_version_id = 1,
21114a026ddSPhilippe Mathieu-Daudé     .needed = piix3_rcr_needed,
21214a026ddSPhilippe Mathieu-Daudé     .fields = (VMStateField[]) {
21314a026ddSPhilippe Mathieu-Daudé         VMSTATE_UINT8(rcr, PIIX3State),
21414a026ddSPhilippe Mathieu-Daudé         VMSTATE_END_OF_LIST()
21514a026ddSPhilippe Mathieu-Daudé     }
21614a026ddSPhilippe Mathieu-Daudé };
21714a026ddSPhilippe Mathieu-Daudé 
21814a026ddSPhilippe Mathieu-Daudé static const VMStateDescription vmstate_piix3 = {
21914a026ddSPhilippe Mathieu-Daudé     .name = "PIIX3",
22014a026ddSPhilippe Mathieu-Daudé     .version_id = 3,
22114a026ddSPhilippe Mathieu-Daudé     .minimum_version_id = 2,
22214a026ddSPhilippe Mathieu-Daudé     .post_load = piix3_post_load,
22314a026ddSPhilippe Mathieu-Daudé     .pre_save = piix3_pre_save,
22414a026ddSPhilippe Mathieu-Daudé     .fields = (VMStateField[]) {
22514a026ddSPhilippe Mathieu-Daudé         VMSTATE_PCI_DEVICE(dev, PIIX3State),
22614a026ddSPhilippe Mathieu-Daudé         VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
22714a026ddSPhilippe Mathieu-Daudé                               PIIX_NUM_PIRQS, 3),
22814a026ddSPhilippe Mathieu-Daudé         VMSTATE_END_OF_LIST()
22914a026ddSPhilippe Mathieu-Daudé     },
23014a026ddSPhilippe Mathieu-Daudé     .subsections = (const VMStateDescription*[]) {
23114a026ddSPhilippe Mathieu-Daudé         &vmstate_piix3_rcr,
23214a026ddSPhilippe Mathieu-Daudé         NULL
23314a026ddSPhilippe Mathieu-Daudé     }
23414a026ddSPhilippe Mathieu-Daudé };
23514a026ddSPhilippe Mathieu-Daudé 
23614a026ddSPhilippe Mathieu-Daudé 
23714a026ddSPhilippe Mathieu-Daudé static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len)
23814a026ddSPhilippe Mathieu-Daudé {
23914a026ddSPhilippe Mathieu-Daudé     PIIX3State *d = opaque;
24014a026ddSPhilippe Mathieu-Daudé 
24114a026ddSPhilippe Mathieu-Daudé     if (val & 4) {
24214a026ddSPhilippe Mathieu-Daudé         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
24314a026ddSPhilippe Mathieu-Daudé         return;
24414a026ddSPhilippe Mathieu-Daudé     }
24514a026ddSPhilippe Mathieu-Daudé     d->rcr = val & 2; /* keep System Reset type only */
24614a026ddSPhilippe Mathieu-Daudé }
24714a026ddSPhilippe Mathieu-Daudé 
24814a026ddSPhilippe Mathieu-Daudé static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len)
24914a026ddSPhilippe Mathieu-Daudé {
25014a026ddSPhilippe Mathieu-Daudé     PIIX3State *d = opaque;
25114a026ddSPhilippe Mathieu-Daudé 
25214a026ddSPhilippe Mathieu-Daudé     return d->rcr;
25314a026ddSPhilippe Mathieu-Daudé }
25414a026ddSPhilippe Mathieu-Daudé 
25514a026ddSPhilippe Mathieu-Daudé static const MemoryRegionOps rcr_ops = {
25614a026ddSPhilippe Mathieu-Daudé     .read = rcr_read,
25714a026ddSPhilippe Mathieu-Daudé     .write = rcr_write,
2583ee15e80SBernhard Beschow     .endianness = DEVICE_LITTLE_ENDIAN,
2593ee15e80SBernhard Beschow     .impl = {
2603ee15e80SBernhard Beschow         .min_access_size = 1,
2613ee15e80SBernhard Beschow         .max_access_size = 1,
2623ee15e80SBernhard Beschow     },
26314a026ddSPhilippe Mathieu-Daudé };
26414a026ddSPhilippe Mathieu-Daudé 
265fe3055d2SBernhard Beschow static void pci_piix3_realize(PCIDevice *dev, Error **errp)
26614a026ddSPhilippe Mathieu-Daudé {
26714a026ddSPhilippe Mathieu-Daudé     PIIX3State *d = PIIX3_PCI_DEVICE(dev);
268503a35e7SBernhard Beschow     ISABus *isa_bus;
26914a026ddSPhilippe Mathieu-Daudé 
27057654b8eSBernhard Beschow     isa_bus = isa_bus_new(DEVICE(d), pci_address_space(dev),
271503a35e7SBernhard Beschow                           pci_address_space_io(dev), errp);
272503a35e7SBernhard Beschow     if (!isa_bus) {
27314a026ddSPhilippe Mathieu-Daudé         return;
27414a026ddSPhilippe Mathieu-Daudé     }
27514a026ddSPhilippe Mathieu-Daudé 
27614a026ddSPhilippe Mathieu-Daudé     memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d,
27714a026ddSPhilippe Mathieu-Daudé                           "piix3-reset-control", 1);
27814a026ddSPhilippe Mathieu-Daudé     memory_region_add_subregion_overlap(pci_address_space_io(dev),
27914a026ddSPhilippe Mathieu-Daudé                                         PIIX_RCR_IOPORT, &d->rcr_mem, 1);
28014a026ddSPhilippe Mathieu-Daudé 
281503a35e7SBernhard Beschow     i8257_dma_init(isa_bus, 0);
282f0bc6bf7SBernhard Beschow 
283f0bc6bf7SBernhard Beschow     /* RTC */
284f0bc6bf7SBernhard Beschow     qdev_prop_set_int32(DEVICE(&d->rtc), "base_year", 2000);
285f0bc6bf7SBernhard Beschow     if (!qdev_realize(DEVICE(&d->rtc), BUS(isa_bus), errp)) {
286f0bc6bf7SBernhard Beschow         return;
287f0bc6bf7SBernhard Beschow     }
28814a026ddSPhilippe Mathieu-Daudé }
28914a026ddSPhilippe Mathieu-Daudé 
29092ea7fb3SIgor Mammedov static void build_pci_isa_aml(AcpiDevAmlIf *adev, Aml *scope)
29192ea7fb3SIgor Mammedov {
29247a373faSIgor Mammedov     Aml *field;
2934fd75ce0SIgor Mammedov     Aml *sb_scope = aml_scope("\\_SB");
29492ea7fb3SIgor Mammedov     BusState *bus = qdev_get_child_bus(DEVICE(adev), "isa.0");
29592ea7fb3SIgor Mammedov 
29692ea7fb3SIgor Mammedov     /* PIIX PCI to ISA irq remapping */
29792ea7fb3SIgor Mammedov     aml_append(scope, aml_operation_region("P40C", AML_PCI_CONFIG,
29892ea7fb3SIgor Mammedov                                            aml_int(0x60), 0x04));
29947a373faSIgor Mammedov     /* Fields declarion has to happen *after* operation region */
3004fd75ce0SIgor Mammedov     field = aml_field("PCI0.S08.P40C", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
30147a373faSIgor Mammedov     aml_append(field, aml_named_field("PRQ0", 8));
30247a373faSIgor Mammedov     aml_append(field, aml_named_field("PRQ1", 8));
30347a373faSIgor Mammedov     aml_append(field, aml_named_field("PRQ2", 8));
30447a373faSIgor Mammedov     aml_append(field, aml_named_field("PRQ3", 8));
3054fd75ce0SIgor Mammedov     aml_append(sb_scope, field);
3064fd75ce0SIgor Mammedov     aml_append(scope, sb_scope);
30747a373faSIgor Mammedov 
3089c6c0aeaSBernhard Beschow     qbus_build_aml(bus, scope);
30992ea7fb3SIgor Mammedov }
31092ea7fb3SIgor Mammedov 
311f0bc6bf7SBernhard Beschow static void pci_piix3_init(Object *obj)
312f0bc6bf7SBernhard Beschow {
313f0bc6bf7SBernhard Beschow     PIIX3State *d = PIIX3_PCI_DEVICE(obj);
314f0bc6bf7SBernhard Beschow 
315f0bc6bf7SBernhard Beschow     object_initialize_child(obj, "rtc", &d->rtc, TYPE_MC146818_RTC);
316f0bc6bf7SBernhard Beschow }
317f0bc6bf7SBernhard Beschow 
31814a026ddSPhilippe Mathieu-Daudé static void pci_piix3_class_init(ObjectClass *klass, void *data)
31914a026ddSPhilippe Mathieu-Daudé {
32014a026ddSPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
32114a026ddSPhilippe Mathieu-Daudé     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
32292ea7fb3SIgor Mammedov     AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass);
32314a026ddSPhilippe Mathieu-Daudé 
3240f3e02a2SBernhard Beschow     k->config_write = piix3_write_config;
325a1b05751SBernhard Beschow     dc->reset       = piix3_reset;
32614a026ddSPhilippe Mathieu-Daudé     dc->desc        = "ISA bridge";
32714a026ddSPhilippe Mathieu-Daudé     dc->vmsd        = &vmstate_piix3;
32814a026ddSPhilippe Mathieu-Daudé     dc->hotpluggable   = false;
32914a026ddSPhilippe Mathieu-Daudé     k->vendor_id    = PCI_VENDOR_ID_INTEL;
33014a026ddSPhilippe Mathieu-Daudé     /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */
33114a026ddSPhilippe Mathieu-Daudé     k->device_id    = PCI_DEVICE_ID_INTEL_82371SB_0;
33214a026ddSPhilippe Mathieu-Daudé     k->class_id     = PCI_CLASS_BRIDGE_ISA;
33314a026ddSPhilippe Mathieu-Daudé     /*
33414a026ddSPhilippe Mathieu-Daudé      * Reason: part of PIIX3 southbridge, needs to be wired up by
33514a026ddSPhilippe Mathieu-Daudé      * pc_piix.c's pc_init1()
33614a026ddSPhilippe Mathieu-Daudé      */
33714a026ddSPhilippe Mathieu-Daudé     dc->user_creatable = false;
33892ea7fb3SIgor Mammedov     adevc->build_dev_aml = build_pci_isa_aml;
33914a026ddSPhilippe Mathieu-Daudé }
34014a026ddSPhilippe Mathieu-Daudé 
34114a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_pci_type_info = {
34214a026ddSPhilippe Mathieu-Daudé     .name = TYPE_PIIX3_PCI_DEVICE,
34314a026ddSPhilippe Mathieu-Daudé     .parent = TYPE_PCI_DEVICE,
34414a026ddSPhilippe Mathieu-Daudé     .instance_size = sizeof(PIIX3State),
345f0bc6bf7SBernhard Beschow     .instance_init = pci_piix3_init,
34614a026ddSPhilippe Mathieu-Daudé     .abstract = true,
34714a026ddSPhilippe Mathieu-Daudé     .class_init = pci_piix3_class_init,
34814a026ddSPhilippe Mathieu-Daudé     .interfaces = (InterfaceInfo[]) {
34914a026ddSPhilippe Mathieu-Daudé         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
35092ea7fb3SIgor Mammedov         { TYPE_ACPI_DEV_AML_IF },
35114a026ddSPhilippe Mathieu-Daudé         { },
35214a026ddSPhilippe Mathieu-Daudé     },
35314a026ddSPhilippe Mathieu-Daudé };
35414a026ddSPhilippe Mathieu-Daudé 
355fe3055d2SBernhard Beschow static void piix3_realize(PCIDevice *dev, Error **errp)
356fe3055d2SBernhard Beschow {
357fe3055d2SBernhard Beschow     ERRP_GUARD();
358fe3055d2SBernhard Beschow     PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev);
359fe3055d2SBernhard Beschow     PCIBus *pci_bus = pci_get_bus(dev);
360fe3055d2SBernhard Beschow 
361fe3055d2SBernhard Beschow     pci_piix3_realize(dev, errp);
362fe3055d2SBernhard Beschow     if (*errp) {
363fe3055d2SBernhard Beschow         return;
364fe3055d2SBernhard Beschow     }
365fe3055d2SBernhard Beschow 
366f021f4e9SBernhard Beschow     pci_bus_irqs(pci_bus, piix3_set_irq, piix3, PIIX_NUM_PIRQS);
367fe3055d2SBernhard Beschow     pci_bus_set_route_irq_fn(pci_bus, piix3_route_intx_pin_to_irq);
36805c049f1SBernhard Beschow }
369fe3055d2SBernhard Beschow 
37014a026ddSPhilippe Mathieu-Daudé static void piix3_class_init(ObjectClass *klass, void *data)
37114a026ddSPhilippe Mathieu-Daudé {
37214a026ddSPhilippe Mathieu-Daudé     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
37314a026ddSPhilippe Mathieu-Daudé 
374fe3055d2SBernhard Beschow     k->realize = piix3_realize;
37514a026ddSPhilippe Mathieu-Daudé }
37614a026ddSPhilippe Mathieu-Daudé 
37714a026ddSPhilippe Mathieu-Daudé static const TypeInfo piix3_info = {
37814a026ddSPhilippe Mathieu-Daudé     .name          = TYPE_PIIX3_DEVICE,
37914a026ddSPhilippe Mathieu-Daudé     .parent        = TYPE_PIIX3_PCI_DEVICE,
38014a026ddSPhilippe Mathieu-Daudé     .class_init    = piix3_class_init,
38114a026ddSPhilippe Mathieu-Daudé };
38214a026ddSPhilippe Mathieu-Daudé 
38314a026ddSPhilippe Mathieu-Daudé static void piix3_register_types(void)
38414a026ddSPhilippe Mathieu-Daudé {
38514a026ddSPhilippe Mathieu-Daudé     type_register_static(&piix3_pci_type_info);
38614a026ddSPhilippe Mathieu-Daudé     type_register_static(&piix3_info);
38714a026ddSPhilippe Mathieu-Daudé }
38814a026ddSPhilippe Mathieu-Daudé 
38914a026ddSPhilippe Mathieu-Daudé type_init(piix3_register_types)
390