xref: /qemu/hw/isa/lpc_ich9.c (revision eb8f7f917801dee53dcf95c5172f18fb3709a27f)
14d00636eSJason Baron /*
26f918e40SJason Baron  * QEMU ICH9 Emulation
36f918e40SJason Baron  *
44d00636eSJason Baron  * Copyright (c) 2006 Fabrice Bellard
56f918e40SJason Baron  * Copyright (c) 2009, 2010, 2011
66f918e40SJason Baron  *               Isaku Yamahata <yamahata at valinux co jp>
76f918e40SJason Baron  *               VA Linux Systems Japan K.K.
86f918e40SJason Baron  * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
96f918e40SJason Baron  *
10ef9f7b58SGonglei  * This is based on piix.c, but heavily modified.
114d00636eSJason Baron  *
124d00636eSJason Baron  * Permission is hereby granted, free of charge, to any person obtaining a copy
134d00636eSJason Baron  * of this software and associated documentation files (the "Software"), to deal
144d00636eSJason Baron  * in the Software without restriction, including without limitation the rights
154d00636eSJason Baron  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
164d00636eSJason Baron  * copies of the Software, and to permit persons to whom the Software is
174d00636eSJason Baron  * furnished to do so, subject to the following conditions:
184d00636eSJason Baron  *
194d00636eSJason Baron  * The above copyright notice and this permission notice shall be included in
204d00636eSJason Baron  * all copies or substantial portions of the Software.
214d00636eSJason Baron  *
224d00636eSJason Baron  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
234d00636eSJason Baron  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
244d00636eSJason Baron  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
254d00636eSJason Baron  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
264d00636eSJason Baron  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
274d00636eSJason Baron  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
284d00636eSJason Baron  * THE SOFTWARE.
294d00636eSJason Baron  */
3064552b6bSMarkus Armbruster 
31b6a0aa05SPeter Maydell #include "qemu/osdep.h"
324771d756SPaolo Bonzini #include "cpu.h"
336f1426abSMichael S. Tsirkin #include "qapi/visitor.h"
341de7afc9SPaolo Bonzini #include "qemu/range.h"
350d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
3683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
37d6454270SMarkus Armbruster #include "migration/vmstate.h"
3864552b6bSMarkus Armbruster #include "hw/irq.h"
390d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
4083c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
4183c9f4caSPaolo Bonzini #include "hw/pci/pci_bridge.h"
420d09e41aSPaolo Bonzini #include "hw/i386/ich9.h"
430d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
440d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h"
4583c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h"
46a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
47022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
4854d31236SMarkus Armbruster #include "sysemu/runstate.h"
499c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
502e5b09fdSMarkus Armbruster #include "hw/core/cpu.h"
5150de920bSLaszlo Ersek #include "hw/nvram/fw_cfg.h"
5250de920bSLaszlo Ersek #include "qemu/cutils.h"
534d00636eSJason Baron 
544d00636eSJason Baron /*****************************************************************************/
554d00636eSJason Baron /* ICH9 LPC PCI to ISA bridge */
564d00636eSJason Baron 
574d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev);
584d00636eSJason Baron 
594d00636eSJason Baron /* chipset configuration register
604d00636eSJason Baron  * to access chipset configuration registers, pci_[sg]et_{byte, word, long}
614d00636eSJason Baron  * are used.
624d00636eSJason Baron  * Although it's not pci configuration space, it's little endian as Intel.
634d00636eSJason Baron  */
644d00636eSJason Baron 
654d00636eSJason Baron static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir)
664d00636eSJason Baron {
674d00636eSJason Baron     int intx;
684d00636eSJason Baron     for (intx = 0; intx < PCI_NUM_PINS; intx++) {
694d00636eSJason Baron         irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK;
704d00636eSJason Baron     }
714d00636eSJason Baron }
724d00636eSJason Baron 
734d00636eSJason Baron static void ich9_cc_update(ICH9LPCState *lpc)
744d00636eSJason Baron {
754d00636eSJason Baron     int slot;
764d00636eSJason Baron     int pci_intx;
774d00636eSJason Baron 
784d00636eSJason Baron     const int reg_offsets[] = {
794d00636eSJason Baron         ICH9_CC_D25IR,
804d00636eSJason Baron         ICH9_CC_D26IR,
814d00636eSJason Baron         ICH9_CC_D27IR,
824d00636eSJason Baron         ICH9_CC_D28IR,
834d00636eSJason Baron         ICH9_CC_D29IR,
844d00636eSJason Baron         ICH9_CC_D30IR,
854d00636eSJason Baron         ICH9_CC_D31IR,
864d00636eSJason Baron     };
874d00636eSJason Baron     const int *offset;
884d00636eSJason Baron 
894d00636eSJason Baron     /* D{25 - 31}IR, but D30IR is read only to 0. */
904d00636eSJason Baron     for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) {
914d00636eSJason Baron         if (slot == 30) {
924d00636eSJason Baron             continue;
934d00636eSJason Baron         }
944d00636eSJason Baron         ich9_cc_update_ir(lpc->irr[slot],
954d00636eSJason Baron                           pci_get_word(lpc->chip_config + *offset));
964d00636eSJason Baron     }
974d00636eSJason Baron 
984d00636eSJason Baron     /*
994d00636eSJason Baron      * D30: DMI2PCI bridge
1000668a06bSCao jin      * It is arbitrarily decided how INTx lines of PCI devices behind
1010668a06bSCao jin      * the bridge are connected to pirq lines. Our choice is PIRQ[E-H].
1024d00636eSJason Baron      * INT[A-D] are connected to PIRQ[E-H]
1034d00636eSJason Baron      */
1044d00636eSJason Baron     for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) {
1054d00636eSJason Baron         lpc->irr[30][pci_intx] = pci_intx + 4;
1064d00636eSJason Baron     }
1074d00636eSJason Baron }
1084d00636eSJason Baron 
1094d00636eSJason Baron static void ich9_cc_init(ICH9LPCState *lpc)
1104d00636eSJason Baron {
1114d00636eSJason Baron     int slot;
1124d00636eSJason Baron     int intx;
1134d00636eSJason Baron 
1144d00636eSJason Baron     /* the default irq routing is arbitrary as long as it matches with
1154d00636eSJason Baron      * acpi irq routing table.
1164d00636eSJason Baron      * The one that is incompatible with piix_pci(= bochs) one is
1174d00636eSJason Baron      * intentionally chosen to let the users know that the different
1184d00636eSJason Baron      * board is used.
1194d00636eSJason Baron      *
1204d00636eSJason Baron      * int[A-D] -> pirq[E-F]
1214d00636eSJason Baron      * avoid pirq A-D because they are used for pci express port
1224d00636eSJason Baron      */
1234d00636eSJason Baron     for (slot = 0; slot < PCI_SLOT_MAX; slot++) {
1244d00636eSJason Baron         for (intx = 0; intx < PCI_NUM_PINS; intx++) {
1254d00636eSJason Baron             lpc->irr[slot][intx] = (slot + intx) % 4 + 4;
1264d00636eSJason Baron         }
1274d00636eSJason Baron     }
1284d00636eSJason Baron     ich9_cc_update(lpc);
1294d00636eSJason Baron }
1304d00636eSJason Baron 
1314d00636eSJason Baron static void ich9_cc_reset(ICH9LPCState *lpc)
1324d00636eSJason Baron {
1334d00636eSJason Baron     uint8_t *c = lpc->chip_config;
1344d00636eSJason Baron 
1354d00636eSJason Baron     memset(lpc->chip_config, 0, sizeof(lpc->chip_config));
1364d00636eSJason Baron 
1374d00636eSJason Baron     pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT);
1384d00636eSJason Baron     pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT);
1394d00636eSJason Baron     pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT);
1404d00636eSJason Baron     pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT);
1414d00636eSJason Baron     pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT);
1424d00636eSJason Baron     pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT);
1434d00636eSJason Baron     pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT);
14492055797SPaulo Alcantara     pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT);
1454d00636eSJason Baron 
1464d00636eSJason Baron     ich9_cc_update(lpc);
1474d00636eSJason Baron }
1484d00636eSJason Baron 
1494d00636eSJason Baron static void ich9_cc_addr_len(uint64_t *addr, unsigned *len)
1504d00636eSJason Baron {
1514d00636eSJason Baron     *addr &= ICH9_CC_ADDR_MASK;
1524d00636eSJason Baron     if (*addr + *len >= ICH9_CC_SIZE) {
1534d00636eSJason Baron         *len = ICH9_CC_SIZE - *addr;
1544d00636eSJason Baron     }
1554d00636eSJason Baron }
1564d00636eSJason Baron 
1574d00636eSJason Baron /* val: little endian */
1584d00636eSJason Baron static void ich9_cc_write(void *opaque, hwaddr addr,
1594d00636eSJason Baron                           uint64_t val, unsigned len)
1604d00636eSJason Baron {
1614d00636eSJason Baron     ICH9LPCState *lpc = (ICH9LPCState *)opaque;
1624d00636eSJason Baron 
1634d00636eSJason Baron     ich9_cc_addr_len(&addr, &len);
1644d00636eSJason Baron     memcpy(lpc->chip_config + addr, &val, len);
165fd56e061SDavid Gibson     pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
1664d00636eSJason Baron     ich9_cc_update(lpc);
1674d00636eSJason Baron }
1684d00636eSJason Baron 
1694d00636eSJason Baron /* return value: little endian */
1704d00636eSJason Baron static uint64_t ich9_cc_read(void *opaque, hwaddr addr,
1714d00636eSJason Baron                               unsigned len)
1724d00636eSJason Baron {
1734d00636eSJason Baron     ICH9LPCState *lpc = (ICH9LPCState *)opaque;
1744d00636eSJason Baron 
1754d00636eSJason Baron     uint32_t val = 0;
1764d00636eSJason Baron     ich9_cc_addr_len(&addr, &len);
1774d00636eSJason Baron     memcpy(&val, lpc->chip_config + addr, len);
1784d00636eSJason Baron     return val;
1794d00636eSJason Baron }
1804d00636eSJason Baron 
1814d00636eSJason Baron /* IRQ routing */
1824d00636eSJason Baron /* */
1834d00636eSJason Baron static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis)
1844d00636eSJason Baron {
1854d00636eSJason Baron     *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK;
1864d00636eSJason Baron     *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN;
1874d00636eSJason Baron }
1884d00636eSJason Baron 
1894d00636eSJason Baron static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num,
1904d00636eSJason Baron                              int *pic_irq, int *pic_dis)
1914d00636eSJason Baron {
1924d00636eSJason Baron     switch (pirq_num) {
1934d00636eSJason Baron     case 0 ... 3: /* A-D */
1944d00636eSJason Baron         ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num],
1954d00636eSJason Baron                       pic_irq, pic_dis);
1964d00636eSJason Baron         return;
1974d00636eSJason Baron     case 4 ... 7: /* E-H */
1984d00636eSJason Baron         ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)],
1994d00636eSJason Baron                       pic_irq, pic_dis);
2004d00636eSJason Baron         return;
2014d00636eSJason Baron     default:
2024d00636eSJason Baron         break;
2034d00636eSJason Baron     }
2044d00636eSJason Baron     abort();
2054d00636eSJason Baron }
2064d00636eSJason Baron 
207a94dd6a9SPaolo Bonzini /* gsi: i8259+ioapic irq 0-15, otherwise assert */
208a94dd6a9SPaolo Bonzini static void ich9_lpc_update_pic(ICH9LPCState *lpc, int gsi)
2094d00636eSJason Baron {
2104d00636eSJason Baron     int i, pic_level;
2114d00636eSJason Baron 
212a94dd6a9SPaolo Bonzini     assert(gsi < ICH9_LPC_PIC_NUM_PINS);
213a94dd6a9SPaolo Bonzini 
2144d00636eSJason Baron     /* The pic level is the logical OR of all the PCI irqs mapped to it */
2154d00636eSJason Baron     pic_level = 0;
2164d00636eSJason Baron     for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) {
2174d00636eSJason Baron         int tmp_irq;
2184d00636eSJason Baron         int tmp_dis;
2194d00636eSJason Baron         ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis);
220a94dd6a9SPaolo Bonzini         if (!tmp_dis && tmp_irq == gsi) {
221fd56e061SDavid Gibson             pic_level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), i);
2224d00636eSJason Baron         }
2234d00636eSJason Baron     }
2248f242cb7SPaolo Bonzini     if (gsi == lpc->sci_gsi) {
2254d00636eSJason Baron         pic_level |= lpc->sci_level;
2264d00636eSJason Baron     }
2274d00636eSJason Baron 
22835a6b23cSPaolo Bonzini     qemu_set_irq(lpc->gsi[gsi], pic_level);
2294d00636eSJason Baron }
2304d00636eSJason Baron 
2314d00636eSJason Baron /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */
2324d00636eSJason Baron static int ich9_pirq_to_gsi(int pirq)
2334d00636eSJason Baron {
2344d00636eSJason Baron     return pirq + ICH9_LPC_PIC_NUM_PINS;
2354d00636eSJason Baron }
2364d00636eSJason Baron 
2374d00636eSJason Baron static int ich9_gsi_to_pirq(int gsi)
2384d00636eSJason Baron {
2394d00636eSJason Baron     return gsi - ICH9_LPC_PIC_NUM_PINS;
2404d00636eSJason Baron }
2414d00636eSJason Baron 
242a94dd6a9SPaolo Bonzini /* gsi: ioapic irq 16-23, otherwise assert */
2434d00636eSJason Baron static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi)
2444d00636eSJason Baron {
245243b9511SJan Kiszka     int level = 0;
2464d00636eSJason Baron 
247a94dd6a9SPaolo Bonzini     assert(gsi >= ICH9_LPC_PIC_NUM_PINS);
248a94dd6a9SPaolo Bonzini 
249fd56e061SDavid Gibson     level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), ich9_gsi_to_pirq(gsi));
2508f242cb7SPaolo Bonzini     if (gsi == lpc->sci_gsi) {
2514d00636eSJason Baron         level |= lpc->sci_level;
2524d00636eSJason Baron     }
2534d00636eSJason Baron 
25435a6b23cSPaolo Bonzini     qemu_set_irq(lpc->gsi[gsi], level);
2554d00636eSJason Baron }
2564d00636eSJason Baron 
2574d00636eSJason Baron void ich9_lpc_set_irq(void *opaque, int pirq, int level)
2584d00636eSJason Baron {
2594d00636eSJason Baron     ICH9LPCState *lpc = opaque;
260a94dd6a9SPaolo Bonzini     int pic_irq, pic_dis;
2614d00636eSJason Baron 
2624d00636eSJason Baron     assert(0 <= pirq);
2634d00636eSJason Baron     assert(pirq < ICH9_LPC_NB_PIRQS);
2644d00636eSJason Baron 
2654d00636eSJason Baron     ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq));
266a94dd6a9SPaolo Bonzini     ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis);
267a94dd6a9SPaolo Bonzini     ich9_lpc_update_pic(lpc, pic_irq);
2684d00636eSJason Baron }
2694d00636eSJason Baron 
2704d00636eSJason Baron /* return the pirq number (PIRQ[A-H]:0-7) corresponding to
2714d00636eSJason Baron  * a given device irq pin.
2724d00636eSJason Baron  */
2734d00636eSJason Baron int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx)
2744d00636eSJason Baron {
2754d00636eSJason Baron     BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
2764d00636eSJason Baron     PCIBus *pci_bus = PCI_BUS(bus);
2774d00636eSJason Baron     PCIDevice *lpc_pdev =
2784d00636eSJason Baron             pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)];
2794d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev);
2804d00636eSJason Baron 
2814d00636eSJason Baron     return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx];
2824d00636eSJason Baron }
2834d00636eSJason Baron 
28491c3f2f0SJason Baron PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin)
28591c3f2f0SJason Baron {
28691c3f2f0SJason Baron     ICH9LPCState *lpc = opaque;
28791c3f2f0SJason Baron     PCIINTxRoute route;
28891c3f2f0SJason Baron     int pic_irq;
28991c3f2f0SJason Baron     int pic_dis;
29091c3f2f0SJason Baron 
29191c3f2f0SJason Baron     assert(0 <= pirq_pin);
29291c3f2f0SJason Baron     assert(pirq_pin < ICH9_LPC_NB_PIRQS);
29391c3f2f0SJason Baron 
29491c3f2f0SJason Baron     route.mode = PCI_INTX_ENABLED;
29591c3f2f0SJason Baron     ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis);
29691c3f2f0SJason Baron     if (!pic_dis) {
29791c3f2f0SJason Baron         if (pic_irq < ICH9_LPC_PIC_NUM_PINS) {
29891c3f2f0SJason Baron             route.irq = pic_irq;
29991c3f2f0SJason Baron         } else {
30091c3f2f0SJason Baron             route.mode = PCI_INTX_DISABLED;
30191c3f2f0SJason Baron             route.irq = -1;
30291c3f2f0SJason Baron         }
30391c3f2f0SJason Baron     } else {
30491c3f2f0SJason Baron         route.irq = ich9_pirq_to_gsi(pirq_pin);
30591c3f2f0SJason Baron     }
30691c3f2f0SJason Baron 
30791c3f2f0SJason Baron     return route;
30891c3f2f0SJason Baron }
30991c3f2f0SJason Baron 
31092055797SPaulo Alcantara void ich9_generate_smi(void)
31192055797SPaulo Alcantara {
31292055797SPaulo Alcantara     cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
31392055797SPaulo Alcantara }
31492055797SPaulo Alcantara 
3154d00636eSJason Baron static int ich9_lpc_sci_irq(ICH9LPCState *lpc)
3164d00636eSJason Baron {
3174d00636eSJason Baron     switch (lpc->d.config[ICH9_LPC_ACPI_CTRL] &
3184d00636eSJason Baron             ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK) {
3194d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_9:
3204d00636eSJason Baron         return 9;
3214d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_10:
3224d00636eSJason Baron         return 10;
3234d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_11:
3244d00636eSJason Baron         return 11;
3254d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_20:
3264d00636eSJason Baron         return 20;
3274d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_21:
3284d00636eSJason Baron         return 21;
3294d00636eSJason Baron     default:
3304d00636eSJason Baron         /* reserved */
3314d00636eSJason Baron         break;
3324d00636eSJason Baron     }
3334d00636eSJason Baron     return -1;
3344d00636eSJason Baron }
3354d00636eSJason Baron 
3364d00636eSJason Baron static void ich9_set_sci(void *opaque, int irq_num, int level)
3374d00636eSJason Baron {
3384d00636eSJason Baron     ICH9LPCState *lpc = opaque;
3394d00636eSJason Baron     int irq;
3404d00636eSJason Baron 
3414d00636eSJason Baron     assert(irq_num == 0);
3424d00636eSJason Baron     level = !!level;
3434d00636eSJason Baron     if (level == lpc->sci_level) {
3444d00636eSJason Baron         return;
3454d00636eSJason Baron     }
3464d00636eSJason Baron     lpc->sci_level = level;
3474d00636eSJason Baron 
3488f242cb7SPaolo Bonzini     irq = lpc->sci_gsi;
3494d00636eSJason Baron     if (irq < 0) {
3504d00636eSJason Baron         return;
3514d00636eSJason Baron     }
3524d00636eSJason Baron 
353a94dd6a9SPaolo Bonzini     if (irq >= ICH9_LPC_PIC_NUM_PINS) {
3544d00636eSJason Baron         ich9_lpc_update_apic(lpc, irq);
355a94dd6a9SPaolo Bonzini     } else {
3564d00636eSJason Baron         ich9_lpc_update_pic(lpc, irq);
3574d00636eSJason Baron     }
3584d00636eSJason Baron }
3594d00636eSJason Baron 
36050de920bSLaszlo Ersek static void smi_features_ok_callback(void *opaque)
36150de920bSLaszlo Ersek {
36250de920bSLaszlo Ersek     ICH9LPCState *lpc = opaque;
36350de920bSLaszlo Ersek     uint64_t guest_features;
36450de920bSLaszlo Ersek 
36550de920bSLaszlo Ersek     if (lpc->smi_features_ok) {
36650de920bSLaszlo Ersek         /* negotiation already complete, features locked */
36750de920bSLaszlo Ersek         return;
36850de920bSLaszlo Ersek     }
36950de920bSLaszlo Ersek 
37050de920bSLaszlo Ersek     memcpy(&guest_features, lpc->smi_guest_features_le, sizeof guest_features);
37150de920bSLaszlo Ersek     le64_to_cpus(&guest_features);
37250de920bSLaszlo Ersek     if (guest_features & ~lpc->smi_host_features) {
37350de920bSLaszlo Ersek         /* guest requests invalid features, leave @features_ok at zero */
37450de920bSLaszlo Ersek         return;
37550de920bSLaszlo Ersek     }
37600dc02d2SIgor Mammedov     if (!(guest_features & BIT_ULL(ICH9_LPC_SMI_F_BROADCAST_BIT)) &&
37700dc02d2SIgor Mammedov         guest_features & (BIT_ULL(ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT) |
37800dc02d2SIgor Mammedov                           BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT))) {
37900dc02d2SIgor Mammedov         /*
38000dc02d2SIgor Mammedov          * cpu hot-[un]plug with SMI requires SMI broadcast,
38100dc02d2SIgor Mammedov          * leave @features_ok at zero
38200dc02d2SIgor Mammedov          */
38300dc02d2SIgor Mammedov         return;
38400dc02d2SIgor Mammedov     }
38550de920bSLaszlo Ersek 
38650de920bSLaszlo Ersek     /* valid feature subset requested, lock it down, report success */
38750de920bSLaszlo Ersek     lpc->smi_negotiated_features = guest_features;
38850de920bSLaszlo Ersek     lpc->smi_features_ok = 1;
38950de920bSLaszlo Ersek }
39050de920bSLaszlo Ersek 
39118d6abaeSEduardo Habkost void ich9_lpc_pm_init(PCIDevice *lpc_pci, bool smm_enabled)
3924d00636eSJason Baron {
3934d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pci);
394fba72476SPaolo Bonzini     qemu_irq sci_irq;
39550de920bSLaszlo Ersek     FWCfgState *fw_cfg = fw_cfg_find();
3964d00636eSJason Baron 
397fba72476SPaolo Bonzini     sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0);
39818d6abaeSEduardo Habkost     ich9_pm_init(lpc_pci, &lpc->pm, smm_enabled, sci_irq);
39950de920bSLaszlo Ersek 
40050de920bSLaszlo Ersek     if (lpc->smi_host_features && fw_cfg) {
40150de920bSLaszlo Ersek         uint64_t host_features_le;
40250de920bSLaszlo Ersek 
40350de920bSLaszlo Ersek         host_features_le = cpu_to_le64(lpc->smi_host_features);
40450de920bSLaszlo Ersek         memcpy(lpc->smi_host_features_le, &host_features_le,
40550de920bSLaszlo Ersek                sizeof host_features_le);
40650de920bSLaszlo Ersek         fw_cfg_add_file(fw_cfg, "etc/smi/supported-features",
40750de920bSLaszlo Ersek                         lpc->smi_host_features_le,
40850de920bSLaszlo Ersek                         sizeof lpc->smi_host_features_le);
40950de920bSLaszlo Ersek 
41050de920bSLaszlo Ersek         /* The other two guest-visible fields are cleared on device reset, we
41150de920bSLaszlo Ersek          * just link them into fw_cfg here.
41250de920bSLaszlo Ersek          */
41350de920bSLaszlo Ersek         fw_cfg_add_file_callback(fw_cfg, "etc/smi/requested-features",
4145f9252f7SMarc-André Lureau                                  NULL, NULL, NULL,
41550de920bSLaszlo Ersek                                  lpc->smi_guest_features_le,
41650de920bSLaszlo Ersek                                  sizeof lpc->smi_guest_features_le,
41750de920bSLaszlo Ersek                                  false);
41850de920bSLaszlo Ersek         fw_cfg_add_file_callback(fw_cfg, "etc/smi/features-ok",
4195f9252f7SMarc-André Lureau                                  smi_features_ok_callback, NULL, lpc,
42050de920bSLaszlo Ersek                                  &lpc->smi_features_ok,
42150de920bSLaszlo Ersek                                  sizeof lpc->smi_features_ok,
42250de920bSLaszlo Ersek                                  true);
42350de920bSLaszlo Ersek     }
42450de920bSLaszlo Ersek 
425a30c34d2SPhilippe Mathieu-Daudé     ich9_lpc_reset(DEVICE(lpc));
4264d00636eSJason Baron }
4274d00636eSJason Baron 
4284d00636eSJason Baron /* APM */
4294d00636eSJason Baron 
4304d00636eSJason Baron static void ich9_apm_ctrl_changed(uint32_t val, void *arg)
4314d00636eSJason Baron {
4324d00636eSJason Baron     ICH9LPCState *lpc = arg;
4334d00636eSJason Baron 
4344d00636eSJason Baron     /* ACPI specs 3.0, 4.7.2.5 */
4354d00636eSJason Baron     acpi_pm1_cnt_update(&lpc->pm.acpi_regs,
4364d00636eSJason Baron                         val == ICH9_APM_ACPI_ENABLE,
4374d00636eSJason Baron                         val == ICH9_APM_ACPI_DISABLE);
438afd6895bSPaolo Bonzini     if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) {
439afd6895bSPaolo Bonzini         return;
440afd6895bSPaolo Bonzini     }
4414d00636eSJason Baron 
4424d00636eSJason Baron     /* SMI_EN = PMBASE + 30. SMI control and enable register */
4434d00636eSJason Baron     if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) {
4445ce45c7aSLaszlo Ersek         if (lpc->smi_negotiated_features &
4455ce45c7aSLaszlo Ersek             (UINT64_C(1) << ICH9_LPC_SMI_F_BROADCAST_BIT)) {
4465ce45c7aSLaszlo Ersek             CPUState *cs;
4475ce45c7aSLaszlo Ersek             CPU_FOREACH(cs) {
4485ce45c7aSLaszlo Ersek                 cpu_interrupt(cs, CPU_INTERRUPT_SMI);
4495ce45c7aSLaszlo Ersek             }
4505ce45c7aSLaszlo Ersek         } else {
4513c23402dSLaszlo Ersek             cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI);
4524d00636eSJason Baron         }
4534d00636eSJason Baron     }
4545ce45c7aSLaszlo Ersek }
4554d00636eSJason Baron 
4564d00636eSJason Baron /* config:PMBASE */
4574d00636eSJason Baron static void
4586d356c8cSPaolo Bonzini ich9_lpc_pmbase_sci_update(ICH9LPCState *lpc)
4594d00636eSJason Baron {
4604d00636eSJason Baron     uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE);
4616d356c8cSPaolo Bonzini     uint8_t acpi_cntl = pci_get_long(lpc->d.config + ICH9_LPC_ACPI_CTRL);
4628f242cb7SPaolo Bonzini     uint8_t new_gsi;
4636d356c8cSPaolo Bonzini 
4646d356c8cSPaolo Bonzini     if (acpi_cntl & ICH9_LPC_ACPI_CTRL_ACPI_EN) {
4654d00636eSJason Baron         pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK;
4666d356c8cSPaolo Bonzini     } else {
4676d356c8cSPaolo Bonzini         pm_io_base = 0;
4686d356c8cSPaolo Bonzini     }
4694d00636eSJason Baron 
4704d00636eSJason Baron     ich9_pm_iospace_update(&lpc->pm, pm_io_base);
4718f242cb7SPaolo Bonzini 
4728f242cb7SPaolo Bonzini     new_gsi = ich9_lpc_sci_irq(lpc);
4738f242cb7SPaolo Bonzini     if (lpc->sci_level && new_gsi != lpc->sci_gsi) {
4748f242cb7SPaolo Bonzini         qemu_set_irq(lpc->pm.irq, 0);
4758f242cb7SPaolo Bonzini         lpc->sci_gsi = new_gsi;
4768f242cb7SPaolo Bonzini         qemu_set_irq(lpc->pm.irq, 1);
4778f242cb7SPaolo Bonzini     }
4788f242cb7SPaolo Bonzini     lpc->sci_gsi = new_gsi;
4794d00636eSJason Baron }
4804d00636eSJason Baron 
4817335a95aSCao jin /* config:RCBA */
4827335a95aSCao jin static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old)
4834d00636eSJason Baron {
4847335a95aSCao jin     uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA);
4854d00636eSJason Baron 
4867335a95aSCao jin     if (rcba_old & ICH9_LPC_RCBA_EN) {
4877335a95aSCao jin         memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem);
4884d00636eSJason Baron     }
4897335a95aSCao jin     if (rcba & ICH9_LPC_RCBA_EN) {
4904d00636eSJason Baron         memory_region_add_subregion_overlap(get_system_memory(),
4917335a95aSCao jin                                             rcba & ICH9_LPC_RCBA_BA_MASK,
4927335a95aSCao jin                                             &lpc->rcrb_mem, 1);
4934d00636eSJason Baron     }
4944d00636eSJason Baron }
4954d00636eSJason Baron 
49611e66a15SGerd Hoffmann /* config:GEN_PMCON* */
49711e66a15SGerd Hoffmann static void
49811e66a15SGerd Hoffmann ich9_lpc_pmcon_update(ICH9LPCState *lpc)
49911e66a15SGerd Hoffmann {
50011e66a15SGerd Hoffmann     uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1);
50111e66a15SGerd Hoffmann     uint16_t wmask;
50211e66a15SGerd Hoffmann 
50311e66a15SGerd Hoffmann     if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) {
50411e66a15SGerd Hoffmann         wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1);
50511e66a15SGerd Hoffmann         wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK;
50611e66a15SGerd Hoffmann         pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask);
50711e66a15SGerd Hoffmann         lpc->pm.smi_en_wmask &= ~1;
50811e66a15SGerd Hoffmann     }
50911e66a15SGerd Hoffmann }
51011e66a15SGerd Hoffmann 
5114d00636eSJason Baron static int ich9_lpc_post_load(void *opaque, int version_id)
5124d00636eSJason Baron {
5134d00636eSJason Baron     ICH9LPCState *lpc = opaque;
5144d00636eSJason Baron 
5158f242cb7SPaolo Bonzini     ich9_lpc_pmbase_sci_update(lpc);
5167335a95aSCao jin     ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */);
51711e66a15SGerd Hoffmann     ich9_lpc_pmcon_update(lpc);
5184d00636eSJason Baron     return 0;
5194d00636eSJason Baron }
5204d00636eSJason Baron 
5214d00636eSJason Baron static void ich9_lpc_config_write(PCIDevice *d,
5224d00636eSJason Baron                                   uint32_t addr, uint32_t val, int len)
5234d00636eSJason Baron {
5244d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
5257335a95aSCao jin     uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
5264d00636eSJason Baron 
5274d00636eSJason Baron     pci_default_write_config(d, addr, val, len);
5286d356c8cSPaolo Bonzini     if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4) ||
5296d356c8cSPaolo Bonzini         ranges_overlap(addr, len, ICH9_LPC_ACPI_CTRL, 1)) {
5308f242cb7SPaolo Bonzini         ich9_lpc_pmbase_sci_update(lpc);
5314d00636eSJason Baron     }
5324d00636eSJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) {
5337335a95aSCao jin         ich9_lpc_rcba_update(lpc, rcba_old);
5344d00636eSJason Baron     }
53591c3f2f0SJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) {
536fd56e061SDavid Gibson         pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
53791c3f2f0SJason Baron     }
53891c3f2f0SJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) {
539fd56e061SDavid Gibson         pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
54091c3f2f0SJason Baron     }
54111e66a15SGerd Hoffmann     if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) {
54211e66a15SGerd Hoffmann         ich9_lpc_pmcon_update(lpc);
54311e66a15SGerd Hoffmann     }
5444d00636eSJason Baron }
5454d00636eSJason Baron 
5464d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev)
5474d00636eSJason Baron {
5484d00636eSJason Baron     PCIDevice *d = PCI_DEVICE(qdev);
5494d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
5507335a95aSCao jin     uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
5514d00636eSJason Baron     int i;
5524d00636eSJason Baron 
5534d00636eSJason Baron     for (i = 0; i < 4; i++) {
5544d00636eSJason Baron         pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i,
5554d00636eSJason Baron                      ICH9_LPC_PIRQ_ROUT_DEFAULT);
5564d00636eSJason Baron     }
5574d00636eSJason Baron     for (i = 0; i < 4; i++) {
5584d00636eSJason Baron         pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i,
5594d00636eSJason Baron                      ICH9_LPC_PIRQ_ROUT_DEFAULT);
5604d00636eSJason Baron     }
5614d00636eSJason Baron     pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT);
5624d00636eSJason Baron 
5634d00636eSJason Baron     pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT);
5644d00636eSJason Baron     pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT);
5654d00636eSJason Baron 
5664d00636eSJason Baron     ich9_cc_reset(lpc);
5674d00636eSJason Baron 
5688f242cb7SPaolo Bonzini     ich9_lpc_pmbase_sci_update(lpc);
5697335a95aSCao jin     ich9_lpc_rcba_update(lpc, rcba_old);
5704d00636eSJason Baron 
5714d00636eSJason Baron     lpc->sci_level = 0;
5720e98b436SLaszlo Ersek     lpc->rst_cnt = 0;
57350de920bSLaszlo Ersek 
57450de920bSLaszlo Ersek     memset(lpc->smi_guest_features_le, 0, sizeof lpc->smi_guest_features_le);
57550de920bSLaszlo Ersek     lpc->smi_features_ok = 0;
57650de920bSLaszlo Ersek     lpc->smi_negotiated_features = 0;
5774d00636eSJason Baron }
5784d00636eSJason Baron 
5797335a95aSCao jin /* root complex register block is mapped into memory space */
5807335a95aSCao jin static const MemoryRegionOps rcrb_mmio_ops = {
5814d00636eSJason Baron     .read = ich9_cc_read,
5824d00636eSJason Baron     .write = ich9_cc_write,
5834d00636eSJason Baron     .endianness = DEVICE_LITTLE_ENDIAN,
5844d00636eSJason Baron };
5854d00636eSJason Baron 
5863f5bc9e8SGerd Hoffmann static void ich9_lpc_machine_ready(Notifier *n, void *opaque)
5873f5bc9e8SGerd Hoffmann {
5883f5bc9e8SGerd Hoffmann     ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready);
589b6f32962SJan Kiszka     MemoryRegion *io_as = pci_address_space_io(&s->d);
5903f5bc9e8SGerd Hoffmann     uint8_t *pci_conf;
5913f5bc9e8SGerd Hoffmann 
5923f5bc9e8SGerd Hoffmann     pci_conf = s->d.config;
5933ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x3f8)) {
5943f5bc9e8SGerd Hoffmann         /* com1 */
5953f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x01;
5963f5bc9e8SGerd Hoffmann     }
5973ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x2f8)) {
5983f5bc9e8SGerd Hoffmann         /* com2 */
5993f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x02;
6003f5bc9e8SGerd Hoffmann     }
6013ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x378)) {
6023f5bc9e8SGerd Hoffmann         /* lpt */
6033f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x04;
6043f5bc9e8SGerd Hoffmann     }
605557772f2SMarcel Apfelbaum     if (memory_region_present(io_as, 0x3f2)) {
6063f5bc9e8SGerd Hoffmann         /* floppy */
6073f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x08;
6083f5bc9e8SGerd Hoffmann     }
6093f5bc9e8SGerd Hoffmann }
6103f5bc9e8SGerd Hoffmann 
6110e98b436SLaszlo Ersek /* reset control */
6120e98b436SLaszlo Ersek static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val,
6130e98b436SLaszlo Ersek                                unsigned len)
6140e98b436SLaszlo Ersek {
6150e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
6160e98b436SLaszlo Ersek 
6170e98b436SLaszlo Ersek     if (val & 4) {
618cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
6190e98b436SLaszlo Ersek         return;
6200e98b436SLaszlo Ersek     }
6210e98b436SLaszlo Ersek     lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */
6220e98b436SLaszlo Ersek }
6230e98b436SLaszlo Ersek 
6240e98b436SLaszlo Ersek static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len)
6250e98b436SLaszlo Ersek {
6260e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
6270e98b436SLaszlo Ersek 
6280e98b436SLaszlo Ersek     return lpc->rst_cnt;
6290e98b436SLaszlo Ersek }
6300e98b436SLaszlo Ersek 
6310e98b436SLaszlo Ersek static const MemoryRegionOps ich9_rst_cnt_ops = {
6320e98b436SLaszlo Ersek     .read = ich9_rst_cnt_read,
6330e98b436SLaszlo Ersek     .write = ich9_rst_cnt_write,
6340e98b436SLaszlo Ersek     .endianness = DEVICE_LITTLE_ENDIAN
6350e98b436SLaszlo Ersek };
6360e98b436SLaszlo Ersek 
637a8c1e3bbSFelipe Franciosi static void ich9_lpc_initfn(Object *obj)
6386f1426abSMichael S. Tsirkin {
639a8c1e3bbSFelipe Franciosi     ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj);
640a8c1e3bbSFelipe Franciosi 
6416f1426abSMichael S. Tsirkin     static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE;
6426f1426abSMichael S. Tsirkin     static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE;
6436f1426abSMichael S. Tsirkin 
64464a7b8deSFelipe Franciosi     object_property_add_uint8_ptr(obj, ACPI_PM_PROP_SCI_INT,
645d2623129SMarkus Armbruster                                   &lpc->sci_gsi, OBJ_PROP_FLAG_READ);
6466f1426abSMichael S. Tsirkin     object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD,
647d2623129SMarkus Armbruster                                   &acpi_enable_cmd, OBJ_PROP_FLAG_READ);
6486f1426abSMichael S. Tsirkin     object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD,
649d2623129SMarkus Armbruster                                   &acpi_disable_cmd, OBJ_PROP_FLAG_READ);
650*eb8f7f91SIgor Mammedov     object_property_add_uint64_ptr(obj, ICH9_LPC_SMI_NEGOTIATED_FEAT_PROP,
651*eb8f7f91SIgor Mammedov                                    &lpc->smi_negotiated_features,
652*eb8f7f91SIgor Mammedov                                    OBJ_PROP_FLAG_READ);
6536f1426abSMichael S. Tsirkin 
65440c2281cSMarkus Armbruster     ich9_pm_add_properties(obj, &lpc->pm);
655d6b38b66SIgor Mammedov }
656d6b38b66SIgor Mammedov 
6573a80ceadSMarkus Armbruster static void ich9_lpc_realize(PCIDevice *d, Error **errp)
6584d00636eSJason Baron {
6594d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
660f999c0deSEfimov Vasily     DeviceState *dev = DEVICE(d);
6614d00636eSJason Baron     ISABus *isa_bus;
6624d00636eSJason Baron 
663d10e5432SMarkus Armbruster     isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(),
664d10e5432SMarkus Armbruster                           errp);
665d10e5432SMarkus Armbruster     if (!isa_bus) {
666d10e5432SMarkus Armbruster         return;
667d10e5432SMarkus Armbruster     }
6684d00636eSJason Baron 
6694d00636eSJason Baron     pci_set_long(d->wmask + ICH9_LPC_PMBASE,
6704d00636eSJason Baron                  ICH9_LPC_PMBASE_BASE_ADDRESS_MASK);
6716d356c8cSPaolo Bonzini     pci_set_byte(d->wmask + ICH9_LPC_PMBASE,
6728f242cb7SPaolo Bonzini                  ICH9_LPC_ACPI_CTRL_ACPI_EN |
6738f242cb7SPaolo Bonzini                  ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK);
6744d00636eSJason Baron 
6757335a95aSCao jin     memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc,
6767335a95aSCao jin                           "lpc-rcrb-mmio", ICH9_CC_SIZE);
6774d00636eSJason Baron 
6784d00636eSJason Baron     lpc->isa_bus = isa_bus;
6794d00636eSJason Baron 
6804d00636eSJason Baron     ich9_cc_init(lpc);
68142d8a3cfSJulien Grall     apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc);
6823f5bc9e8SGerd Hoffmann 
6833f5bc9e8SGerd Hoffmann     lpc->machine_ready.notify = ich9_lpc_machine_ready;
6843f5bc9e8SGerd Hoffmann     qemu_add_machine_init_done_notifier(&lpc->machine_ready);
6853f5bc9e8SGerd Hoffmann 
6861437c94bSPaolo Bonzini     memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc,
6870e98b436SLaszlo Ersek                           "lpc-reset-control", 1);
6880e98b436SLaszlo Ersek     memory_region_add_subregion_overlap(pci_address_space_io(d),
6890e98b436SLaszlo Ersek                                         ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem,
6900e98b436SLaszlo Ersek                                         1);
691f999c0deSEfimov Vasily 
692f999c0deSEfimov Vasily     qdev_init_gpio_out_named(dev, lpc->gsi, ICH9_GPIO_GSI, GSI_NUM_PINS);
693ea5d4250SEfimov Vasily 
694ea5d4250SEfimov Vasily     isa_bus_irqs(isa_bus, lpc->gsi);
6954d00636eSJason Baron }
6964d00636eSJason Baron 
6970e98b436SLaszlo Ersek static bool ich9_rst_cnt_needed(void *opaque)
6980e98b436SLaszlo Ersek {
6990e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
7000e98b436SLaszlo Ersek 
7010e98b436SLaszlo Ersek     return (lpc->rst_cnt != 0);
7020e98b436SLaszlo Ersek }
7030e98b436SLaszlo Ersek 
7040e98b436SLaszlo Ersek static const VMStateDescription vmstate_ich9_rst_cnt = {
7050e98b436SLaszlo Ersek     .name = "ICH9LPC/rst_cnt",
7060e98b436SLaszlo Ersek     .version_id = 1,
7070e98b436SLaszlo Ersek     .minimum_version_id = 1,
7085cd8cadaSJuan Quintela     .needed = ich9_rst_cnt_needed,
7090e98b436SLaszlo Ersek     .fields = (VMStateField[]) {
7100e98b436SLaszlo Ersek         VMSTATE_UINT8(rst_cnt, ICH9LPCState),
7110e98b436SLaszlo Ersek         VMSTATE_END_OF_LIST()
7120e98b436SLaszlo Ersek     }
7130e98b436SLaszlo Ersek };
7140e98b436SLaszlo Ersek 
71550de920bSLaszlo Ersek static bool ich9_smi_feat_needed(void *opaque)
71650de920bSLaszlo Ersek {
71750de920bSLaszlo Ersek     ICH9LPCState *lpc = opaque;
71850de920bSLaszlo Ersek 
71950de920bSLaszlo Ersek     return !buffer_is_zero(lpc->smi_guest_features_le,
72050de920bSLaszlo Ersek                            sizeof lpc->smi_guest_features_le) ||
72150de920bSLaszlo Ersek            lpc->smi_features_ok;
72250de920bSLaszlo Ersek }
72350de920bSLaszlo Ersek 
72450de920bSLaszlo Ersek static const VMStateDescription vmstate_ich9_smi_feat = {
72550de920bSLaszlo Ersek     .name = "ICH9LPC/smi_feat",
72650de920bSLaszlo Ersek     .version_id = 1,
72750de920bSLaszlo Ersek     .minimum_version_id = 1,
72850de920bSLaszlo Ersek     .needed = ich9_smi_feat_needed,
72950de920bSLaszlo Ersek     .fields = (VMStateField[]) {
73050de920bSLaszlo Ersek         VMSTATE_UINT8_ARRAY(smi_guest_features_le, ICH9LPCState,
73150de920bSLaszlo Ersek                             sizeof(uint64_t)),
73250de920bSLaszlo Ersek         VMSTATE_UINT8(smi_features_ok, ICH9LPCState),
73350de920bSLaszlo Ersek         VMSTATE_UINT64(smi_negotiated_features, ICH9LPCState),
73450de920bSLaszlo Ersek         VMSTATE_END_OF_LIST()
73550de920bSLaszlo Ersek     }
73650de920bSLaszlo Ersek };
73750de920bSLaszlo Ersek 
7384d00636eSJason Baron static const VMStateDescription vmstate_ich9_lpc = {
7394d00636eSJason Baron     .name = "ICH9LPC",
7404d00636eSJason Baron     .version_id = 1,
7414d00636eSJason Baron     .minimum_version_id = 1,
7424d00636eSJason Baron     .post_load = ich9_lpc_post_load,
7434d00636eSJason Baron     .fields = (VMStateField[]) {
7444d00636eSJason Baron         VMSTATE_PCI_DEVICE(d, ICH9LPCState),
7454d00636eSJason Baron         VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState),
7464d00636eSJason Baron         VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs),
7474d00636eSJason Baron         VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE),
7484d00636eSJason Baron         VMSTATE_UINT32(sci_level, ICH9LPCState),
7494d00636eSJason Baron         VMSTATE_END_OF_LIST()
7500e98b436SLaszlo Ersek     },
7515cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
7525cd8cadaSJuan Quintela         &vmstate_ich9_rst_cnt,
75350de920bSLaszlo Ersek         &vmstate_ich9_smi_feat,
7545cd8cadaSJuan Quintela         NULL
7554d00636eSJason Baron     }
7564d00636eSJason Baron };
7574d00636eSJason Baron 
7585add35beSPaulo Alcantara static Property ich9_lpc_properties[] = {
7595add35beSPaulo Alcantara     DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, true),
760b8bab8ebSLaszlo Ersek     DEFINE_PROP_BIT64("x-smi-broadcast", ICH9LPCState, smi_host_features,
761b8bab8ebSLaszlo Ersek                       ICH9_LPC_SMI_F_BROADCAST_BIT, true),
76200dc02d2SIgor Mammedov     DEFINE_PROP_BIT64("x-smi-cpu-hotplug", ICH9LPCState, smi_host_features,
76300dc02d2SIgor Mammedov                       ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT, true),
76400dc02d2SIgor Mammedov     DEFINE_PROP_BIT64("x-smi-cpu-hotunplug", ICH9LPCState, smi_host_features,
76500dc02d2SIgor Mammedov                       ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT, false),
7665add35beSPaulo Alcantara     DEFINE_PROP_END_OF_LIST(),
7675add35beSPaulo Alcantara };
7685add35beSPaulo Alcantara 
769eaf23bf7SIgor Mammedov static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
770eaf23bf7SIgor Mammedov {
771eaf23bf7SIgor Mammedov     ICH9LPCState *s = ICH9_LPC_DEVICE(adev);
772eaf23bf7SIgor Mammedov 
773eaf23bf7SIgor Mammedov     acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev);
774eaf23bf7SIgor Mammedov }
775eaf23bf7SIgor Mammedov 
7764d00636eSJason Baron static void ich9_lpc_class_init(ObjectClass *klass, void *data)
7774d00636eSJason Baron {
7784d00636eSJason Baron     DeviceClass *dc = DEVICE_CLASS(klass);
7794d00636eSJason Baron     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
7801f862184SIgor Mammedov     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
78143f50410SIgor Mammedov     AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
7824d00636eSJason Baron 
783125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
7844d00636eSJason Baron     dc->reset = ich9_lpc_reset;
7853a80ceadSMarkus Armbruster     k->realize = ich9_lpc_realize;
7864d00636eSJason Baron     dc->vmsd = &vmstate_ich9_lpc;
7874f67d30bSMarc-André Lureau     device_class_set_props(dc, ich9_lpc_properties);
7884d00636eSJason Baron     k->config_write = ich9_lpc_config_write;
7894d00636eSJason Baron     dc->desc = "ICH9 LPC bridge";
7904d00636eSJason Baron     k->vendor_id = PCI_VENDOR_ID_INTEL;
7914d00636eSJason Baron     k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8;
7924d00636eSJason Baron     k->revision = ICH9_A2_LPC_REVISION;
7934d00636eSJason Baron     k->class_id = PCI_CLASS_BRIDGE_ISA;
794bfa6dfd0SMarkus Armbruster     /*
795bfa6dfd0SMarkus Armbruster      * Reason: part of ICH9 southbridge, needs to be wired up by
796bfa6dfd0SMarkus Armbruster      * pc_q35_init()
797bfa6dfd0SMarkus Armbruster      */
798e90f2a8cSEduardo Habkost     dc->user_creatable = false;
7999040e6dfSWei Yang     hc->pre_plug = ich9_pm_device_pre_plug_cb;
8000058c082SIgor Mammedov     hc->plug = ich9_pm_device_plug_cb;
8010058c082SIgor Mammedov     hc->unplug_request = ich9_pm_device_unplug_request_cb;
8020058c082SIgor Mammedov     hc->unplug = ich9_pm_device_unplug_cb;
80343f50410SIgor Mammedov     adevc->ospm_status = ich9_pm_ospm_status;
804eaf23bf7SIgor Mammedov     adevc->send_event = ich9_send_gpe;
805ac35f13bSIgor Mammedov     adevc->madt_cpu = pc_madt_cpu_entry;
8064d00636eSJason Baron }
8074d00636eSJason Baron 
8084d00636eSJason Baron static const TypeInfo ich9_lpc_info = {
8094d00636eSJason Baron     .name       = TYPE_ICH9_LPC_DEVICE,
8104d00636eSJason Baron     .parent     = TYPE_PCI_DEVICE,
8110fc8289aSEduardo Habkost     .instance_size = sizeof(ICH9LPCState),
812d6b38b66SIgor Mammedov     .instance_init = ich9_lpc_initfn,
8134d00636eSJason Baron     .class_init  = ich9_lpc_class_init,
8141f862184SIgor Mammedov     .interfaces = (InterfaceInfo[]) {
8151f862184SIgor Mammedov         { TYPE_HOTPLUG_HANDLER },
81643f50410SIgor Mammedov         { TYPE_ACPI_DEVICE_IF },
817fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
8181f862184SIgor Mammedov         { }
8191f862184SIgor Mammedov     }
8204d00636eSJason Baron };
8214d00636eSJason Baron 
8224d00636eSJason Baron static void ich9_lpc_register(void)
8234d00636eSJason Baron {
8244d00636eSJason Baron     type_register_static(&ich9_lpc_info);
8254d00636eSJason Baron }
8264d00636eSJason Baron 
8274d00636eSJason Baron type_init(ich9_lpc_register);
828