14d00636eSJason Baron /* 26f918e40SJason Baron * QEMU ICH9 Emulation 36f918e40SJason Baron * 44d00636eSJason Baron * Copyright (c) 2006 Fabrice Bellard 56f918e40SJason Baron * Copyright (c) 2009, 2010, 2011 66f918e40SJason Baron * Isaku Yamahata <yamahata at valinux co jp> 76f918e40SJason Baron * VA Linux Systems Japan K.K. 86f918e40SJason Baron * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> 96f918e40SJason Baron * 10ef9f7b58SGonglei * This is based on piix.c, but heavily modified. 114d00636eSJason Baron * 124d00636eSJason Baron * Permission is hereby granted, free of charge, to any person obtaining a copy 134d00636eSJason Baron * of this software and associated documentation files (the "Software"), to deal 144d00636eSJason Baron * in the Software without restriction, including without limitation the rights 154d00636eSJason Baron * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 164d00636eSJason Baron * copies of the Software, and to permit persons to whom the Software is 174d00636eSJason Baron * furnished to do so, subject to the following conditions: 184d00636eSJason Baron * 194d00636eSJason Baron * The above copyright notice and this permission notice shall be included in 204d00636eSJason Baron * all copies or substantial portions of the Software. 214d00636eSJason Baron * 224d00636eSJason Baron * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 234d00636eSJason Baron * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 244d00636eSJason Baron * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 254d00636eSJason Baron * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 264d00636eSJason Baron * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 274d00636eSJason Baron * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 284d00636eSJason Baron * THE SOFTWARE. 294d00636eSJason Baron */ 30b6a0aa05SPeter Maydell #include "qemu/osdep.h" 314d00636eSJason Baron #include "qemu-common.h" 324771d756SPaolo Bonzini #include "cpu.h" 3383c9f4caSPaolo Bonzini #include "hw/hw.h" 346f1426abSMichael S. Tsirkin #include "qapi/visitor.h" 351de7afc9SPaolo Bonzini #include "qemu/range.h" 360d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 3783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 380d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 390d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 400d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h" 4183c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 4283c9f4caSPaolo Bonzini #include "hw/pci/pcie_host.h" 4383c9f4caSPaolo Bonzini #include "hw/pci/pci_bridge.h" 440d09e41aSPaolo Bonzini #include "hw/i386/ich9.h" 450d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 460d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h" 4783c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h" 48022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 499c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 507d0c99a9SPaolo Bonzini #include "qom/cpu.h" 5150de920bSLaszlo Ersek #include "hw/nvram/fw_cfg.h" 5250de920bSLaszlo Ersek #include "qemu/cutils.h" 534d00636eSJason Baron 544d00636eSJason Baron /*****************************************************************************/ 554d00636eSJason Baron /* ICH9 LPC PCI to ISA bridge */ 564d00636eSJason Baron 574d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev); 584d00636eSJason Baron 594d00636eSJason Baron /* chipset configuration register 604d00636eSJason Baron * to access chipset configuration registers, pci_[sg]et_{byte, word, long} 614d00636eSJason Baron * are used. 624d00636eSJason Baron * Although it's not pci configuration space, it's little endian as Intel. 634d00636eSJason Baron */ 644d00636eSJason Baron 654d00636eSJason Baron static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir) 664d00636eSJason Baron { 674d00636eSJason Baron int intx; 684d00636eSJason Baron for (intx = 0; intx < PCI_NUM_PINS; intx++) { 694d00636eSJason Baron irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK; 704d00636eSJason Baron } 714d00636eSJason Baron } 724d00636eSJason Baron 734d00636eSJason Baron static void ich9_cc_update(ICH9LPCState *lpc) 744d00636eSJason Baron { 754d00636eSJason Baron int slot; 764d00636eSJason Baron int pci_intx; 774d00636eSJason Baron 784d00636eSJason Baron const int reg_offsets[] = { 794d00636eSJason Baron ICH9_CC_D25IR, 804d00636eSJason Baron ICH9_CC_D26IR, 814d00636eSJason Baron ICH9_CC_D27IR, 824d00636eSJason Baron ICH9_CC_D28IR, 834d00636eSJason Baron ICH9_CC_D29IR, 844d00636eSJason Baron ICH9_CC_D30IR, 854d00636eSJason Baron ICH9_CC_D31IR, 864d00636eSJason Baron }; 874d00636eSJason Baron const int *offset; 884d00636eSJason Baron 894d00636eSJason Baron /* D{25 - 31}IR, but D30IR is read only to 0. */ 904d00636eSJason Baron for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) { 914d00636eSJason Baron if (slot == 30) { 924d00636eSJason Baron continue; 934d00636eSJason Baron } 944d00636eSJason Baron ich9_cc_update_ir(lpc->irr[slot], 954d00636eSJason Baron pci_get_word(lpc->chip_config + *offset)); 964d00636eSJason Baron } 974d00636eSJason Baron 984d00636eSJason Baron /* 994d00636eSJason Baron * D30: DMI2PCI bridge 1000668a06bSCao jin * It is arbitrarily decided how INTx lines of PCI devices behind 1010668a06bSCao jin * the bridge are connected to pirq lines. Our choice is PIRQ[E-H]. 1024d00636eSJason Baron * INT[A-D] are connected to PIRQ[E-H] 1034d00636eSJason Baron */ 1044d00636eSJason Baron for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) { 1054d00636eSJason Baron lpc->irr[30][pci_intx] = pci_intx + 4; 1064d00636eSJason Baron } 1074d00636eSJason Baron } 1084d00636eSJason Baron 1094d00636eSJason Baron static void ich9_cc_init(ICH9LPCState *lpc) 1104d00636eSJason Baron { 1114d00636eSJason Baron int slot; 1124d00636eSJason Baron int intx; 1134d00636eSJason Baron 1144d00636eSJason Baron /* the default irq routing is arbitrary as long as it matches with 1154d00636eSJason Baron * acpi irq routing table. 1164d00636eSJason Baron * The one that is incompatible with piix_pci(= bochs) one is 1174d00636eSJason Baron * intentionally chosen to let the users know that the different 1184d00636eSJason Baron * board is used. 1194d00636eSJason Baron * 1204d00636eSJason Baron * int[A-D] -> pirq[E-F] 1214d00636eSJason Baron * avoid pirq A-D because they are used for pci express port 1224d00636eSJason Baron */ 1234d00636eSJason Baron for (slot = 0; slot < PCI_SLOT_MAX; slot++) { 1244d00636eSJason Baron for (intx = 0; intx < PCI_NUM_PINS; intx++) { 1254d00636eSJason Baron lpc->irr[slot][intx] = (slot + intx) % 4 + 4; 1264d00636eSJason Baron } 1274d00636eSJason Baron } 1284d00636eSJason Baron ich9_cc_update(lpc); 1294d00636eSJason Baron } 1304d00636eSJason Baron 1314d00636eSJason Baron static void ich9_cc_reset(ICH9LPCState *lpc) 1324d00636eSJason Baron { 1334d00636eSJason Baron uint8_t *c = lpc->chip_config; 1344d00636eSJason Baron 1354d00636eSJason Baron memset(lpc->chip_config, 0, sizeof(lpc->chip_config)); 1364d00636eSJason Baron 1374d00636eSJason Baron pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT); 1384d00636eSJason Baron pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT); 1394d00636eSJason Baron pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT); 1404d00636eSJason Baron pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT); 1414d00636eSJason Baron pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT); 1424d00636eSJason Baron pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT); 1434d00636eSJason Baron pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT); 14492055797SPaulo Alcantara pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT); 1454d00636eSJason Baron 1464d00636eSJason Baron ich9_cc_update(lpc); 1474d00636eSJason Baron } 1484d00636eSJason Baron 1494d00636eSJason Baron static void ich9_cc_addr_len(uint64_t *addr, unsigned *len) 1504d00636eSJason Baron { 1514d00636eSJason Baron *addr &= ICH9_CC_ADDR_MASK; 1524d00636eSJason Baron if (*addr + *len >= ICH9_CC_SIZE) { 1534d00636eSJason Baron *len = ICH9_CC_SIZE - *addr; 1544d00636eSJason Baron } 1554d00636eSJason Baron } 1564d00636eSJason Baron 1574d00636eSJason Baron /* val: little endian */ 1584d00636eSJason Baron static void ich9_cc_write(void *opaque, hwaddr addr, 1594d00636eSJason Baron uint64_t val, unsigned len) 1604d00636eSJason Baron { 1614d00636eSJason Baron ICH9LPCState *lpc = (ICH9LPCState *)opaque; 1624d00636eSJason Baron 1634d00636eSJason Baron ich9_cc_addr_len(&addr, &len); 1644d00636eSJason Baron memcpy(lpc->chip_config + addr, &val, len); 16591c3f2f0SJason Baron pci_bus_fire_intx_routing_notifier(lpc->d.bus); 1664d00636eSJason Baron ich9_cc_update(lpc); 1674d00636eSJason Baron } 1684d00636eSJason Baron 1694d00636eSJason Baron /* return value: little endian */ 1704d00636eSJason Baron static uint64_t ich9_cc_read(void *opaque, hwaddr addr, 1714d00636eSJason Baron unsigned len) 1724d00636eSJason Baron { 1734d00636eSJason Baron ICH9LPCState *lpc = (ICH9LPCState *)opaque; 1744d00636eSJason Baron 1754d00636eSJason Baron uint32_t val = 0; 1764d00636eSJason Baron ich9_cc_addr_len(&addr, &len); 1774d00636eSJason Baron memcpy(&val, lpc->chip_config + addr, len); 1784d00636eSJason Baron return val; 1794d00636eSJason Baron } 1804d00636eSJason Baron 1814d00636eSJason Baron /* IRQ routing */ 1824d00636eSJason Baron /* */ 1834d00636eSJason Baron static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis) 1844d00636eSJason Baron { 1854d00636eSJason Baron *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK; 1864d00636eSJason Baron *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN; 1874d00636eSJason Baron } 1884d00636eSJason Baron 1894d00636eSJason Baron static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num, 1904d00636eSJason Baron int *pic_irq, int *pic_dis) 1914d00636eSJason Baron { 1924d00636eSJason Baron switch (pirq_num) { 1934d00636eSJason Baron case 0 ... 3: /* A-D */ 1944d00636eSJason Baron ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num], 1954d00636eSJason Baron pic_irq, pic_dis); 1964d00636eSJason Baron return; 1974d00636eSJason Baron case 4 ... 7: /* E-H */ 1984d00636eSJason Baron ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)], 1994d00636eSJason Baron pic_irq, pic_dis); 2004d00636eSJason Baron return; 2014d00636eSJason Baron default: 2024d00636eSJason Baron break; 2034d00636eSJason Baron } 2044d00636eSJason Baron abort(); 2054d00636eSJason Baron } 2064d00636eSJason Baron 207a94dd6a9SPaolo Bonzini /* gsi: i8259+ioapic irq 0-15, otherwise assert */ 208a94dd6a9SPaolo Bonzini static void ich9_lpc_update_pic(ICH9LPCState *lpc, int gsi) 2094d00636eSJason Baron { 2104d00636eSJason Baron int i, pic_level; 2114d00636eSJason Baron 212a94dd6a9SPaolo Bonzini assert(gsi < ICH9_LPC_PIC_NUM_PINS); 213a94dd6a9SPaolo Bonzini 2144d00636eSJason Baron /* The pic level is the logical OR of all the PCI irqs mapped to it */ 2154d00636eSJason Baron pic_level = 0; 2164d00636eSJason Baron for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) { 2174d00636eSJason Baron int tmp_irq; 2184d00636eSJason Baron int tmp_dis; 2194d00636eSJason Baron ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis); 220a94dd6a9SPaolo Bonzini if (!tmp_dis && tmp_irq == gsi) { 2214d00636eSJason Baron pic_level |= pci_bus_get_irq_level(lpc->d.bus, i); 2224d00636eSJason Baron } 2234d00636eSJason Baron } 2248f242cb7SPaolo Bonzini if (gsi == lpc->sci_gsi) { 2254d00636eSJason Baron pic_level |= lpc->sci_level; 2264d00636eSJason Baron } 2274d00636eSJason Baron 22835a6b23cSPaolo Bonzini qemu_set_irq(lpc->gsi[gsi], pic_level); 2294d00636eSJason Baron } 2304d00636eSJason Baron 2314d00636eSJason Baron /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */ 2324d00636eSJason Baron static int ich9_pirq_to_gsi(int pirq) 2334d00636eSJason Baron { 2344d00636eSJason Baron return pirq + ICH9_LPC_PIC_NUM_PINS; 2354d00636eSJason Baron } 2364d00636eSJason Baron 2374d00636eSJason Baron static int ich9_gsi_to_pirq(int gsi) 2384d00636eSJason Baron { 2394d00636eSJason Baron return gsi - ICH9_LPC_PIC_NUM_PINS; 2404d00636eSJason Baron } 2414d00636eSJason Baron 242a94dd6a9SPaolo Bonzini /* gsi: ioapic irq 16-23, otherwise assert */ 2434d00636eSJason Baron static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi) 2444d00636eSJason Baron { 245243b9511SJan Kiszka int level = 0; 2464d00636eSJason Baron 247a94dd6a9SPaolo Bonzini assert(gsi >= ICH9_LPC_PIC_NUM_PINS); 248a94dd6a9SPaolo Bonzini 249243b9511SJan Kiszka level |= pci_bus_get_irq_level(lpc->d.bus, ich9_gsi_to_pirq(gsi)); 2508f242cb7SPaolo Bonzini if (gsi == lpc->sci_gsi) { 2514d00636eSJason Baron level |= lpc->sci_level; 2524d00636eSJason Baron } 2534d00636eSJason Baron 25435a6b23cSPaolo Bonzini qemu_set_irq(lpc->gsi[gsi], level); 2554d00636eSJason Baron } 2564d00636eSJason Baron 2574d00636eSJason Baron void ich9_lpc_set_irq(void *opaque, int pirq, int level) 2584d00636eSJason Baron { 2594d00636eSJason Baron ICH9LPCState *lpc = opaque; 260a94dd6a9SPaolo Bonzini int pic_irq, pic_dis; 2614d00636eSJason Baron 2624d00636eSJason Baron assert(0 <= pirq); 2634d00636eSJason Baron assert(pirq < ICH9_LPC_NB_PIRQS); 2644d00636eSJason Baron 2654d00636eSJason Baron ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq)); 266a94dd6a9SPaolo Bonzini ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis); 267a94dd6a9SPaolo Bonzini ich9_lpc_update_pic(lpc, pic_irq); 2684d00636eSJason Baron } 2694d00636eSJason Baron 2704d00636eSJason Baron /* return the pirq number (PIRQ[A-H]:0-7) corresponding to 2714d00636eSJason Baron * a given device irq pin. 2724d00636eSJason Baron */ 2734d00636eSJason Baron int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx) 2744d00636eSJason Baron { 2754d00636eSJason Baron BusState *bus = qdev_get_parent_bus(&pci_dev->qdev); 2764d00636eSJason Baron PCIBus *pci_bus = PCI_BUS(bus); 2774d00636eSJason Baron PCIDevice *lpc_pdev = 2784d00636eSJason Baron pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)]; 2794d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev); 2804d00636eSJason Baron 2814d00636eSJason Baron return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx]; 2824d00636eSJason Baron } 2834d00636eSJason Baron 28491c3f2f0SJason Baron PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin) 28591c3f2f0SJason Baron { 28691c3f2f0SJason Baron ICH9LPCState *lpc = opaque; 28791c3f2f0SJason Baron PCIINTxRoute route; 28891c3f2f0SJason Baron int pic_irq; 28991c3f2f0SJason Baron int pic_dis; 29091c3f2f0SJason Baron 29191c3f2f0SJason Baron assert(0 <= pirq_pin); 29291c3f2f0SJason Baron assert(pirq_pin < ICH9_LPC_NB_PIRQS); 29391c3f2f0SJason Baron 29491c3f2f0SJason Baron route.mode = PCI_INTX_ENABLED; 29591c3f2f0SJason Baron ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis); 29691c3f2f0SJason Baron if (!pic_dis) { 29791c3f2f0SJason Baron if (pic_irq < ICH9_LPC_PIC_NUM_PINS) { 29891c3f2f0SJason Baron route.irq = pic_irq; 29991c3f2f0SJason Baron } else { 30091c3f2f0SJason Baron route.mode = PCI_INTX_DISABLED; 30191c3f2f0SJason Baron route.irq = -1; 30291c3f2f0SJason Baron } 30391c3f2f0SJason Baron } else { 30491c3f2f0SJason Baron route.irq = ich9_pirq_to_gsi(pirq_pin); 30591c3f2f0SJason Baron } 30691c3f2f0SJason Baron 30791c3f2f0SJason Baron return route; 30891c3f2f0SJason Baron } 30991c3f2f0SJason Baron 31092055797SPaulo Alcantara void ich9_generate_smi(void) 31192055797SPaulo Alcantara { 31292055797SPaulo Alcantara cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI); 31392055797SPaulo Alcantara } 31492055797SPaulo Alcantara 3154d00636eSJason Baron static int ich9_lpc_sci_irq(ICH9LPCState *lpc) 3164d00636eSJason Baron { 3174d00636eSJason Baron switch (lpc->d.config[ICH9_LPC_ACPI_CTRL] & 3184d00636eSJason Baron ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK) { 3194d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_9: 3204d00636eSJason Baron return 9; 3214d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_10: 3224d00636eSJason Baron return 10; 3234d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_11: 3244d00636eSJason Baron return 11; 3254d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_20: 3264d00636eSJason Baron return 20; 3274d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_21: 3284d00636eSJason Baron return 21; 3294d00636eSJason Baron default: 3304d00636eSJason Baron /* reserved */ 3314d00636eSJason Baron break; 3324d00636eSJason Baron } 3334d00636eSJason Baron return -1; 3344d00636eSJason Baron } 3354d00636eSJason Baron 3364d00636eSJason Baron static void ich9_set_sci(void *opaque, int irq_num, int level) 3374d00636eSJason Baron { 3384d00636eSJason Baron ICH9LPCState *lpc = opaque; 3394d00636eSJason Baron int irq; 3404d00636eSJason Baron 3414d00636eSJason Baron assert(irq_num == 0); 3424d00636eSJason Baron level = !!level; 3434d00636eSJason Baron if (level == lpc->sci_level) { 3444d00636eSJason Baron return; 3454d00636eSJason Baron } 3464d00636eSJason Baron lpc->sci_level = level; 3474d00636eSJason Baron 3488f242cb7SPaolo Bonzini irq = lpc->sci_gsi; 3494d00636eSJason Baron if (irq < 0) { 3504d00636eSJason Baron return; 3514d00636eSJason Baron } 3524d00636eSJason Baron 353a94dd6a9SPaolo Bonzini if (irq >= ICH9_LPC_PIC_NUM_PINS) { 3544d00636eSJason Baron ich9_lpc_update_apic(lpc, irq); 355a94dd6a9SPaolo Bonzini } else { 3564d00636eSJason Baron ich9_lpc_update_pic(lpc, irq); 3574d00636eSJason Baron } 3584d00636eSJason Baron } 3594d00636eSJason Baron 36050de920bSLaszlo Ersek static void smi_features_ok_callback(void *opaque) 36150de920bSLaszlo Ersek { 36250de920bSLaszlo Ersek ICH9LPCState *lpc = opaque; 36350de920bSLaszlo Ersek uint64_t guest_features; 36450de920bSLaszlo Ersek 36550de920bSLaszlo Ersek if (lpc->smi_features_ok) { 36650de920bSLaszlo Ersek /* negotiation already complete, features locked */ 36750de920bSLaszlo Ersek return; 36850de920bSLaszlo Ersek } 36950de920bSLaszlo Ersek 37050de920bSLaszlo Ersek memcpy(&guest_features, lpc->smi_guest_features_le, sizeof guest_features); 37150de920bSLaszlo Ersek le64_to_cpus(&guest_features); 37250de920bSLaszlo Ersek if (guest_features & ~lpc->smi_host_features) { 37350de920bSLaszlo Ersek /* guest requests invalid features, leave @features_ok at zero */ 37450de920bSLaszlo Ersek return; 37550de920bSLaszlo Ersek } 37650de920bSLaszlo Ersek 37750de920bSLaszlo Ersek /* valid feature subset requested, lock it down, report success */ 37850de920bSLaszlo Ersek lpc->smi_negotiated_features = guest_features; 37950de920bSLaszlo Ersek lpc->smi_features_ok = 1; 38050de920bSLaszlo Ersek } 38150de920bSLaszlo Ersek 38218d6abaeSEduardo Habkost void ich9_lpc_pm_init(PCIDevice *lpc_pci, bool smm_enabled) 3834d00636eSJason Baron { 3844d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pci); 385fba72476SPaolo Bonzini qemu_irq sci_irq; 38650de920bSLaszlo Ersek FWCfgState *fw_cfg = fw_cfg_find(); 3874d00636eSJason Baron 388fba72476SPaolo Bonzini sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0); 38918d6abaeSEduardo Habkost ich9_pm_init(lpc_pci, &lpc->pm, smm_enabled, sci_irq); 39050de920bSLaszlo Ersek 39150de920bSLaszlo Ersek if (lpc->smi_host_features && fw_cfg) { 39250de920bSLaszlo Ersek uint64_t host_features_le; 39350de920bSLaszlo Ersek 39450de920bSLaszlo Ersek host_features_le = cpu_to_le64(lpc->smi_host_features); 39550de920bSLaszlo Ersek memcpy(lpc->smi_host_features_le, &host_features_le, 39650de920bSLaszlo Ersek sizeof host_features_le); 39750de920bSLaszlo Ersek fw_cfg_add_file(fw_cfg, "etc/smi/supported-features", 39850de920bSLaszlo Ersek lpc->smi_host_features_le, 39950de920bSLaszlo Ersek sizeof lpc->smi_host_features_le); 40050de920bSLaszlo Ersek 40150de920bSLaszlo Ersek /* The other two guest-visible fields are cleared on device reset, we 40250de920bSLaszlo Ersek * just link them into fw_cfg here. 40350de920bSLaszlo Ersek */ 40450de920bSLaszlo Ersek fw_cfg_add_file_callback(fw_cfg, "etc/smi/requested-features", 40550de920bSLaszlo Ersek NULL, NULL, 40650de920bSLaszlo Ersek lpc->smi_guest_features_le, 40750de920bSLaszlo Ersek sizeof lpc->smi_guest_features_le, 40850de920bSLaszlo Ersek false); 40950de920bSLaszlo Ersek fw_cfg_add_file_callback(fw_cfg, "etc/smi/features-ok", 41050de920bSLaszlo Ersek smi_features_ok_callback, lpc, 41150de920bSLaszlo Ersek &lpc->smi_features_ok, 41250de920bSLaszlo Ersek sizeof lpc->smi_features_ok, 41350de920bSLaszlo Ersek true); 41450de920bSLaszlo Ersek } 41550de920bSLaszlo Ersek 4164d00636eSJason Baron ich9_lpc_reset(&lpc->d.qdev); 4174d00636eSJason Baron } 4184d00636eSJason Baron 4194d00636eSJason Baron /* APM */ 4204d00636eSJason Baron 4214d00636eSJason Baron static void ich9_apm_ctrl_changed(uint32_t val, void *arg) 4224d00636eSJason Baron { 4234d00636eSJason Baron ICH9LPCState *lpc = arg; 4244d00636eSJason Baron 4254d00636eSJason Baron /* ACPI specs 3.0, 4.7.2.5 */ 4264d00636eSJason Baron acpi_pm1_cnt_update(&lpc->pm.acpi_regs, 4274d00636eSJason Baron val == ICH9_APM_ACPI_ENABLE, 4284d00636eSJason Baron val == ICH9_APM_ACPI_DISABLE); 429afd6895bSPaolo Bonzini if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) { 430afd6895bSPaolo Bonzini return; 431afd6895bSPaolo Bonzini } 4324d00636eSJason Baron 4334d00636eSJason Baron /* SMI_EN = PMBASE + 30. SMI control and enable register */ 4344d00636eSJason Baron if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) { 4355ce45c7aSLaszlo Ersek if (lpc->smi_negotiated_features & 4365ce45c7aSLaszlo Ersek (UINT64_C(1) << ICH9_LPC_SMI_F_BROADCAST_BIT)) { 4375ce45c7aSLaszlo Ersek CPUState *cs; 4385ce45c7aSLaszlo Ersek CPU_FOREACH(cs) { 4395ce45c7aSLaszlo Ersek cpu_interrupt(cs, CPU_INTERRUPT_SMI); 4405ce45c7aSLaszlo Ersek } 4415ce45c7aSLaszlo Ersek } else { 4423c23402dSLaszlo Ersek cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI); 4434d00636eSJason Baron } 4444d00636eSJason Baron } 4455ce45c7aSLaszlo Ersek } 4464d00636eSJason Baron 4474d00636eSJason Baron /* config:PMBASE */ 4484d00636eSJason Baron static void 4496d356c8cSPaolo Bonzini ich9_lpc_pmbase_sci_update(ICH9LPCState *lpc) 4504d00636eSJason Baron { 4514d00636eSJason Baron uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE); 4526d356c8cSPaolo Bonzini uint8_t acpi_cntl = pci_get_long(lpc->d.config + ICH9_LPC_ACPI_CTRL); 4538f242cb7SPaolo Bonzini uint8_t new_gsi; 4546d356c8cSPaolo Bonzini 4556d356c8cSPaolo Bonzini if (acpi_cntl & ICH9_LPC_ACPI_CTRL_ACPI_EN) { 4564d00636eSJason Baron pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK; 4576d356c8cSPaolo Bonzini } else { 4586d356c8cSPaolo Bonzini pm_io_base = 0; 4596d356c8cSPaolo Bonzini } 4604d00636eSJason Baron 4614d00636eSJason Baron ich9_pm_iospace_update(&lpc->pm, pm_io_base); 4628f242cb7SPaolo Bonzini 4638f242cb7SPaolo Bonzini new_gsi = ich9_lpc_sci_irq(lpc); 4648f242cb7SPaolo Bonzini if (lpc->sci_level && new_gsi != lpc->sci_gsi) { 4658f242cb7SPaolo Bonzini qemu_set_irq(lpc->pm.irq, 0); 4668f242cb7SPaolo Bonzini lpc->sci_gsi = new_gsi; 4678f242cb7SPaolo Bonzini qemu_set_irq(lpc->pm.irq, 1); 4688f242cb7SPaolo Bonzini } 4698f242cb7SPaolo Bonzini lpc->sci_gsi = new_gsi; 4704d00636eSJason Baron } 4714d00636eSJason Baron 4727335a95aSCao jin /* config:RCBA */ 4737335a95aSCao jin static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old) 4744d00636eSJason Baron { 4757335a95aSCao jin uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA); 4764d00636eSJason Baron 4777335a95aSCao jin if (rcba_old & ICH9_LPC_RCBA_EN) { 4787335a95aSCao jin memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem); 4794d00636eSJason Baron } 4807335a95aSCao jin if (rcba & ICH9_LPC_RCBA_EN) { 4814d00636eSJason Baron memory_region_add_subregion_overlap(get_system_memory(), 4827335a95aSCao jin rcba & ICH9_LPC_RCBA_BA_MASK, 4837335a95aSCao jin &lpc->rcrb_mem, 1); 4844d00636eSJason Baron } 4854d00636eSJason Baron } 4864d00636eSJason Baron 48711e66a15SGerd Hoffmann /* config:GEN_PMCON* */ 48811e66a15SGerd Hoffmann static void 48911e66a15SGerd Hoffmann ich9_lpc_pmcon_update(ICH9LPCState *lpc) 49011e66a15SGerd Hoffmann { 49111e66a15SGerd Hoffmann uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1); 49211e66a15SGerd Hoffmann uint16_t wmask; 49311e66a15SGerd Hoffmann 49411e66a15SGerd Hoffmann if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) { 49511e66a15SGerd Hoffmann wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1); 49611e66a15SGerd Hoffmann wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK; 49711e66a15SGerd Hoffmann pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask); 49811e66a15SGerd Hoffmann lpc->pm.smi_en_wmask &= ~1; 49911e66a15SGerd Hoffmann } 50011e66a15SGerd Hoffmann } 50111e66a15SGerd Hoffmann 5024d00636eSJason Baron static int ich9_lpc_post_load(void *opaque, int version_id) 5034d00636eSJason Baron { 5044d00636eSJason Baron ICH9LPCState *lpc = opaque; 5054d00636eSJason Baron 5068f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc); 5077335a95aSCao jin ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */); 50811e66a15SGerd Hoffmann ich9_lpc_pmcon_update(lpc); 5094d00636eSJason Baron return 0; 5104d00636eSJason Baron } 5114d00636eSJason Baron 5124d00636eSJason Baron static void ich9_lpc_config_write(PCIDevice *d, 5134d00636eSJason Baron uint32_t addr, uint32_t val, int len) 5144d00636eSJason Baron { 5154d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 5167335a95aSCao jin uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA); 5174d00636eSJason Baron 5184d00636eSJason Baron pci_default_write_config(d, addr, val, len); 5196d356c8cSPaolo Bonzini if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4) || 5206d356c8cSPaolo Bonzini ranges_overlap(addr, len, ICH9_LPC_ACPI_CTRL, 1)) { 5218f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc); 5224d00636eSJason Baron } 5234d00636eSJason Baron if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) { 5247335a95aSCao jin ich9_lpc_rcba_update(lpc, rcba_old); 5254d00636eSJason Baron } 52691c3f2f0SJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) { 52791c3f2f0SJason Baron pci_bus_fire_intx_routing_notifier(lpc->d.bus); 52891c3f2f0SJason Baron } 52991c3f2f0SJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) { 53091c3f2f0SJason Baron pci_bus_fire_intx_routing_notifier(lpc->d.bus); 53191c3f2f0SJason Baron } 53211e66a15SGerd Hoffmann if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) { 53311e66a15SGerd Hoffmann ich9_lpc_pmcon_update(lpc); 53411e66a15SGerd Hoffmann } 5354d00636eSJason Baron } 5364d00636eSJason Baron 5374d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev) 5384d00636eSJason Baron { 5394d00636eSJason Baron PCIDevice *d = PCI_DEVICE(qdev); 5404d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 5417335a95aSCao jin uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA); 5424d00636eSJason Baron int i; 5434d00636eSJason Baron 5444d00636eSJason Baron for (i = 0; i < 4; i++) { 5454d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i, 5464d00636eSJason Baron ICH9_LPC_PIRQ_ROUT_DEFAULT); 5474d00636eSJason Baron } 5484d00636eSJason Baron for (i = 0; i < 4; i++) { 5494d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i, 5504d00636eSJason Baron ICH9_LPC_PIRQ_ROUT_DEFAULT); 5514d00636eSJason Baron } 5524d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT); 5534d00636eSJason Baron 5544d00636eSJason Baron pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT); 5554d00636eSJason Baron pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT); 5564d00636eSJason Baron 5574d00636eSJason Baron ich9_cc_reset(lpc); 5584d00636eSJason Baron 5598f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc); 5607335a95aSCao jin ich9_lpc_rcba_update(lpc, rcba_old); 5614d00636eSJason Baron 5624d00636eSJason Baron lpc->sci_level = 0; 5630e98b436SLaszlo Ersek lpc->rst_cnt = 0; 56450de920bSLaszlo Ersek 56550de920bSLaszlo Ersek memset(lpc->smi_guest_features_le, 0, sizeof lpc->smi_guest_features_le); 56650de920bSLaszlo Ersek lpc->smi_features_ok = 0; 56750de920bSLaszlo Ersek lpc->smi_negotiated_features = 0; 5684d00636eSJason Baron } 5694d00636eSJason Baron 5707335a95aSCao jin /* root complex register block is mapped into memory space */ 5717335a95aSCao jin static const MemoryRegionOps rcrb_mmio_ops = { 5724d00636eSJason Baron .read = ich9_cc_read, 5734d00636eSJason Baron .write = ich9_cc_write, 5744d00636eSJason Baron .endianness = DEVICE_LITTLE_ENDIAN, 5754d00636eSJason Baron }; 5764d00636eSJason Baron 5773f5bc9e8SGerd Hoffmann static void ich9_lpc_machine_ready(Notifier *n, void *opaque) 5783f5bc9e8SGerd Hoffmann { 5793f5bc9e8SGerd Hoffmann ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready); 580b6f32962SJan Kiszka MemoryRegion *io_as = pci_address_space_io(&s->d); 5813f5bc9e8SGerd Hoffmann uint8_t *pci_conf; 5823f5bc9e8SGerd Hoffmann 5833f5bc9e8SGerd Hoffmann pci_conf = s->d.config; 5843ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x3f8)) { 5853f5bc9e8SGerd Hoffmann /* com1 */ 5863f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x01; 5873f5bc9e8SGerd Hoffmann } 5883ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x2f8)) { 5893f5bc9e8SGerd Hoffmann /* com2 */ 5903f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x02; 5913f5bc9e8SGerd Hoffmann } 5923ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x378)) { 5933f5bc9e8SGerd Hoffmann /* lpt */ 5943f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x04; 5953f5bc9e8SGerd Hoffmann } 596557772f2SMarcel Apfelbaum if (memory_region_present(io_as, 0x3f2)) { 5973f5bc9e8SGerd Hoffmann /* floppy */ 5983f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x08; 5993f5bc9e8SGerd Hoffmann } 6003f5bc9e8SGerd Hoffmann } 6013f5bc9e8SGerd Hoffmann 6020e98b436SLaszlo Ersek /* reset control */ 6030e98b436SLaszlo Ersek static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val, 6040e98b436SLaszlo Ersek unsigned len) 6050e98b436SLaszlo Ersek { 6060e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 6070e98b436SLaszlo Ersek 6080e98b436SLaszlo Ersek if (val & 4) { 609*cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 6100e98b436SLaszlo Ersek return; 6110e98b436SLaszlo Ersek } 6120e98b436SLaszlo Ersek lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */ 6130e98b436SLaszlo Ersek } 6140e98b436SLaszlo Ersek 6150e98b436SLaszlo Ersek static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len) 6160e98b436SLaszlo Ersek { 6170e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 6180e98b436SLaszlo Ersek 6190e98b436SLaszlo Ersek return lpc->rst_cnt; 6200e98b436SLaszlo Ersek } 6210e98b436SLaszlo Ersek 6220e98b436SLaszlo Ersek static const MemoryRegionOps ich9_rst_cnt_ops = { 6230e98b436SLaszlo Ersek .read = ich9_rst_cnt_read, 6240e98b436SLaszlo Ersek .write = ich9_rst_cnt_write, 6250e98b436SLaszlo Ersek .endianness = DEVICE_LITTLE_ENDIAN 6260e98b436SLaszlo Ersek }; 6270e98b436SLaszlo Ersek 6286f1426abSMichael S. Tsirkin Object *ich9_lpc_find(void) 6296f1426abSMichael S. Tsirkin { 6306f1426abSMichael S. Tsirkin bool ambig; 6316f1426abSMichael S. Tsirkin Object *o = object_resolve_path_type("", TYPE_ICH9_LPC_DEVICE, &ambig); 6326f1426abSMichael S. Tsirkin 6336f1426abSMichael S. Tsirkin if (ambig) { 6346f1426abSMichael S. Tsirkin return NULL; 6356f1426abSMichael S. Tsirkin } 6366f1426abSMichael S. Tsirkin return o; 6376f1426abSMichael S. Tsirkin } 6386f1426abSMichael S. Tsirkin 639d7bce999SEric Blake static void ich9_lpc_get_sci_int(Object *obj, Visitor *v, const char *name, 640d7bce999SEric Blake void *opaque, Error **errp) 6416f1426abSMichael S. Tsirkin { 6426f1426abSMichael S. Tsirkin ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj); 6438f242cb7SPaolo Bonzini uint32_t value = lpc->sci_gsi; 6446f1426abSMichael S. Tsirkin 64551e72bc1SEric Blake visit_type_uint32(v, name, &value, errp); 6466f1426abSMichael S. Tsirkin } 6476f1426abSMichael S. Tsirkin 6486f1426abSMichael S. Tsirkin static void ich9_lpc_add_properties(ICH9LPCState *lpc) 6496f1426abSMichael S. Tsirkin { 6506f1426abSMichael S. Tsirkin static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE; 6516f1426abSMichael S. Tsirkin static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE; 6526f1426abSMichael S. Tsirkin 6536f1426abSMichael S. Tsirkin object_property_add(OBJECT(lpc), ACPI_PM_PROP_SCI_INT, "uint32", 6546f1426abSMichael S. Tsirkin ich9_lpc_get_sci_int, 6556f1426abSMichael S. Tsirkin NULL, NULL, NULL, NULL); 6566f1426abSMichael S. Tsirkin object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD, 6576f1426abSMichael S. Tsirkin &acpi_enable_cmd, NULL); 6586f1426abSMichael S. Tsirkin object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD, 6596f1426abSMichael S. Tsirkin &acpi_disable_cmd, NULL); 6606f1426abSMichael S. Tsirkin 6616f1426abSMichael S. Tsirkin ich9_pm_add_properties(OBJECT(lpc), &lpc->pm, NULL); 6626f1426abSMichael S. Tsirkin } 6636f1426abSMichael S. Tsirkin 664d6b38b66SIgor Mammedov static void ich9_lpc_initfn(Object *obj) 665d6b38b66SIgor Mammedov { 666d6b38b66SIgor Mammedov ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj); 667d6b38b66SIgor Mammedov 668d6b38b66SIgor Mammedov ich9_lpc_add_properties(lpc); 669d6b38b66SIgor Mammedov } 670d6b38b66SIgor Mammedov 6713a80ceadSMarkus Armbruster static void ich9_lpc_realize(PCIDevice *d, Error **errp) 6724d00636eSJason Baron { 6734d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 674f999c0deSEfimov Vasily DeviceState *dev = DEVICE(d); 6754d00636eSJason Baron ISABus *isa_bus; 6764d00636eSJason Baron 677d10e5432SMarkus Armbruster isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(), 678d10e5432SMarkus Armbruster errp); 679d10e5432SMarkus Armbruster if (!isa_bus) { 680d10e5432SMarkus Armbruster return; 681d10e5432SMarkus Armbruster } 6824d00636eSJason Baron 6834d00636eSJason Baron pci_set_long(d->wmask + ICH9_LPC_PMBASE, 6844d00636eSJason Baron ICH9_LPC_PMBASE_BASE_ADDRESS_MASK); 6856d356c8cSPaolo Bonzini pci_set_byte(d->wmask + ICH9_LPC_PMBASE, 6868f242cb7SPaolo Bonzini ICH9_LPC_ACPI_CTRL_ACPI_EN | 6878f242cb7SPaolo Bonzini ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK); 6884d00636eSJason Baron 6897335a95aSCao jin memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc, 6907335a95aSCao jin "lpc-rcrb-mmio", ICH9_CC_SIZE); 6914d00636eSJason Baron 6924d00636eSJason Baron lpc->isa_bus = isa_bus; 6934d00636eSJason Baron 6944d00636eSJason Baron ich9_cc_init(lpc); 69542d8a3cfSJulien Grall apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc); 6963f5bc9e8SGerd Hoffmann 6973f5bc9e8SGerd Hoffmann lpc->machine_ready.notify = ich9_lpc_machine_ready; 6983f5bc9e8SGerd Hoffmann qemu_add_machine_init_done_notifier(&lpc->machine_ready); 6993f5bc9e8SGerd Hoffmann 7001437c94bSPaolo Bonzini memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc, 7010e98b436SLaszlo Ersek "lpc-reset-control", 1); 7020e98b436SLaszlo Ersek memory_region_add_subregion_overlap(pci_address_space_io(d), 7030e98b436SLaszlo Ersek ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem, 7040e98b436SLaszlo Ersek 1); 705f999c0deSEfimov Vasily 706f999c0deSEfimov Vasily qdev_init_gpio_out_named(dev, lpc->gsi, ICH9_GPIO_GSI, GSI_NUM_PINS); 707ea5d4250SEfimov Vasily 708ea5d4250SEfimov Vasily isa_bus_irqs(isa_bus, lpc->gsi); 7094d00636eSJason Baron } 7104d00636eSJason Baron 7110e98b436SLaszlo Ersek static bool ich9_rst_cnt_needed(void *opaque) 7120e98b436SLaszlo Ersek { 7130e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 7140e98b436SLaszlo Ersek 7150e98b436SLaszlo Ersek return (lpc->rst_cnt != 0); 7160e98b436SLaszlo Ersek } 7170e98b436SLaszlo Ersek 7180e98b436SLaszlo Ersek static const VMStateDescription vmstate_ich9_rst_cnt = { 7190e98b436SLaszlo Ersek .name = "ICH9LPC/rst_cnt", 7200e98b436SLaszlo Ersek .version_id = 1, 7210e98b436SLaszlo Ersek .minimum_version_id = 1, 7225cd8cadaSJuan Quintela .needed = ich9_rst_cnt_needed, 7230e98b436SLaszlo Ersek .fields = (VMStateField[]) { 7240e98b436SLaszlo Ersek VMSTATE_UINT8(rst_cnt, ICH9LPCState), 7250e98b436SLaszlo Ersek VMSTATE_END_OF_LIST() 7260e98b436SLaszlo Ersek } 7270e98b436SLaszlo Ersek }; 7280e98b436SLaszlo Ersek 72950de920bSLaszlo Ersek static bool ich9_smi_feat_needed(void *opaque) 73050de920bSLaszlo Ersek { 73150de920bSLaszlo Ersek ICH9LPCState *lpc = opaque; 73250de920bSLaszlo Ersek 73350de920bSLaszlo Ersek return !buffer_is_zero(lpc->smi_guest_features_le, 73450de920bSLaszlo Ersek sizeof lpc->smi_guest_features_le) || 73550de920bSLaszlo Ersek lpc->smi_features_ok; 73650de920bSLaszlo Ersek } 73750de920bSLaszlo Ersek 73850de920bSLaszlo Ersek static const VMStateDescription vmstate_ich9_smi_feat = { 73950de920bSLaszlo Ersek .name = "ICH9LPC/smi_feat", 74050de920bSLaszlo Ersek .version_id = 1, 74150de920bSLaszlo Ersek .minimum_version_id = 1, 74250de920bSLaszlo Ersek .needed = ich9_smi_feat_needed, 74350de920bSLaszlo Ersek .fields = (VMStateField[]) { 74450de920bSLaszlo Ersek VMSTATE_UINT8_ARRAY(smi_guest_features_le, ICH9LPCState, 74550de920bSLaszlo Ersek sizeof(uint64_t)), 74650de920bSLaszlo Ersek VMSTATE_UINT8(smi_features_ok, ICH9LPCState), 74750de920bSLaszlo Ersek VMSTATE_UINT64(smi_negotiated_features, ICH9LPCState), 74850de920bSLaszlo Ersek VMSTATE_END_OF_LIST() 74950de920bSLaszlo Ersek } 75050de920bSLaszlo Ersek }; 75150de920bSLaszlo Ersek 7524d00636eSJason Baron static const VMStateDescription vmstate_ich9_lpc = { 7534d00636eSJason Baron .name = "ICH9LPC", 7544d00636eSJason Baron .version_id = 1, 7554d00636eSJason Baron .minimum_version_id = 1, 7564d00636eSJason Baron .post_load = ich9_lpc_post_load, 7574d00636eSJason Baron .fields = (VMStateField[]) { 7584d00636eSJason Baron VMSTATE_PCI_DEVICE(d, ICH9LPCState), 7594d00636eSJason Baron VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState), 7604d00636eSJason Baron VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs), 7614d00636eSJason Baron VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE), 7624d00636eSJason Baron VMSTATE_UINT32(sci_level, ICH9LPCState), 7634d00636eSJason Baron VMSTATE_END_OF_LIST() 7640e98b436SLaszlo Ersek }, 7655cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 7665cd8cadaSJuan Quintela &vmstate_ich9_rst_cnt, 76750de920bSLaszlo Ersek &vmstate_ich9_smi_feat, 7685cd8cadaSJuan Quintela NULL 7694d00636eSJason Baron } 7704d00636eSJason Baron }; 7714d00636eSJason Baron 7725add35beSPaulo Alcantara static Property ich9_lpc_properties[] = { 7735add35beSPaulo Alcantara DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, true), 774b8bab8ebSLaszlo Ersek DEFINE_PROP_BIT64("x-smi-broadcast", ICH9LPCState, smi_host_features, 775b8bab8ebSLaszlo Ersek ICH9_LPC_SMI_F_BROADCAST_BIT, true), 7765add35beSPaulo Alcantara DEFINE_PROP_END_OF_LIST(), 7775add35beSPaulo Alcantara }; 7785add35beSPaulo Alcantara 779eaf23bf7SIgor Mammedov static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev) 780eaf23bf7SIgor Mammedov { 781eaf23bf7SIgor Mammedov ICH9LPCState *s = ICH9_LPC_DEVICE(adev); 782eaf23bf7SIgor Mammedov 783eaf23bf7SIgor Mammedov acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev); 784eaf23bf7SIgor Mammedov } 785eaf23bf7SIgor Mammedov 7864d00636eSJason Baron static void ich9_lpc_class_init(ObjectClass *klass, void *data) 7874d00636eSJason Baron { 7884d00636eSJason Baron DeviceClass *dc = DEVICE_CLASS(klass); 7894d00636eSJason Baron PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 7901f862184SIgor Mammedov HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass); 79143f50410SIgor Mammedov AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass); 7924d00636eSJason Baron 793125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 7944d00636eSJason Baron dc->reset = ich9_lpc_reset; 7953a80ceadSMarkus Armbruster k->realize = ich9_lpc_realize; 7964d00636eSJason Baron dc->vmsd = &vmstate_ich9_lpc; 7975add35beSPaulo Alcantara dc->props = ich9_lpc_properties; 7984d00636eSJason Baron k->config_write = ich9_lpc_config_write; 7994d00636eSJason Baron dc->desc = "ICH9 LPC bridge"; 8004d00636eSJason Baron k->vendor_id = PCI_VENDOR_ID_INTEL; 8014d00636eSJason Baron k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8; 8024d00636eSJason Baron k->revision = ICH9_A2_LPC_REVISION; 8034d00636eSJason Baron k->class_id = PCI_CLASS_BRIDGE_ISA; 804bfa6dfd0SMarkus Armbruster /* 805bfa6dfd0SMarkus Armbruster * Reason: part of ICH9 southbridge, needs to be wired up by 806bfa6dfd0SMarkus Armbruster * pc_q35_init() 807bfa6dfd0SMarkus Armbruster */ 808e90f2a8cSEduardo Habkost dc->user_creatable = false; 8090058c082SIgor Mammedov hc->plug = ich9_pm_device_plug_cb; 8100058c082SIgor Mammedov hc->unplug_request = ich9_pm_device_unplug_request_cb; 8110058c082SIgor Mammedov hc->unplug = ich9_pm_device_unplug_cb; 81243f50410SIgor Mammedov adevc->ospm_status = ich9_pm_ospm_status; 813eaf23bf7SIgor Mammedov adevc->send_event = ich9_send_gpe; 814ac35f13bSIgor Mammedov adevc->madt_cpu = pc_madt_cpu_entry; 8154d00636eSJason Baron } 8164d00636eSJason Baron 8174d00636eSJason Baron static const TypeInfo ich9_lpc_info = { 8184d00636eSJason Baron .name = TYPE_ICH9_LPC_DEVICE, 8194d00636eSJason Baron .parent = TYPE_PCI_DEVICE, 8204d00636eSJason Baron .instance_size = sizeof(struct ICH9LPCState), 821d6b38b66SIgor Mammedov .instance_init = ich9_lpc_initfn, 8224d00636eSJason Baron .class_init = ich9_lpc_class_init, 8231f862184SIgor Mammedov .interfaces = (InterfaceInfo[]) { 8241f862184SIgor Mammedov { TYPE_HOTPLUG_HANDLER }, 82543f50410SIgor Mammedov { TYPE_ACPI_DEVICE_IF }, 8261f862184SIgor Mammedov { } 8271f862184SIgor Mammedov } 8284d00636eSJason Baron }; 8294d00636eSJason Baron 8304d00636eSJason Baron static void ich9_lpc_register(void) 8314d00636eSJason Baron { 8324d00636eSJason Baron type_register_static(&ich9_lpc_info); 8334d00636eSJason Baron } 8344d00636eSJason Baron 8354d00636eSJason Baron type_init(ich9_lpc_register); 836