14d00636eSJason Baron /* 26f918e40SJason Baron * QEMU ICH9 Emulation 36f918e40SJason Baron * 44d00636eSJason Baron * Copyright (c) 2006 Fabrice Bellard 56f918e40SJason Baron * Copyright (c) 2009, 2010, 2011 66f918e40SJason Baron * Isaku Yamahata <yamahata at valinux co jp> 76f918e40SJason Baron * VA Linux Systems Japan K.K. 86f918e40SJason Baron * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> 96f918e40SJason Baron * 106f918e40SJason Baron * This is based on piix_pci.c, but heavily modified. 114d00636eSJason Baron * 124d00636eSJason Baron * Permission is hereby granted, free of charge, to any person obtaining a copy 134d00636eSJason Baron * of this software and associated documentation files (the "Software"), to deal 144d00636eSJason Baron * in the Software without restriction, including without limitation the rights 154d00636eSJason Baron * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 164d00636eSJason Baron * copies of the Software, and to permit persons to whom the Software is 174d00636eSJason Baron * furnished to do so, subject to the following conditions: 184d00636eSJason Baron * 194d00636eSJason Baron * The above copyright notice and this permission notice shall be included in 204d00636eSJason Baron * all copies or substantial portions of the Software. 214d00636eSJason Baron * 224d00636eSJason Baron * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 234d00636eSJason Baron * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 244d00636eSJason Baron * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 254d00636eSJason Baron * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 264d00636eSJason Baron * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 274d00636eSJason Baron * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 284d00636eSJason Baron * THE SOFTWARE. 294d00636eSJason Baron */ 304d00636eSJason Baron #include "qemu-common.h" 3183c9f4caSPaolo Bonzini #include "hw/hw.h" 321de7afc9SPaolo Bonzini #include "qemu/range.h" 330d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 3483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 350d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 360d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 370d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h" 3883c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 3983c9f4caSPaolo Bonzini #include "hw/pci/pcie_host.h" 4083c9f4caSPaolo Bonzini #include "hw/pci/pci_bridge.h" 410d09e41aSPaolo Bonzini #include "hw/i386/ich9.h" 420d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 430d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h" 4483c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h" 45022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 469c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 474d00636eSJason Baron 484d00636eSJason Baron static int ich9_lpc_sci_irq(ICH9LPCState *lpc); 494d00636eSJason Baron 504d00636eSJason Baron /*****************************************************************************/ 514d00636eSJason Baron /* ICH9 LPC PCI to ISA bridge */ 524d00636eSJason Baron 534d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev); 544d00636eSJason Baron 554d00636eSJason Baron /* chipset configuration register 564d00636eSJason Baron * to access chipset configuration registers, pci_[sg]et_{byte, word, long} 574d00636eSJason Baron * are used. 584d00636eSJason Baron * Although it's not pci configuration space, it's little endian as Intel. 594d00636eSJason Baron */ 604d00636eSJason Baron 614d00636eSJason Baron static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir) 624d00636eSJason Baron { 634d00636eSJason Baron int intx; 644d00636eSJason Baron for (intx = 0; intx < PCI_NUM_PINS; intx++) { 654d00636eSJason Baron irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK; 664d00636eSJason Baron } 674d00636eSJason Baron } 684d00636eSJason Baron 694d00636eSJason Baron static void ich9_cc_update(ICH9LPCState *lpc) 704d00636eSJason Baron { 714d00636eSJason Baron int slot; 724d00636eSJason Baron int pci_intx; 734d00636eSJason Baron 744d00636eSJason Baron const int reg_offsets[] = { 754d00636eSJason Baron ICH9_CC_D25IR, 764d00636eSJason Baron ICH9_CC_D26IR, 774d00636eSJason Baron ICH9_CC_D27IR, 784d00636eSJason Baron ICH9_CC_D28IR, 794d00636eSJason Baron ICH9_CC_D29IR, 804d00636eSJason Baron ICH9_CC_D30IR, 814d00636eSJason Baron ICH9_CC_D31IR, 824d00636eSJason Baron }; 834d00636eSJason Baron const int *offset; 844d00636eSJason Baron 854d00636eSJason Baron /* D{25 - 31}IR, but D30IR is read only to 0. */ 864d00636eSJason Baron for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) { 874d00636eSJason Baron if (slot == 30) { 884d00636eSJason Baron continue; 894d00636eSJason Baron } 904d00636eSJason Baron ich9_cc_update_ir(lpc->irr[slot], 914d00636eSJason Baron pci_get_word(lpc->chip_config + *offset)); 924d00636eSJason Baron } 934d00636eSJason Baron 944d00636eSJason Baron /* 954d00636eSJason Baron * D30: DMI2PCI bridge 964d00636eSJason Baron * It is arbitrarily decided how INTx lines of PCI devicesbehind the bridge 974d00636eSJason Baron * are connected to pirq lines. Our choice is PIRQ[E-H]. 984d00636eSJason Baron * INT[A-D] are connected to PIRQ[E-H] 994d00636eSJason Baron */ 1004d00636eSJason Baron for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) { 1014d00636eSJason Baron lpc->irr[30][pci_intx] = pci_intx + 4; 1024d00636eSJason Baron } 1034d00636eSJason Baron } 1044d00636eSJason Baron 1054d00636eSJason Baron static void ich9_cc_init(ICH9LPCState *lpc) 1064d00636eSJason Baron { 1074d00636eSJason Baron int slot; 1084d00636eSJason Baron int intx; 1094d00636eSJason Baron 1104d00636eSJason Baron /* the default irq routing is arbitrary as long as it matches with 1114d00636eSJason Baron * acpi irq routing table. 1124d00636eSJason Baron * The one that is incompatible with piix_pci(= bochs) one is 1134d00636eSJason Baron * intentionally chosen to let the users know that the different 1144d00636eSJason Baron * board is used. 1154d00636eSJason Baron * 1164d00636eSJason Baron * int[A-D] -> pirq[E-F] 1174d00636eSJason Baron * avoid pirq A-D because they are used for pci express port 1184d00636eSJason Baron */ 1194d00636eSJason Baron for (slot = 0; slot < PCI_SLOT_MAX; slot++) { 1204d00636eSJason Baron for (intx = 0; intx < PCI_NUM_PINS; intx++) { 1214d00636eSJason Baron lpc->irr[slot][intx] = (slot + intx) % 4 + 4; 1224d00636eSJason Baron } 1234d00636eSJason Baron } 1244d00636eSJason Baron ich9_cc_update(lpc); 1254d00636eSJason Baron } 1264d00636eSJason Baron 1274d00636eSJason Baron static void ich9_cc_reset(ICH9LPCState *lpc) 1284d00636eSJason Baron { 1294d00636eSJason Baron uint8_t *c = lpc->chip_config; 1304d00636eSJason Baron 1314d00636eSJason Baron memset(lpc->chip_config, 0, sizeof(lpc->chip_config)); 1324d00636eSJason Baron 1334d00636eSJason Baron pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT); 1344d00636eSJason Baron pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT); 1354d00636eSJason Baron pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT); 1364d00636eSJason Baron pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT); 1374d00636eSJason Baron pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT); 1384d00636eSJason Baron pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT); 1394d00636eSJason Baron pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT); 1404d00636eSJason Baron 1414d00636eSJason Baron ich9_cc_update(lpc); 1424d00636eSJason Baron } 1434d00636eSJason Baron 1444d00636eSJason Baron static void ich9_cc_addr_len(uint64_t *addr, unsigned *len) 1454d00636eSJason Baron { 1464d00636eSJason Baron *addr &= ICH9_CC_ADDR_MASK; 1474d00636eSJason Baron if (*addr + *len >= ICH9_CC_SIZE) { 1484d00636eSJason Baron *len = ICH9_CC_SIZE - *addr; 1494d00636eSJason Baron } 1504d00636eSJason Baron } 1514d00636eSJason Baron 1524d00636eSJason Baron /* val: little endian */ 1534d00636eSJason Baron static void ich9_cc_write(void *opaque, hwaddr addr, 1544d00636eSJason Baron uint64_t val, unsigned len) 1554d00636eSJason Baron { 1564d00636eSJason Baron ICH9LPCState *lpc = (ICH9LPCState *)opaque; 1574d00636eSJason Baron 1584d00636eSJason Baron ich9_cc_addr_len(&addr, &len); 1594d00636eSJason Baron memcpy(lpc->chip_config + addr, &val, len); 16091c3f2f0SJason Baron pci_bus_fire_intx_routing_notifier(lpc->d.bus); 1614d00636eSJason Baron ich9_cc_update(lpc); 1624d00636eSJason Baron } 1634d00636eSJason Baron 1644d00636eSJason Baron /* return value: little endian */ 1654d00636eSJason Baron static uint64_t ich9_cc_read(void *opaque, hwaddr addr, 1664d00636eSJason Baron unsigned len) 1674d00636eSJason Baron { 1684d00636eSJason Baron ICH9LPCState *lpc = (ICH9LPCState *)opaque; 1694d00636eSJason Baron 1704d00636eSJason Baron uint32_t val = 0; 1714d00636eSJason Baron ich9_cc_addr_len(&addr, &len); 1724d00636eSJason Baron memcpy(&val, lpc->chip_config + addr, len); 1734d00636eSJason Baron return val; 1744d00636eSJason Baron } 1754d00636eSJason Baron 1764d00636eSJason Baron /* IRQ routing */ 1774d00636eSJason Baron /* */ 1784d00636eSJason Baron static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis) 1794d00636eSJason Baron { 1804d00636eSJason Baron *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK; 1814d00636eSJason Baron *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN; 1824d00636eSJason Baron } 1834d00636eSJason Baron 1844d00636eSJason Baron static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num, 1854d00636eSJason Baron int *pic_irq, int *pic_dis) 1864d00636eSJason Baron { 1874d00636eSJason Baron switch (pirq_num) { 1884d00636eSJason Baron case 0 ... 3: /* A-D */ 1894d00636eSJason Baron ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num], 1904d00636eSJason Baron pic_irq, pic_dis); 1914d00636eSJason Baron return; 1924d00636eSJason Baron case 4 ... 7: /* E-H */ 1934d00636eSJason Baron ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)], 1944d00636eSJason Baron pic_irq, pic_dis); 1954d00636eSJason Baron return; 1964d00636eSJason Baron default: 1974d00636eSJason Baron break; 1984d00636eSJason Baron } 1994d00636eSJason Baron abort(); 2004d00636eSJason Baron } 2014d00636eSJason Baron 2024d00636eSJason Baron /* pic_irq: i8254 irq 0-15 */ 2034d00636eSJason Baron static void ich9_lpc_update_pic(ICH9LPCState *lpc, int pic_irq) 2044d00636eSJason Baron { 2054d00636eSJason Baron int i, pic_level; 2064d00636eSJason Baron 2074d00636eSJason Baron /* The pic level is the logical OR of all the PCI irqs mapped to it */ 2084d00636eSJason Baron pic_level = 0; 2094d00636eSJason Baron for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) { 2104d00636eSJason Baron int tmp_irq; 2114d00636eSJason Baron int tmp_dis; 2124d00636eSJason Baron ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis); 2134d00636eSJason Baron if (!tmp_dis && pic_irq == tmp_irq) { 2144d00636eSJason Baron pic_level |= pci_bus_get_irq_level(lpc->d.bus, i); 2154d00636eSJason Baron } 2164d00636eSJason Baron } 2174d00636eSJason Baron if (pic_irq == ich9_lpc_sci_irq(lpc)) { 2184d00636eSJason Baron pic_level |= lpc->sci_level; 2194d00636eSJason Baron } 2204d00636eSJason Baron 2214d00636eSJason Baron qemu_set_irq(lpc->pic[pic_irq], pic_level); 2224d00636eSJason Baron } 2234d00636eSJason Baron 2244d00636eSJason Baron /* pirq: pirq[A-H] 0-7*/ 2254d00636eSJason Baron static void ich9_lpc_update_by_pirq(ICH9LPCState *lpc, int pirq) 2264d00636eSJason Baron { 2274d00636eSJason Baron int pic_irq; 2284d00636eSJason Baron int pic_dis; 2294d00636eSJason Baron 2304d00636eSJason Baron ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis); 2314d00636eSJason Baron assert(pic_irq < ICH9_LPC_PIC_NUM_PINS); 2324d00636eSJason Baron if (pic_dis) { 2334d00636eSJason Baron return; 2344d00636eSJason Baron } 2354d00636eSJason Baron 2364d00636eSJason Baron ich9_lpc_update_pic(lpc, pic_irq); 2374d00636eSJason Baron } 2384d00636eSJason Baron 2394d00636eSJason Baron /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */ 2404d00636eSJason Baron static int ich9_pirq_to_gsi(int pirq) 2414d00636eSJason Baron { 2424d00636eSJason Baron return pirq + ICH9_LPC_PIC_NUM_PINS; 2434d00636eSJason Baron } 2444d00636eSJason Baron 2454d00636eSJason Baron static int ich9_gsi_to_pirq(int gsi) 2464d00636eSJason Baron { 2474d00636eSJason Baron return gsi - ICH9_LPC_PIC_NUM_PINS; 2484d00636eSJason Baron } 2494d00636eSJason Baron 2504d00636eSJason Baron static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi) 2514d00636eSJason Baron { 252243b9511SJan Kiszka int level = 0; 2534d00636eSJason Baron 254243b9511SJan Kiszka if (gsi >= ICH9_LPC_PIC_NUM_PINS) { 255243b9511SJan Kiszka level |= pci_bus_get_irq_level(lpc->d.bus, ich9_gsi_to_pirq(gsi)); 256243b9511SJan Kiszka } 2574d00636eSJason Baron if (gsi == ich9_lpc_sci_irq(lpc)) { 2584d00636eSJason Baron level |= lpc->sci_level; 2594d00636eSJason Baron } 2604d00636eSJason Baron 2614d00636eSJason Baron qemu_set_irq(lpc->ioapic[gsi], level); 2624d00636eSJason Baron } 2634d00636eSJason Baron 2644d00636eSJason Baron void ich9_lpc_set_irq(void *opaque, int pirq, int level) 2654d00636eSJason Baron { 2664d00636eSJason Baron ICH9LPCState *lpc = opaque; 2674d00636eSJason Baron 2684d00636eSJason Baron assert(0 <= pirq); 2694d00636eSJason Baron assert(pirq < ICH9_LPC_NB_PIRQS); 2704d00636eSJason Baron 2714d00636eSJason Baron ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq)); 2724d00636eSJason Baron ich9_lpc_update_by_pirq(lpc, pirq); 2734d00636eSJason Baron } 2744d00636eSJason Baron 2754d00636eSJason Baron /* return the pirq number (PIRQ[A-H]:0-7) corresponding to 2764d00636eSJason Baron * a given device irq pin. 2774d00636eSJason Baron */ 2784d00636eSJason Baron int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx) 2794d00636eSJason Baron { 2804d00636eSJason Baron BusState *bus = qdev_get_parent_bus(&pci_dev->qdev); 2814d00636eSJason Baron PCIBus *pci_bus = PCI_BUS(bus); 2824d00636eSJason Baron PCIDevice *lpc_pdev = 2834d00636eSJason Baron pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)]; 2844d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev); 2854d00636eSJason Baron 2864d00636eSJason Baron return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx]; 2874d00636eSJason Baron } 2884d00636eSJason Baron 28991c3f2f0SJason Baron PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin) 29091c3f2f0SJason Baron { 29191c3f2f0SJason Baron ICH9LPCState *lpc = opaque; 29291c3f2f0SJason Baron PCIINTxRoute route; 29391c3f2f0SJason Baron int pic_irq; 29491c3f2f0SJason Baron int pic_dis; 29591c3f2f0SJason Baron 29691c3f2f0SJason Baron assert(0 <= pirq_pin); 29791c3f2f0SJason Baron assert(pirq_pin < ICH9_LPC_NB_PIRQS); 29891c3f2f0SJason Baron 29991c3f2f0SJason Baron route.mode = PCI_INTX_ENABLED; 30091c3f2f0SJason Baron ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis); 30191c3f2f0SJason Baron if (!pic_dis) { 30291c3f2f0SJason Baron if (pic_irq < ICH9_LPC_PIC_NUM_PINS) { 30391c3f2f0SJason Baron route.irq = pic_irq; 30491c3f2f0SJason Baron } else { 30591c3f2f0SJason Baron route.mode = PCI_INTX_DISABLED; 30691c3f2f0SJason Baron route.irq = -1; 30791c3f2f0SJason Baron } 30891c3f2f0SJason Baron } else { 30991c3f2f0SJason Baron route.irq = ich9_pirq_to_gsi(pirq_pin); 31091c3f2f0SJason Baron } 31191c3f2f0SJason Baron 31291c3f2f0SJason Baron return route; 31391c3f2f0SJason Baron } 31491c3f2f0SJason Baron 3154d00636eSJason Baron static int ich9_lpc_sci_irq(ICH9LPCState *lpc) 3164d00636eSJason Baron { 3174d00636eSJason Baron switch (lpc->d.config[ICH9_LPC_ACPI_CTRL] & 3184d00636eSJason Baron ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK) { 3194d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_9: 3204d00636eSJason Baron return 9; 3214d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_10: 3224d00636eSJason Baron return 10; 3234d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_11: 3244d00636eSJason Baron return 11; 3254d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_20: 3264d00636eSJason Baron return 20; 3274d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_21: 3284d00636eSJason Baron return 21; 3294d00636eSJason Baron default: 3304d00636eSJason Baron /* reserved */ 3314d00636eSJason Baron break; 3324d00636eSJason Baron } 3334d00636eSJason Baron return -1; 3344d00636eSJason Baron } 3354d00636eSJason Baron 3364d00636eSJason Baron static void ich9_set_sci(void *opaque, int irq_num, int level) 3374d00636eSJason Baron { 3384d00636eSJason Baron ICH9LPCState *lpc = opaque; 3394d00636eSJason Baron int irq; 3404d00636eSJason Baron 3414d00636eSJason Baron assert(irq_num == 0); 3424d00636eSJason Baron level = !!level; 3434d00636eSJason Baron if (level == lpc->sci_level) { 3444d00636eSJason Baron return; 3454d00636eSJason Baron } 3464d00636eSJason Baron lpc->sci_level = level; 3474d00636eSJason Baron 3484d00636eSJason Baron irq = ich9_lpc_sci_irq(lpc); 3494d00636eSJason Baron if (irq < 0) { 3504d00636eSJason Baron return; 3514d00636eSJason Baron } 3524d00636eSJason Baron 3534d00636eSJason Baron ich9_lpc_update_apic(lpc, irq); 3544d00636eSJason Baron if (irq < ICH9_LPC_PIC_NUM_PINS) { 3554d00636eSJason Baron ich9_lpc_update_pic(lpc, irq); 3564d00636eSJason Baron } 3574d00636eSJason Baron } 3584d00636eSJason Baron 359*a3ac6b53SHu Tao void ich9_lpc_pm_init(PCIDevice *lpc_pci) 3604d00636eSJason Baron { 3614d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pci); 3624d00636eSJason Baron qemu_irq *sci_irq; 3634d00636eSJason Baron 3644d00636eSJason Baron sci_irq = qemu_allocate_irqs(ich9_set_sci, lpc, 1); 365*a3ac6b53SHu Tao ich9_pm_init(lpc_pci, &lpc->pm, sci_irq[0]); 3664d00636eSJason Baron 3674d00636eSJason Baron ich9_lpc_reset(&lpc->d.qdev); 3684d00636eSJason Baron } 3694d00636eSJason Baron 3704d00636eSJason Baron /* APM */ 3714d00636eSJason Baron 3724d00636eSJason Baron static void ich9_apm_ctrl_changed(uint32_t val, void *arg) 3734d00636eSJason Baron { 3744d00636eSJason Baron ICH9LPCState *lpc = arg; 3754d00636eSJason Baron 3764d00636eSJason Baron /* ACPI specs 3.0, 4.7.2.5 */ 3774d00636eSJason Baron acpi_pm1_cnt_update(&lpc->pm.acpi_regs, 3784d00636eSJason Baron val == ICH9_APM_ACPI_ENABLE, 3794d00636eSJason Baron val == ICH9_APM_ACPI_DISABLE); 3804d00636eSJason Baron 3814d00636eSJason Baron /* SMI_EN = PMBASE + 30. SMI control and enable register */ 3824d00636eSJason Baron if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) { 383c3affe56SAndreas Färber cpu_interrupt(CPU(x86_env_get_cpu(first_cpu)), CPU_INTERRUPT_SMI); 3844d00636eSJason Baron } 3854d00636eSJason Baron } 3864d00636eSJason Baron 3874d00636eSJason Baron /* config:PMBASE */ 3884d00636eSJason Baron static void 3894d00636eSJason Baron ich9_lpc_pmbase_update(ICH9LPCState *lpc) 3904d00636eSJason Baron { 3914d00636eSJason Baron uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE); 3924d00636eSJason Baron pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK; 3934d00636eSJason Baron 3944d00636eSJason Baron ich9_pm_iospace_update(&lpc->pm, pm_io_base); 3954d00636eSJason Baron } 3964d00636eSJason Baron 3974d00636eSJason Baron /* config:RBCA */ 3984d00636eSJason Baron static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rbca_old) 3994d00636eSJason Baron { 4004d00636eSJason Baron uint32_t rbca = pci_get_long(lpc->d.config + ICH9_LPC_RCBA); 4014d00636eSJason Baron 4024d00636eSJason Baron if (rbca_old & ICH9_LPC_RCBA_EN) { 4034d00636eSJason Baron memory_region_del_subregion(get_system_memory(), &lpc->rbca_mem); 4044d00636eSJason Baron } 4054d00636eSJason Baron if (rbca & ICH9_LPC_RCBA_EN) { 4064d00636eSJason Baron memory_region_add_subregion_overlap(get_system_memory(), 4074d00636eSJason Baron rbca & ICH9_LPC_RCBA_BA_MASK, 4084d00636eSJason Baron &lpc->rbca_mem, 1); 4094d00636eSJason Baron } 4104d00636eSJason Baron } 4114d00636eSJason Baron 4124d00636eSJason Baron static int ich9_lpc_post_load(void *opaque, int version_id) 4134d00636eSJason Baron { 4144d00636eSJason Baron ICH9LPCState *lpc = opaque; 4154d00636eSJason Baron 4164d00636eSJason Baron ich9_lpc_pmbase_update(lpc); 4174d00636eSJason Baron ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RBCA_EN */); 4184d00636eSJason Baron return 0; 4194d00636eSJason Baron } 4204d00636eSJason Baron 4214d00636eSJason Baron static void ich9_lpc_config_write(PCIDevice *d, 4224d00636eSJason Baron uint32_t addr, uint32_t val, int len) 4234d00636eSJason Baron { 4244d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 4254d00636eSJason Baron uint32_t rbca_old = pci_get_long(d->config + ICH9_LPC_RCBA); 4264d00636eSJason Baron 4274d00636eSJason Baron pci_default_write_config(d, addr, val, len); 4284d00636eSJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4)) { 4294d00636eSJason Baron ich9_lpc_pmbase_update(lpc); 4304d00636eSJason Baron } 4314d00636eSJason Baron if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) { 4324d00636eSJason Baron ich9_lpc_rcba_update(lpc, rbca_old); 4334d00636eSJason Baron } 43491c3f2f0SJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) { 43591c3f2f0SJason Baron pci_bus_fire_intx_routing_notifier(lpc->d.bus); 43691c3f2f0SJason Baron } 43791c3f2f0SJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) { 43891c3f2f0SJason Baron pci_bus_fire_intx_routing_notifier(lpc->d.bus); 43991c3f2f0SJason Baron } 4404d00636eSJason Baron } 4414d00636eSJason Baron 4424d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev) 4434d00636eSJason Baron { 4444d00636eSJason Baron PCIDevice *d = PCI_DEVICE(qdev); 4454d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 4464d00636eSJason Baron uint32_t rbca_old = pci_get_long(d->config + ICH9_LPC_RCBA); 4474d00636eSJason Baron int i; 4484d00636eSJason Baron 4494d00636eSJason Baron for (i = 0; i < 4; i++) { 4504d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i, 4514d00636eSJason Baron ICH9_LPC_PIRQ_ROUT_DEFAULT); 4524d00636eSJason Baron } 4534d00636eSJason Baron for (i = 0; i < 4; i++) { 4544d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i, 4554d00636eSJason Baron ICH9_LPC_PIRQ_ROUT_DEFAULT); 4564d00636eSJason Baron } 4574d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT); 4584d00636eSJason Baron 4594d00636eSJason Baron pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT); 4604d00636eSJason Baron pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT); 4614d00636eSJason Baron 4624d00636eSJason Baron ich9_cc_reset(lpc); 4634d00636eSJason Baron 4644d00636eSJason Baron ich9_lpc_pmbase_update(lpc); 4654d00636eSJason Baron ich9_lpc_rcba_update(lpc, rbca_old); 4664d00636eSJason Baron 4674d00636eSJason Baron lpc->sci_level = 0; 4680e98b436SLaszlo Ersek lpc->rst_cnt = 0; 4694d00636eSJason Baron } 4704d00636eSJason Baron 4714d00636eSJason Baron static const MemoryRegionOps rbca_mmio_ops = { 4724d00636eSJason Baron .read = ich9_cc_read, 4734d00636eSJason Baron .write = ich9_cc_write, 4744d00636eSJason Baron .endianness = DEVICE_LITTLE_ENDIAN, 4754d00636eSJason Baron }; 4764d00636eSJason Baron 4773f5bc9e8SGerd Hoffmann static void ich9_lpc_machine_ready(Notifier *n, void *opaque) 4783f5bc9e8SGerd Hoffmann { 4793f5bc9e8SGerd Hoffmann ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready); 4803f5bc9e8SGerd Hoffmann uint8_t *pci_conf; 4813f5bc9e8SGerd Hoffmann 4823f5bc9e8SGerd Hoffmann pci_conf = s->d.config; 4833f5bc9e8SGerd Hoffmann if (isa_is_ioport_assigned(0x3f8)) { 4843f5bc9e8SGerd Hoffmann /* com1 */ 4853f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x01; 4863f5bc9e8SGerd Hoffmann } 4873f5bc9e8SGerd Hoffmann if (isa_is_ioport_assigned(0x2f8)) { 4883f5bc9e8SGerd Hoffmann /* com2 */ 4893f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x02; 4903f5bc9e8SGerd Hoffmann } 4913f5bc9e8SGerd Hoffmann if (isa_is_ioport_assigned(0x378)) { 4923f5bc9e8SGerd Hoffmann /* lpt */ 4933f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x04; 4943f5bc9e8SGerd Hoffmann } 4953f5bc9e8SGerd Hoffmann if (isa_is_ioport_assigned(0x3f0)) { 4963f5bc9e8SGerd Hoffmann /* floppy */ 4973f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x08; 4983f5bc9e8SGerd Hoffmann } 4993f5bc9e8SGerd Hoffmann } 5003f5bc9e8SGerd Hoffmann 5010e98b436SLaszlo Ersek /* reset control */ 5020e98b436SLaszlo Ersek static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val, 5030e98b436SLaszlo Ersek unsigned len) 5040e98b436SLaszlo Ersek { 5050e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 5060e98b436SLaszlo Ersek 5070e98b436SLaszlo Ersek if (val & 4) { 5080e98b436SLaszlo Ersek qemu_system_reset_request(); 5090e98b436SLaszlo Ersek return; 5100e98b436SLaszlo Ersek } 5110e98b436SLaszlo Ersek lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */ 5120e98b436SLaszlo Ersek } 5130e98b436SLaszlo Ersek 5140e98b436SLaszlo Ersek static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len) 5150e98b436SLaszlo Ersek { 5160e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 5170e98b436SLaszlo Ersek 5180e98b436SLaszlo Ersek return lpc->rst_cnt; 5190e98b436SLaszlo Ersek } 5200e98b436SLaszlo Ersek 5210e98b436SLaszlo Ersek static const MemoryRegionOps ich9_rst_cnt_ops = { 5220e98b436SLaszlo Ersek .read = ich9_rst_cnt_read, 5230e98b436SLaszlo Ersek .write = ich9_rst_cnt_write, 5240e98b436SLaszlo Ersek .endianness = DEVICE_LITTLE_ENDIAN 5250e98b436SLaszlo Ersek }; 5260e98b436SLaszlo Ersek 5274d00636eSJason Baron static int ich9_lpc_initfn(PCIDevice *d) 5284d00636eSJason Baron { 5294d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 5304d00636eSJason Baron ISABus *isa_bus; 5314d00636eSJason Baron 5324d00636eSJason Baron isa_bus = isa_bus_new(&d->qdev, get_system_io()); 5334d00636eSJason Baron 5344d00636eSJason Baron pci_set_long(d->wmask + ICH9_LPC_PMBASE, 5354d00636eSJason Baron ICH9_LPC_PMBASE_BASE_ADDRESS_MASK); 5364d00636eSJason Baron 5374d00636eSJason Baron memory_region_init_io(&lpc->rbca_mem, &rbca_mmio_ops, lpc, 5384d00636eSJason Baron "lpc-rbca-mmio", ICH9_CC_SIZE); 5394d00636eSJason Baron 5404d00636eSJason Baron lpc->isa_bus = isa_bus; 5414d00636eSJason Baron 5424d00636eSJason Baron ich9_cc_init(lpc); 54342d8a3cfSJulien Grall apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc); 5443f5bc9e8SGerd Hoffmann 5453f5bc9e8SGerd Hoffmann lpc->machine_ready.notify = ich9_lpc_machine_ready; 5463f5bc9e8SGerd Hoffmann qemu_add_machine_init_done_notifier(&lpc->machine_ready); 5473f5bc9e8SGerd Hoffmann 5480e98b436SLaszlo Ersek memory_region_init_io(&lpc->rst_cnt_mem, &ich9_rst_cnt_ops, lpc, 5490e98b436SLaszlo Ersek "lpc-reset-control", 1); 5500e98b436SLaszlo Ersek memory_region_add_subregion_overlap(pci_address_space_io(d), 5510e98b436SLaszlo Ersek ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem, 5520e98b436SLaszlo Ersek 1); 5530e98b436SLaszlo Ersek 5544d00636eSJason Baron return 0; 5554d00636eSJason Baron } 5564d00636eSJason Baron 5570e98b436SLaszlo Ersek static bool ich9_rst_cnt_needed(void *opaque) 5580e98b436SLaszlo Ersek { 5590e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 5600e98b436SLaszlo Ersek 5610e98b436SLaszlo Ersek return (lpc->rst_cnt != 0); 5620e98b436SLaszlo Ersek } 5630e98b436SLaszlo Ersek 5640e98b436SLaszlo Ersek static const VMStateDescription vmstate_ich9_rst_cnt = { 5650e98b436SLaszlo Ersek .name = "ICH9LPC/rst_cnt", 5660e98b436SLaszlo Ersek .version_id = 1, 5670e98b436SLaszlo Ersek .minimum_version_id = 1, 5680e98b436SLaszlo Ersek .fields = (VMStateField[]) { 5690e98b436SLaszlo Ersek VMSTATE_UINT8(rst_cnt, ICH9LPCState), 5700e98b436SLaszlo Ersek VMSTATE_END_OF_LIST() 5710e98b436SLaszlo Ersek } 5720e98b436SLaszlo Ersek }; 5730e98b436SLaszlo Ersek 5744d00636eSJason Baron static const VMStateDescription vmstate_ich9_lpc = { 5754d00636eSJason Baron .name = "ICH9LPC", 5764d00636eSJason Baron .version_id = 1, 5774d00636eSJason Baron .minimum_version_id = 1, 5784d00636eSJason Baron .minimum_version_id_old = 1, 5794d00636eSJason Baron .post_load = ich9_lpc_post_load, 5804d00636eSJason Baron .fields = (VMStateField[]) { 5814d00636eSJason Baron VMSTATE_PCI_DEVICE(d, ICH9LPCState), 5824d00636eSJason Baron VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState), 5834d00636eSJason Baron VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs), 5844d00636eSJason Baron VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE), 5854d00636eSJason Baron VMSTATE_UINT32(sci_level, ICH9LPCState), 5864d00636eSJason Baron VMSTATE_END_OF_LIST() 5870e98b436SLaszlo Ersek }, 5880e98b436SLaszlo Ersek .subsections = (VMStateSubsection[]) { 5890e98b436SLaszlo Ersek { 5900e98b436SLaszlo Ersek .vmsd = &vmstate_ich9_rst_cnt, 5910e98b436SLaszlo Ersek .needed = ich9_rst_cnt_needed 5920e98b436SLaszlo Ersek }, 5930e98b436SLaszlo Ersek { 0 } 5944d00636eSJason Baron } 5954d00636eSJason Baron }; 5964d00636eSJason Baron 5974d00636eSJason Baron static void ich9_lpc_class_init(ObjectClass *klass, void *data) 5984d00636eSJason Baron { 5994d00636eSJason Baron DeviceClass *dc = DEVICE_CLASS(klass); 6004d00636eSJason Baron PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 6014d00636eSJason Baron 6024d00636eSJason Baron dc->reset = ich9_lpc_reset; 6034d00636eSJason Baron k->init = ich9_lpc_initfn; 6044d00636eSJason Baron dc->vmsd = &vmstate_ich9_lpc; 6054d00636eSJason Baron dc->no_user = 1; 6064d00636eSJason Baron k->config_write = ich9_lpc_config_write; 6074d00636eSJason Baron dc->desc = "ICH9 LPC bridge"; 6084d00636eSJason Baron k->vendor_id = PCI_VENDOR_ID_INTEL; 6094d00636eSJason Baron k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8; 6104d00636eSJason Baron k->revision = ICH9_A2_LPC_REVISION; 6114d00636eSJason Baron k->class_id = PCI_CLASS_BRIDGE_ISA; 6124d00636eSJason Baron 6134d00636eSJason Baron } 6144d00636eSJason Baron 6154d00636eSJason Baron static const TypeInfo ich9_lpc_info = { 6164d00636eSJason Baron .name = TYPE_ICH9_LPC_DEVICE, 6174d00636eSJason Baron .parent = TYPE_PCI_DEVICE, 6184d00636eSJason Baron .instance_size = sizeof(struct ICH9LPCState), 6194d00636eSJason Baron .class_init = ich9_lpc_class_init, 6204d00636eSJason Baron }; 6214d00636eSJason Baron 6224d00636eSJason Baron static void ich9_lpc_register(void) 6234d00636eSJason Baron { 6244d00636eSJason Baron type_register_static(&ich9_lpc_info); 6254d00636eSJason Baron } 6264d00636eSJason Baron 6274d00636eSJason Baron type_init(ich9_lpc_register); 628