xref: /qemu/hw/isa/lpc_ich9.c (revision 8f242cb724cad4a3996e4634e55b7c03ed508a69)
14d00636eSJason Baron /*
26f918e40SJason Baron  * QEMU ICH9 Emulation
36f918e40SJason Baron  *
44d00636eSJason Baron  * Copyright (c) 2006 Fabrice Bellard
56f918e40SJason Baron  * Copyright (c) 2009, 2010, 2011
66f918e40SJason Baron  *               Isaku Yamahata <yamahata at valinux co jp>
76f918e40SJason Baron  *               VA Linux Systems Japan K.K.
86f918e40SJason Baron  * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
96f918e40SJason Baron  *
10ef9f7b58SGonglei  * This is based on piix.c, but heavily modified.
114d00636eSJason Baron  *
124d00636eSJason Baron  * Permission is hereby granted, free of charge, to any person obtaining a copy
134d00636eSJason Baron  * of this software and associated documentation files (the "Software"), to deal
144d00636eSJason Baron  * in the Software without restriction, including without limitation the rights
154d00636eSJason Baron  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
164d00636eSJason Baron  * copies of the Software, and to permit persons to whom the Software is
174d00636eSJason Baron  * furnished to do so, subject to the following conditions:
184d00636eSJason Baron  *
194d00636eSJason Baron  * The above copyright notice and this permission notice shall be included in
204d00636eSJason Baron  * all copies or substantial portions of the Software.
214d00636eSJason Baron  *
224d00636eSJason Baron  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
234d00636eSJason Baron  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
244d00636eSJason Baron  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
254d00636eSJason Baron  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
264d00636eSJason Baron  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
274d00636eSJason Baron  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
284d00636eSJason Baron  * THE SOFTWARE.
294d00636eSJason Baron  */
30b6a0aa05SPeter Maydell #include "qemu/osdep.h"
314d00636eSJason Baron #include "qemu-common.h"
324771d756SPaolo Bonzini #include "cpu.h"
3383c9f4caSPaolo Bonzini #include "hw/hw.h"
346f1426abSMichael S. Tsirkin #include "qapi/visitor.h"
351de7afc9SPaolo Bonzini #include "qemu/range.h"
360d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
3783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
380d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
390d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
400d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h"
4183c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
4283c9f4caSPaolo Bonzini #include "hw/pci/pcie_host.h"
4383c9f4caSPaolo Bonzini #include "hw/pci/pci_bridge.h"
440d09e41aSPaolo Bonzini #include "hw/i386/ich9.h"
450d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
460d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h"
4783c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h"
48022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
499c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
507d0c99a9SPaolo Bonzini #include "qom/cpu.h"
514d00636eSJason Baron 
524d00636eSJason Baron /*****************************************************************************/
534d00636eSJason Baron /* ICH9 LPC PCI to ISA bridge */
544d00636eSJason Baron 
554d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev);
564d00636eSJason Baron 
574d00636eSJason Baron /* chipset configuration register
584d00636eSJason Baron  * to access chipset configuration registers, pci_[sg]et_{byte, word, long}
594d00636eSJason Baron  * are used.
604d00636eSJason Baron  * Although it's not pci configuration space, it's little endian as Intel.
614d00636eSJason Baron  */
624d00636eSJason Baron 
634d00636eSJason Baron static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir)
644d00636eSJason Baron {
654d00636eSJason Baron     int intx;
664d00636eSJason Baron     for (intx = 0; intx < PCI_NUM_PINS; intx++) {
674d00636eSJason Baron         irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK;
684d00636eSJason Baron     }
694d00636eSJason Baron }
704d00636eSJason Baron 
714d00636eSJason Baron static void ich9_cc_update(ICH9LPCState *lpc)
724d00636eSJason Baron {
734d00636eSJason Baron     int slot;
744d00636eSJason Baron     int pci_intx;
754d00636eSJason Baron 
764d00636eSJason Baron     const int reg_offsets[] = {
774d00636eSJason Baron         ICH9_CC_D25IR,
784d00636eSJason Baron         ICH9_CC_D26IR,
794d00636eSJason Baron         ICH9_CC_D27IR,
804d00636eSJason Baron         ICH9_CC_D28IR,
814d00636eSJason Baron         ICH9_CC_D29IR,
824d00636eSJason Baron         ICH9_CC_D30IR,
834d00636eSJason Baron         ICH9_CC_D31IR,
844d00636eSJason Baron     };
854d00636eSJason Baron     const int *offset;
864d00636eSJason Baron 
874d00636eSJason Baron     /* D{25 - 31}IR, but D30IR is read only to 0. */
884d00636eSJason Baron     for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) {
894d00636eSJason Baron         if (slot == 30) {
904d00636eSJason Baron             continue;
914d00636eSJason Baron         }
924d00636eSJason Baron         ich9_cc_update_ir(lpc->irr[slot],
934d00636eSJason Baron                           pci_get_word(lpc->chip_config + *offset));
944d00636eSJason Baron     }
954d00636eSJason Baron 
964d00636eSJason Baron     /*
974d00636eSJason Baron      * D30: DMI2PCI bridge
980668a06bSCao jin      * It is arbitrarily decided how INTx lines of PCI devices behind
990668a06bSCao jin      * the bridge are connected to pirq lines. Our choice is PIRQ[E-H].
1004d00636eSJason Baron      * INT[A-D] are connected to PIRQ[E-H]
1014d00636eSJason Baron      */
1024d00636eSJason Baron     for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) {
1034d00636eSJason Baron         lpc->irr[30][pci_intx] = pci_intx + 4;
1044d00636eSJason Baron     }
1054d00636eSJason Baron }
1064d00636eSJason Baron 
1074d00636eSJason Baron static void ich9_cc_init(ICH9LPCState *lpc)
1084d00636eSJason Baron {
1094d00636eSJason Baron     int slot;
1104d00636eSJason Baron     int intx;
1114d00636eSJason Baron 
1124d00636eSJason Baron     /* the default irq routing is arbitrary as long as it matches with
1134d00636eSJason Baron      * acpi irq routing table.
1144d00636eSJason Baron      * The one that is incompatible with piix_pci(= bochs) one is
1154d00636eSJason Baron      * intentionally chosen to let the users know that the different
1164d00636eSJason Baron      * board is used.
1174d00636eSJason Baron      *
1184d00636eSJason Baron      * int[A-D] -> pirq[E-F]
1194d00636eSJason Baron      * avoid pirq A-D because they are used for pci express port
1204d00636eSJason Baron      */
1214d00636eSJason Baron     for (slot = 0; slot < PCI_SLOT_MAX; slot++) {
1224d00636eSJason Baron         for (intx = 0; intx < PCI_NUM_PINS; intx++) {
1234d00636eSJason Baron             lpc->irr[slot][intx] = (slot + intx) % 4 + 4;
1244d00636eSJason Baron         }
1254d00636eSJason Baron     }
1264d00636eSJason Baron     ich9_cc_update(lpc);
1274d00636eSJason Baron }
1284d00636eSJason Baron 
1294d00636eSJason Baron static void ich9_cc_reset(ICH9LPCState *lpc)
1304d00636eSJason Baron {
1314d00636eSJason Baron     uint8_t *c = lpc->chip_config;
1324d00636eSJason Baron 
1334d00636eSJason Baron     memset(lpc->chip_config, 0, sizeof(lpc->chip_config));
1344d00636eSJason Baron 
1354d00636eSJason Baron     pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT);
1364d00636eSJason Baron     pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT);
1374d00636eSJason Baron     pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT);
1384d00636eSJason Baron     pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT);
1394d00636eSJason Baron     pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT);
1404d00636eSJason Baron     pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT);
1414d00636eSJason Baron     pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT);
14292055797SPaulo Alcantara     pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT);
1434d00636eSJason Baron 
1444d00636eSJason Baron     ich9_cc_update(lpc);
1454d00636eSJason Baron }
1464d00636eSJason Baron 
1474d00636eSJason Baron static void ich9_cc_addr_len(uint64_t *addr, unsigned *len)
1484d00636eSJason Baron {
1494d00636eSJason Baron     *addr &= ICH9_CC_ADDR_MASK;
1504d00636eSJason Baron     if (*addr + *len >= ICH9_CC_SIZE) {
1514d00636eSJason Baron         *len = ICH9_CC_SIZE - *addr;
1524d00636eSJason Baron     }
1534d00636eSJason Baron }
1544d00636eSJason Baron 
1554d00636eSJason Baron /* val: little endian */
1564d00636eSJason Baron static void ich9_cc_write(void *opaque, hwaddr addr,
1574d00636eSJason Baron                           uint64_t val, unsigned len)
1584d00636eSJason Baron {
1594d00636eSJason Baron     ICH9LPCState *lpc = (ICH9LPCState *)opaque;
1604d00636eSJason Baron 
1614d00636eSJason Baron     ich9_cc_addr_len(&addr, &len);
1624d00636eSJason Baron     memcpy(lpc->chip_config + addr, &val, len);
16391c3f2f0SJason Baron     pci_bus_fire_intx_routing_notifier(lpc->d.bus);
1644d00636eSJason Baron     ich9_cc_update(lpc);
1654d00636eSJason Baron }
1664d00636eSJason Baron 
1674d00636eSJason Baron /* return value: little endian */
1684d00636eSJason Baron static uint64_t ich9_cc_read(void *opaque, hwaddr addr,
1694d00636eSJason Baron                               unsigned len)
1704d00636eSJason Baron {
1714d00636eSJason Baron     ICH9LPCState *lpc = (ICH9LPCState *)opaque;
1724d00636eSJason Baron 
1734d00636eSJason Baron     uint32_t val = 0;
1744d00636eSJason Baron     ich9_cc_addr_len(&addr, &len);
1754d00636eSJason Baron     memcpy(&val, lpc->chip_config + addr, len);
1764d00636eSJason Baron     return val;
1774d00636eSJason Baron }
1784d00636eSJason Baron 
1794d00636eSJason Baron /* IRQ routing */
1804d00636eSJason Baron /* */
1814d00636eSJason Baron static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis)
1824d00636eSJason Baron {
1834d00636eSJason Baron     *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK;
1844d00636eSJason Baron     *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN;
1854d00636eSJason Baron }
1864d00636eSJason Baron 
1874d00636eSJason Baron static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num,
1884d00636eSJason Baron                              int *pic_irq, int *pic_dis)
1894d00636eSJason Baron {
1904d00636eSJason Baron     switch (pirq_num) {
1914d00636eSJason Baron     case 0 ... 3: /* A-D */
1924d00636eSJason Baron         ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num],
1934d00636eSJason Baron                       pic_irq, pic_dis);
1944d00636eSJason Baron         return;
1954d00636eSJason Baron     case 4 ... 7: /* E-H */
1964d00636eSJason Baron         ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)],
1974d00636eSJason Baron                       pic_irq, pic_dis);
1984d00636eSJason Baron         return;
1994d00636eSJason Baron     default:
2004d00636eSJason Baron         break;
2014d00636eSJason Baron     }
2024d00636eSJason Baron     abort();
2034d00636eSJason Baron }
2044d00636eSJason Baron 
205a94dd6a9SPaolo Bonzini /* gsi: i8259+ioapic irq 0-15, otherwise assert */
206a94dd6a9SPaolo Bonzini static void ich9_lpc_update_pic(ICH9LPCState *lpc, int gsi)
2074d00636eSJason Baron {
2084d00636eSJason Baron     int i, pic_level;
2094d00636eSJason Baron 
210a94dd6a9SPaolo Bonzini     assert(gsi < ICH9_LPC_PIC_NUM_PINS);
211a94dd6a9SPaolo Bonzini 
2124d00636eSJason Baron     /* The pic level is the logical OR of all the PCI irqs mapped to it */
2134d00636eSJason Baron     pic_level = 0;
2144d00636eSJason Baron     for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) {
2154d00636eSJason Baron         int tmp_irq;
2164d00636eSJason Baron         int tmp_dis;
2174d00636eSJason Baron         ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis);
218a94dd6a9SPaolo Bonzini         if (!tmp_dis && tmp_irq == gsi) {
2194d00636eSJason Baron             pic_level |= pci_bus_get_irq_level(lpc->d.bus, i);
2204d00636eSJason Baron         }
2214d00636eSJason Baron     }
222*8f242cb7SPaolo Bonzini     if (gsi == lpc->sci_gsi) {
2234d00636eSJason Baron         pic_level |= lpc->sci_level;
2244d00636eSJason Baron     }
2254d00636eSJason Baron 
22635a6b23cSPaolo Bonzini     qemu_set_irq(lpc->gsi[gsi], pic_level);
2274d00636eSJason Baron }
2284d00636eSJason Baron 
2294d00636eSJason Baron /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */
2304d00636eSJason Baron static int ich9_pirq_to_gsi(int pirq)
2314d00636eSJason Baron {
2324d00636eSJason Baron     return pirq + ICH9_LPC_PIC_NUM_PINS;
2334d00636eSJason Baron }
2344d00636eSJason Baron 
2354d00636eSJason Baron static int ich9_gsi_to_pirq(int gsi)
2364d00636eSJason Baron {
2374d00636eSJason Baron     return gsi - ICH9_LPC_PIC_NUM_PINS;
2384d00636eSJason Baron }
2394d00636eSJason Baron 
240a94dd6a9SPaolo Bonzini /* gsi: ioapic irq 16-23, otherwise assert */
2414d00636eSJason Baron static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi)
2424d00636eSJason Baron {
243243b9511SJan Kiszka     int level = 0;
2444d00636eSJason Baron 
245a94dd6a9SPaolo Bonzini     assert(gsi >= ICH9_LPC_PIC_NUM_PINS);
246a94dd6a9SPaolo Bonzini 
247243b9511SJan Kiszka     level |= pci_bus_get_irq_level(lpc->d.bus, ich9_gsi_to_pirq(gsi));
248*8f242cb7SPaolo Bonzini     if (gsi == lpc->sci_gsi) {
2494d00636eSJason Baron         level |= lpc->sci_level;
2504d00636eSJason Baron     }
2514d00636eSJason Baron 
25235a6b23cSPaolo Bonzini     qemu_set_irq(lpc->gsi[gsi], level);
2534d00636eSJason Baron }
2544d00636eSJason Baron 
2554d00636eSJason Baron void ich9_lpc_set_irq(void *opaque, int pirq, int level)
2564d00636eSJason Baron {
2574d00636eSJason Baron     ICH9LPCState *lpc = opaque;
258a94dd6a9SPaolo Bonzini     int pic_irq, pic_dis;
2594d00636eSJason Baron 
2604d00636eSJason Baron     assert(0 <= pirq);
2614d00636eSJason Baron     assert(pirq < ICH9_LPC_NB_PIRQS);
2624d00636eSJason Baron 
2634d00636eSJason Baron     ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq));
264a94dd6a9SPaolo Bonzini     ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis);
265a94dd6a9SPaolo Bonzini     ich9_lpc_update_pic(lpc, pic_irq);
2664d00636eSJason Baron }
2674d00636eSJason Baron 
2684d00636eSJason Baron /* return the pirq number (PIRQ[A-H]:0-7) corresponding to
2694d00636eSJason Baron  * a given device irq pin.
2704d00636eSJason Baron  */
2714d00636eSJason Baron int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx)
2724d00636eSJason Baron {
2734d00636eSJason Baron     BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
2744d00636eSJason Baron     PCIBus *pci_bus = PCI_BUS(bus);
2754d00636eSJason Baron     PCIDevice *lpc_pdev =
2764d00636eSJason Baron             pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)];
2774d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev);
2784d00636eSJason Baron 
2794d00636eSJason Baron     return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx];
2804d00636eSJason Baron }
2814d00636eSJason Baron 
28291c3f2f0SJason Baron PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin)
28391c3f2f0SJason Baron {
28491c3f2f0SJason Baron     ICH9LPCState *lpc = opaque;
28591c3f2f0SJason Baron     PCIINTxRoute route;
28691c3f2f0SJason Baron     int pic_irq;
28791c3f2f0SJason Baron     int pic_dis;
28891c3f2f0SJason Baron 
28991c3f2f0SJason Baron     assert(0 <= pirq_pin);
29091c3f2f0SJason Baron     assert(pirq_pin < ICH9_LPC_NB_PIRQS);
29191c3f2f0SJason Baron 
29291c3f2f0SJason Baron     route.mode = PCI_INTX_ENABLED;
29391c3f2f0SJason Baron     ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis);
29491c3f2f0SJason Baron     if (!pic_dis) {
29591c3f2f0SJason Baron         if (pic_irq < ICH9_LPC_PIC_NUM_PINS) {
29691c3f2f0SJason Baron             route.irq = pic_irq;
29791c3f2f0SJason Baron         } else {
29891c3f2f0SJason Baron             route.mode = PCI_INTX_DISABLED;
29991c3f2f0SJason Baron             route.irq = -1;
30091c3f2f0SJason Baron         }
30191c3f2f0SJason Baron     } else {
30291c3f2f0SJason Baron         route.irq = ich9_pirq_to_gsi(pirq_pin);
30391c3f2f0SJason Baron     }
30491c3f2f0SJason Baron 
30591c3f2f0SJason Baron     return route;
30691c3f2f0SJason Baron }
30791c3f2f0SJason Baron 
30892055797SPaulo Alcantara void ich9_generate_smi(void)
30992055797SPaulo Alcantara {
31092055797SPaulo Alcantara     cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
31192055797SPaulo Alcantara }
31292055797SPaulo Alcantara 
31392055797SPaulo Alcantara void ich9_generate_nmi(void)
31492055797SPaulo Alcantara {
31592055797SPaulo Alcantara     cpu_interrupt(first_cpu, CPU_INTERRUPT_NMI);
31692055797SPaulo Alcantara }
31792055797SPaulo Alcantara 
3184d00636eSJason Baron static int ich9_lpc_sci_irq(ICH9LPCState *lpc)
3194d00636eSJason Baron {
3204d00636eSJason Baron     switch (lpc->d.config[ICH9_LPC_ACPI_CTRL] &
3214d00636eSJason Baron             ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK) {
3224d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_9:
3234d00636eSJason Baron         return 9;
3244d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_10:
3254d00636eSJason Baron         return 10;
3264d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_11:
3274d00636eSJason Baron         return 11;
3284d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_20:
3294d00636eSJason Baron         return 20;
3304d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_21:
3314d00636eSJason Baron         return 21;
3324d00636eSJason Baron     default:
3334d00636eSJason Baron         /* reserved */
3344d00636eSJason Baron         break;
3354d00636eSJason Baron     }
3364d00636eSJason Baron     return -1;
3374d00636eSJason Baron }
3384d00636eSJason Baron 
3394d00636eSJason Baron static void ich9_set_sci(void *opaque, int irq_num, int level)
3404d00636eSJason Baron {
3414d00636eSJason Baron     ICH9LPCState *lpc = opaque;
3424d00636eSJason Baron     int irq;
3434d00636eSJason Baron 
3444d00636eSJason Baron     assert(irq_num == 0);
3454d00636eSJason Baron     level = !!level;
3464d00636eSJason Baron     if (level == lpc->sci_level) {
3474d00636eSJason Baron         return;
3484d00636eSJason Baron     }
3494d00636eSJason Baron     lpc->sci_level = level;
3504d00636eSJason Baron 
351*8f242cb7SPaolo Bonzini     irq = lpc->sci_gsi;
3524d00636eSJason Baron     if (irq < 0) {
3534d00636eSJason Baron         return;
3544d00636eSJason Baron     }
3554d00636eSJason Baron 
356a94dd6a9SPaolo Bonzini     if (irq >= ICH9_LPC_PIC_NUM_PINS) {
3574d00636eSJason Baron         ich9_lpc_update_apic(lpc, irq);
358a94dd6a9SPaolo Bonzini     } else {
3594d00636eSJason Baron         ich9_lpc_update_pic(lpc, irq);
3604d00636eSJason Baron     }
3614d00636eSJason Baron }
3624d00636eSJason Baron 
36318d6abaeSEduardo Habkost void ich9_lpc_pm_init(PCIDevice *lpc_pci, bool smm_enabled)
3644d00636eSJason Baron {
3654d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pci);
366fba72476SPaolo Bonzini     qemu_irq sci_irq;
3674d00636eSJason Baron 
368fba72476SPaolo Bonzini     sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0);
36918d6abaeSEduardo Habkost     ich9_pm_init(lpc_pci, &lpc->pm, smm_enabled, sci_irq);
3704d00636eSJason Baron     ich9_lpc_reset(&lpc->d.qdev);
3714d00636eSJason Baron }
3724d00636eSJason Baron 
3734d00636eSJason Baron /* APM */
3744d00636eSJason Baron 
3754d00636eSJason Baron static void ich9_apm_ctrl_changed(uint32_t val, void *arg)
3764d00636eSJason Baron {
3774d00636eSJason Baron     ICH9LPCState *lpc = arg;
3784d00636eSJason Baron 
3794d00636eSJason Baron     /* ACPI specs 3.0, 4.7.2.5 */
3804d00636eSJason Baron     acpi_pm1_cnt_update(&lpc->pm.acpi_regs,
3814d00636eSJason Baron                         val == ICH9_APM_ACPI_ENABLE,
3824d00636eSJason Baron                         val == ICH9_APM_ACPI_DISABLE);
383afd6895bSPaolo Bonzini     if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) {
384afd6895bSPaolo Bonzini         return;
385afd6895bSPaolo Bonzini     }
3864d00636eSJason Baron 
3874d00636eSJason Baron     /* SMI_EN = PMBASE + 30. SMI control and enable register */
3884d00636eSJason Baron     if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) {
3893c23402dSLaszlo Ersek         cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI);
3904d00636eSJason Baron     }
3914d00636eSJason Baron }
3924d00636eSJason Baron 
3934d00636eSJason Baron /* config:PMBASE */
3944d00636eSJason Baron static void
3956d356c8cSPaolo Bonzini ich9_lpc_pmbase_sci_update(ICH9LPCState *lpc)
3964d00636eSJason Baron {
3974d00636eSJason Baron     uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE);
3986d356c8cSPaolo Bonzini     uint8_t acpi_cntl = pci_get_long(lpc->d.config + ICH9_LPC_ACPI_CTRL);
399*8f242cb7SPaolo Bonzini     uint8_t new_gsi;
4006d356c8cSPaolo Bonzini 
4016d356c8cSPaolo Bonzini     if (acpi_cntl & ICH9_LPC_ACPI_CTRL_ACPI_EN) {
4024d00636eSJason Baron         pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK;
4036d356c8cSPaolo Bonzini     } else {
4046d356c8cSPaolo Bonzini         pm_io_base = 0;
4056d356c8cSPaolo Bonzini     }
4064d00636eSJason Baron 
4074d00636eSJason Baron     ich9_pm_iospace_update(&lpc->pm, pm_io_base);
408*8f242cb7SPaolo Bonzini 
409*8f242cb7SPaolo Bonzini     new_gsi = ich9_lpc_sci_irq(lpc);
410*8f242cb7SPaolo Bonzini     if (lpc->sci_level && new_gsi != lpc->sci_gsi) {
411*8f242cb7SPaolo Bonzini         qemu_set_irq(lpc->pm.irq, 0);
412*8f242cb7SPaolo Bonzini         lpc->sci_gsi = new_gsi;
413*8f242cb7SPaolo Bonzini         qemu_set_irq(lpc->pm.irq, 1);
414*8f242cb7SPaolo Bonzini     }
415*8f242cb7SPaolo Bonzini     lpc->sci_gsi = new_gsi;
4164d00636eSJason Baron }
4174d00636eSJason Baron 
4187335a95aSCao jin /* config:RCBA */
4197335a95aSCao jin static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old)
4204d00636eSJason Baron {
4217335a95aSCao jin     uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA);
4224d00636eSJason Baron 
4237335a95aSCao jin     if (rcba_old & ICH9_LPC_RCBA_EN) {
4247335a95aSCao jin         memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem);
4254d00636eSJason Baron     }
4267335a95aSCao jin     if (rcba & ICH9_LPC_RCBA_EN) {
4274d00636eSJason Baron         memory_region_add_subregion_overlap(get_system_memory(),
4287335a95aSCao jin                                             rcba & ICH9_LPC_RCBA_BA_MASK,
4297335a95aSCao jin                                             &lpc->rcrb_mem, 1);
4304d00636eSJason Baron     }
4314d00636eSJason Baron }
4324d00636eSJason Baron 
43311e66a15SGerd Hoffmann /* config:GEN_PMCON* */
43411e66a15SGerd Hoffmann static void
43511e66a15SGerd Hoffmann ich9_lpc_pmcon_update(ICH9LPCState *lpc)
43611e66a15SGerd Hoffmann {
43711e66a15SGerd Hoffmann     uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1);
43811e66a15SGerd Hoffmann     uint16_t wmask;
43911e66a15SGerd Hoffmann 
44011e66a15SGerd Hoffmann     if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) {
44111e66a15SGerd Hoffmann         wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1);
44211e66a15SGerd Hoffmann         wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK;
44311e66a15SGerd Hoffmann         pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask);
44411e66a15SGerd Hoffmann         lpc->pm.smi_en_wmask &= ~1;
44511e66a15SGerd Hoffmann     }
44611e66a15SGerd Hoffmann }
44711e66a15SGerd Hoffmann 
4484d00636eSJason Baron static int ich9_lpc_post_load(void *opaque, int version_id)
4494d00636eSJason Baron {
4504d00636eSJason Baron     ICH9LPCState *lpc = opaque;
4514d00636eSJason Baron 
452*8f242cb7SPaolo Bonzini     ich9_lpc_pmbase_sci_update(lpc);
4537335a95aSCao jin     ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */);
45411e66a15SGerd Hoffmann     ich9_lpc_pmcon_update(lpc);
4554d00636eSJason Baron     return 0;
4564d00636eSJason Baron }
4574d00636eSJason Baron 
4584d00636eSJason Baron static void ich9_lpc_config_write(PCIDevice *d,
4594d00636eSJason Baron                                   uint32_t addr, uint32_t val, int len)
4604d00636eSJason Baron {
4614d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
4627335a95aSCao jin     uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
4634d00636eSJason Baron 
4644d00636eSJason Baron     pci_default_write_config(d, addr, val, len);
4656d356c8cSPaolo Bonzini     if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4) ||
4666d356c8cSPaolo Bonzini         ranges_overlap(addr, len, ICH9_LPC_ACPI_CTRL, 1)) {
467*8f242cb7SPaolo Bonzini         ich9_lpc_pmbase_sci_update(lpc);
4684d00636eSJason Baron     }
4694d00636eSJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) {
4707335a95aSCao jin         ich9_lpc_rcba_update(lpc, rcba_old);
4714d00636eSJason Baron     }
47291c3f2f0SJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) {
47391c3f2f0SJason Baron         pci_bus_fire_intx_routing_notifier(lpc->d.bus);
47491c3f2f0SJason Baron     }
47591c3f2f0SJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) {
47691c3f2f0SJason Baron         pci_bus_fire_intx_routing_notifier(lpc->d.bus);
47791c3f2f0SJason Baron     }
47811e66a15SGerd Hoffmann     if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) {
47911e66a15SGerd Hoffmann         ich9_lpc_pmcon_update(lpc);
48011e66a15SGerd Hoffmann     }
4814d00636eSJason Baron }
4824d00636eSJason Baron 
4834d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev)
4844d00636eSJason Baron {
4854d00636eSJason Baron     PCIDevice *d = PCI_DEVICE(qdev);
4864d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
4877335a95aSCao jin     uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
4884d00636eSJason Baron     int i;
4894d00636eSJason Baron 
4904d00636eSJason Baron     for (i = 0; i < 4; i++) {
4914d00636eSJason Baron         pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i,
4924d00636eSJason Baron                      ICH9_LPC_PIRQ_ROUT_DEFAULT);
4934d00636eSJason Baron     }
4944d00636eSJason Baron     for (i = 0; i < 4; i++) {
4954d00636eSJason Baron         pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i,
4964d00636eSJason Baron                      ICH9_LPC_PIRQ_ROUT_DEFAULT);
4974d00636eSJason Baron     }
4984d00636eSJason Baron     pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT);
4994d00636eSJason Baron 
5004d00636eSJason Baron     pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT);
5014d00636eSJason Baron     pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT);
5024d00636eSJason Baron 
5034d00636eSJason Baron     ich9_cc_reset(lpc);
5044d00636eSJason Baron 
505*8f242cb7SPaolo Bonzini     ich9_lpc_pmbase_sci_update(lpc);
5067335a95aSCao jin     ich9_lpc_rcba_update(lpc, rcba_old);
5074d00636eSJason Baron 
5084d00636eSJason Baron     lpc->sci_level = 0;
5090e98b436SLaszlo Ersek     lpc->rst_cnt = 0;
5104d00636eSJason Baron }
5114d00636eSJason Baron 
5127335a95aSCao jin /* root complex register block is mapped into memory space */
5137335a95aSCao jin static const MemoryRegionOps rcrb_mmio_ops = {
5144d00636eSJason Baron     .read = ich9_cc_read,
5154d00636eSJason Baron     .write = ich9_cc_write,
5164d00636eSJason Baron     .endianness = DEVICE_LITTLE_ENDIAN,
5174d00636eSJason Baron };
5184d00636eSJason Baron 
5193f5bc9e8SGerd Hoffmann static void ich9_lpc_machine_ready(Notifier *n, void *opaque)
5203f5bc9e8SGerd Hoffmann {
5213f5bc9e8SGerd Hoffmann     ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready);
522b6f32962SJan Kiszka     MemoryRegion *io_as = pci_address_space_io(&s->d);
5233f5bc9e8SGerd Hoffmann     uint8_t *pci_conf;
5243f5bc9e8SGerd Hoffmann 
5253f5bc9e8SGerd Hoffmann     pci_conf = s->d.config;
5263ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x3f8)) {
5273f5bc9e8SGerd Hoffmann         /* com1 */
5283f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x01;
5293f5bc9e8SGerd Hoffmann     }
5303ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x2f8)) {
5313f5bc9e8SGerd Hoffmann         /* com2 */
5323f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x02;
5333f5bc9e8SGerd Hoffmann     }
5343ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x378)) {
5353f5bc9e8SGerd Hoffmann         /* lpt */
5363f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x04;
5373f5bc9e8SGerd Hoffmann     }
538557772f2SMarcel Apfelbaum     if (memory_region_present(io_as, 0x3f2)) {
5393f5bc9e8SGerd Hoffmann         /* floppy */
5403f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x08;
5413f5bc9e8SGerd Hoffmann     }
5423f5bc9e8SGerd Hoffmann }
5433f5bc9e8SGerd Hoffmann 
5440e98b436SLaszlo Ersek /* reset control */
5450e98b436SLaszlo Ersek static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val,
5460e98b436SLaszlo Ersek                                unsigned len)
5470e98b436SLaszlo Ersek {
5480e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
5490e98b436SLaszlo Ersek 
5500e98b436SLaszlo Ersek     if (val & 4) {
5510e98b436SLaszlo Ersek         qemu_system_reset_request();
5520e98b436SLaszlo Ersek         return;
5530e98b436SLaszlo Ersek     }
5540e98b436SLaszlo Ersek     lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */
5550e98b436SLaszlo Ersek }
5560e98b436SLaszlo Ersek 
5570e98b436SLaszlo Ersek static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len)
5580e98b436SLaszlo Ersek {
5590e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
5600e98b436SLaszlo Ersek 
5610e98b436SLaszlo Ersek     return lpc->rst_cnt;
5620e98b436SLaszlo Ersek }
5630e98b436SLaszlo Ersek 
5640e98b436SLaszlo Ersek static const MemoryRegionOps ich9_rst_cnt_ops = {
5650e98b436SLaszlo Ersek     .read = ich9_rst_cnt_read,
5660e98b436SLaszlo Ersek     .write = ich9_rst_cnt_write,
5670e98b436SLaszlo Ersek     .endianness = DEVICE_LITTLE_ENDIAN
5680e98b436SLaszlo Ersek };
5690e98b436SLaszlo Ersek 
5706f1426abSMichael S. Tsirkin Object *ich9_lpc_find(void)
5716f1426abSMichael S. Tsirkin {
5726f1426abSMichael S. Tsirkin     bool ambig;
5736f1426abSMichael S. Tsirkin     Object *o = object_resolve_path_type("", TYPE_ICH9_LPC_DEVICE, &ambig);
5746f1426abSMichael S. Tsirkin 
5756f1426abSMichael S. Tsirkin     if (ambig) {
5766f1426abSMichael S. Tsirkin         return NULL;
5776f1426abSMichael S. Tsirkin     }
5786f1426abSMichael S. Tsirkin     return o;
5796f1426abSMichael S. Tsirkin }
5806f1426abSMichael S. Tsirkin 
581d7bce999SEric Blake static void ich9_lpc_get_sci_int(Object *obj, Visitor *v, const char *name,
582d7bce999SEric Blake                                  void *opaque, Error **errp)
5836f1426abSMichael S. Tsirkin {
5846f1426abSMichael S. Tsirkin     ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj);
585*8f242cb7SPaolo Bonzini     uint32_t value = lpc->sci_gsi;
5866f1426abSMichael S. Tsirkin 
58751e72bc1SEric Blake     visit_type_uint32(v, name, &value, errp);
5886f1426abSMichael S. Tsirkin }
5896f1426abSMichael S. Tsirkin 
5906f1426abSMichael S. Tsirkin static void ich9_lpc_add_properties(ICH9LPCState *lpc)
5916f1426abSMichael S. Tsirkin {
5926f1426abSMichael S. Tsirkin     static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE;
5936f1426abSMichael S. Tsirkin     static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE;
5946f1426abSMichael S. Tsirkin 
5956f1426abSMichael S. Tsirkin     object_property_add(OBJECT(lpc), ACPI_PM_PROP_SCI_INT, "uint32",
5966f1426abSMichael S. Tsirkin                         ich9_lpc_get_sci_int,
5976f1426abSMichael S. Tsirkin                         NULL, NULL, NULL, NULL);
5986f1426abSMichael S. Tsirkin     object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD,
5996f1426abSMichael S. Tsirkin                                   &acpi_enable_cmd, NULL);
6006f1426abSMichael S. Tsirkin     object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD,
6016f1426abSMichael S. Tsirkin                                   &acpi_disable_cmd, NULL);
6026f1426abSMichael S. Tsirkin 
6036f1426abSMichael S. Tsirkin     ich9_pm_add_properties(OBJECT(lpc), &lpc->pm, NULL);
6046f1426abSMichael S. Tsirkin }
6056f1426abSMichael S. Tsirkin 
606d6b38b66SIgor Mammedov static void ich9_lpc_initfn(Object *obj)
607d6b38b66SIgor Mammedov {
608d6b38b66SIgor Mammedov     ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj);
609d6b38b66SIgor Mammedov 
610d6b38b66SIgor Mammedov     ich9_lpc_add_properties(lpc);
611d6b38b66SIgor Mammedov }
612d6b38b66SIgor Mammedov 
6133a80ceadSMarkus Armbruster static void ich9_lpc_realize(PCIDevice *d, Error **errp)
6144d00636eSJason Baron {
6154d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
616f999c0deSEfimov Vasily     DeviceState *dev = DEVICE(d);
6174d00636eSJason Baron     ISABus *isa_bus;
6184d00636eSJason Baron 
619d10e5432SMarkus Armbruster     isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(),
620d10e5432SMarkus Armbruster                           errp);
621d10e5432SMarkus Armbruster     if (!isa_bus) {
622d10e5432SMarkus Armbruster         return;
623d10e5432SMarkus Armbruster     }
6244d00636eSJason Baron 
6254d00636eSJason Baron     pci_set_long(d->wmask + ICH9_LPC_PMBASE,
6264d00636eSJason Baron                  ICH9_LPC_PMBASE_BASE_ADDRESS_MASK);
6276d356c8cSPaolo Bonzini     pci_set_byte(d->wmask + ICH9_LPC_PMBASE,
628*8f242cb7SPaolo Bonzini                  ICH9_LPC_ACPI_CTRL_ACPI_EN |
629*8f242cb7SPaolo Bonzini                  ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK);
6304d00636eSJason Baron 
6317335a95aSCao jin     memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc,
6327335a95aSCao jin                           "lpc-rcrb-mmio", ICH9_CC_SIZE);
6334d00636eSJason Baron 
6344d00636eSJason Baron     lpc->isa_bus = isa_bus;
6354d00636eSJason Baron 
6364d00636eSJason Baron     ich9_cc_init(lpc);
63742d8a3cfSJulien Grall     apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc);
6383f5bc9e8SGerd Hoffmann 
6393f5bc9e8SGerd Hoffmann     lpc->machine_ready.notify = ich9_lpc_machine_ready;
6403f5bc9e8SGerd Hoffmann     qemu_add_machine_init_done_notifier(&lpc->machine_ready);
6413f5bc9e8SGerd Hoffmann 
6421437c94bSPaolo Bonzini     memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc,
6430e98b436SLaszlo Ersek                           "lpc-reset-control", 1);
6440e98b436SLaszlo Ersek     memory_region_add_subregion_overlap(pci_address_space_io(d),
6450e98b436SLaszlo Ersek                                         ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem,
6460e98b436SLaszlo Ersek                                         1);
647f999c0deSEfimov Vasily 
648f999c0deSEfimov Vasily     qdev_init_gpio_out_named(dev, lpc->gsi, ICH9_GPIO_GSI, GSI_NUM_PINS);
649ea5d4250SEfimov Vasily 
650ea5d4250SEfimov Vasily     isa_bus_irqs(isa_bus, lpc->gsi);
6514d00636eSJason Baron }
6524d00636eSJason Baron 
6530e98b436SLaszlo Ersek static bool ich9_rst_cnt_needed(void *opaque)
6540e98b436SLaszlo Ersek {
6550e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
6560e98b436SLaszlo Ersek 
6570e98b436SLaszlo Ersek     return (lpc->rst_cnt != 0);
6580e98b436SLaszlo Ersek }
6590e98b436SLaszlo Ersek 
6600e98b436SLaszlo Ersek static const VMStateDescription vmstate_ich9_rst_cnt = {
6610e98b436SLaszlo Ersek     .name = "ICH9LPC/rst_cnt",
6620e98b436SLaszlo Ersek     .version_id = 1,
6630e98b436SLaszlo Ersek     .minimum_version_id = 1,
6645cd8cadaSJuan Quintela     .needed = ich9_rst_cnt_needed,
6650e98b436SLaszlo Ersek     .fields = (VMStateField[]) {
6660e98b436SLaszlo Ersek         VMSTATE_UINT8(rst_cnt, ICH9LPCState),
6670e98b436SLaszlo Ersek         VMSTATE_END_OF_LIST()
6680e98b436SLaszlo Ersek     }
6690e98b436SLaszlo Ersek };
6700e98b436SLaszlo Ersek 
6714d00636eSJason Baron static const VMStateDescription vmstate_ich9_lpc = {
6724d00636eSJason Baron     .name = "ICH9LPC",
6734d00636eSJason Baron     .version_id = 1,
6744d00636eSJason Baron     .minimum_version_id = 1,
6754d00636eSJason Baron     .post_load = ich9_lpc_post_load,
6764d00636eSJason Baron     .fields = (VMStateField[]) {
6774d00636eSJason Baron         VMSTATE_PCI_DEVICE(d, ICH9LPCState),
6784d00636eSJason Baron         VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState),
6794d00636eSJason Baron         VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs),
6804d00636eSJason Baron         VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE),
6814d00636eSJason Baron         VMSTATE_UINT32(sci_level, ICH9LPCState),
6824d00636eSJason Baron         VMSTATE_END_OF_LIST()
6830e98b436SLaszlo Ersek     },
6845cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
6855cd8cadaSJuan Quintela         &vmstate_ich9_rst_cnt,
6865cd8cadaSJuan Quintela         NULL
6874d00636eSJason Baron     }
6884d00636eSJason Baron };
6894d00636eSJason Baron 
6905add35beSPaulo Alcantara static Property ich9_lpc_properties[] = {
6915add35beSPaulo Alcantara     DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, true),
6925add35beSPaulo Alcantara     DEFINE_PROP_END_OF_LIST(),
6935add35beSPaulo Alcantara };
6945add35beSPaulo Alcantara 
695eaf23bf7SIgor Mammedov static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
696eaf23bf7SIgor Mammedov {
697eaf23bf7SIgor Mammedov     ICH9LPCState *s = ICH9_LPC_DEVICE(adev);
698eaf23bf7SIgor Mammedov 
699eaf23bf7SIgor Mammedov     acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev);
700eaf23bf7SIgor Mammedov }
701eaf23bf7SIgor Mammedov 
7024d00636eSJason Baron static void ich9_lpc_class_init(ObjectClass *klass, void *data)
7034d00636eSJason Baron {
7044d00636eSJason Baron     DeviceClass *dc = DEVICE_CLASS(klass);
7054d00636eSJason Baron     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
7061f862184SIgor Mammedov     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
70743f50410SIgor Mammedov     AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
7084d00636eSJason Baron 
709125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
7104d00636eSJason Baron     dc->reset = ich9_lpc_reset;
7113a80ceadSMarkus Armbruster     k->realize = ich9_lpc_realize;
7124d00636eSJason Baron     dc->vmsd = &vmstate_ich9_lpc;
7135add35beSPaulo Alcantara     dc->props = ich9_lpc_properties;
7144d00636eSJason Baron     k->config_write = ich9_lpc_config_write;
7154d00636eSJason Baron     dc->desc = "ICH9 LPC bridge";
7164d00636eSJason Baron     k->vendor_id = PCI_VENDOR_ID_INTEL;
7174d00636eSJason Baron     k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8;
7184d00636eSJason Baron     k->revision = ICH9_A2_LPC_REVISION;
7194d00636eSJason Baron     k->class_id = PCI_CLASS_BRIDGE_ISA;
720bfa6dfd0SMarkus Armbruster     /*
721bfa6dfd0SMarkus Armbruster      * Reason: part of ICH9 southbridge, needs to be wired up by
722bfa6dfd0SMarkus Armbruster      * pc_q35_init()
723bfa6dfd0SMarkus Armbruster      */
724bfa6dfd0SMarkus Armbruster     dc->cannot_instantiate_with_device_add_yet = true;
7250058c082SIgor Mammedov     hc->plug = ich9_pm_device_plug_cb;
7260058c082SIgor Mammedov     hc->unplug_request = ich9_pm_device_unplug_request_cb;
7270058c082SIgor Mammedov     hc->unplug = ich9_pm_device_unplug_cb;
72843f50410SIgor Mammedov     adevc->ospm_status = ich9_pm_ospm_status;
729eaf23bf7SIgor Mammedov     adevc->send_event = ich9_send_gpe;
730ac35f13bSIgor Mammedov     adevc->madt_cpu = pc_madt_cpu_entry;
7314d00636eSJason Baron }
7324d00636eSJason Baron 
7334d00636eSJason Baron static const TypeInfo ich9_lpc_info = {
7344d00636eSJason Baron     .name       = TYPE_ICH9_LPC_DEVICE,
7354d00636eSJason Baron     .parent     = TYPE_PCI_DEVICE,
7364d00636eSJason Baron     .instance_size = sizeof(struct ICH9LPCState),
737d6b38b66SIgor Mammedov     .instance_init = ich9_lpc_initfn,
7384d00636eSJason Baron     .class_init  = ich9_lpc_class_init,
7391f862184SIgor Mammedov     .interfaces = (InterfaceInfo[]) {
7401f862184SIgor Mammedov         { TYPE_HOTPLUG_HANDLER },
74143f50410SIgor Mammedov         { TYPE_ACPI_DEVICE_IF },
7421f862184SIgor Mammedov         { }
7431f862184SIgor Mammedov     }
7444d00636eSJason Baron };
7454d00636eSJason Baron 
7464d00636eSJason Baron static void ich9_lpc_register(void)
7474d00636eSJason Baron {
7484d00636eSJason Baron     type_register_static(&ich9_lpc_info);
7494d00636eSJason Baron }
7504d00636eSJason Baron 
7514d00636eSJason Baron type_init(ich9_lpc_register);
752