14d00636eSJason Baron /* 26f918e40SJason Baron * QEMU ICH9 Emulation 36f918e40SJason Baron * 44d00636eSJason Baron * Copyright (c) 2006 Fabrice Bellard 56f918e40SJason Baron * Copyright (c) 2009, 2010, 2011 66f918e40SJason Baron * Isaku Yamahata <yamahata at valinux co jp> 76f918e40SJason Baron * VA Linux Systems Japan K.K. 86f918e40SJason Baron * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> 96f918e40SJason Baron * 10ef9f7b58SGonglei * This is based on piix.c, but heavily modified. 114d00636eSJason Baron * 124d00636eSJason Baron * Permission is hereby granted, free of charge, to any person obtaining a copy 134d00636eSJason Baron * of this software and associated documentation files (the "Software"), to deal 144d00636eSJason Baron * in the Software without restriction, including without limitation the rights 154d00636eSJason Baron * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 164d00636eSJason Baron * copies of the Software, and to permit persons to whom the Software is 174d00636eSJason Baron * furnished to do so, subject to the following conditions: 184d00636eSJason Baron * 194d00636eSJason Baron * The above copyright notice and this permission notice shall be included in 204d00636eSJason Baron * all copies or substantial portions of the Software. 214d00636eSJason Baron * 224d00636eSJason Baron * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 234d00636eSJason Baron * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 244d00636eSJason Baron * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 254d00636eSJason Baron * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 264d00636eSJason Baron * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 274d00636eSJason Baron * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 284d00636eSJason Baron * THE SOFTWARE. 294d00636eSJason Baron */ 3064552b6bSMarkus Armbruster 31b6a0aa05SPeter Maydell #include "qemu/osdep.h" 324177b062SPhilippe Mathieu-Daudé #include "qemu/log.h" 334771d756SPaolo Bonzini #include "cpu.h" 3467cebca3SGerd Hoffmann #include "qapi/error.h" 356f1426abSMichael S. Tsirkin #include "qapi/visitor.h" 361de7afc9SPaolo Bonzini #include "qemu/range.h" 37503a35e7SBernhard Beschow #include "hw/dma/i8257.h" 380d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 39d6454270SMarkus Armbruster #include "migration/vmstate.h" 4064552b6bSMarkus Armbruster #include "hw/irq.h" 410d09e41aSPaolo Bonzini #include "hw/isa/apm.h" 4283c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 431a6981bbSBernhard Beschow #include "hw/southbridge/ich9.h" 440d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h" 450d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h" 466e3c2d58SDominic Prinz #include "hw/acpi/ich9_timer.h" 4783c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h" 48a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 4932cad1ffSPhilippe Mathieu-Daudé #include "system/runstate.h" 5032cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 512e5b09fdSMarkus Armbruster #include "hw/core/cpu.h" 5250de920bSLaszlo Ersek #include "hw/nvram/fw_cfg.h" 5350de920bSLaszlo Ersek #include "qemu/cutils.h" 54887e8e9dSIgor Mammedov #include "hw/acpi/acpi_aml_interface.h" 55c8c7c406SDaniel P. Berrangé #include "trace.h" 564d00636eSJason Baron 574d00636eSJason Baron /*****************************************************************************/ 584d00636eSJason Baron /* ICH9 LPC PCI to ISA bridge */ 594d00636eSJason Baron 604d00636eSJason Baron /* chipset configuration register 614d00636eSJason Baron * to access chipset configuration registers, pci_[sg]et_{byte, word, long} 624d00636eSJason Baron * are used. 634d00636eSJason Baron * Although it's not pci configuration space, it's little endian as Intel. 644d00636eSJason Baron */ 654d00636eSJason Baron 664d00636eSJason Baron static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir) 674d00636eSJason Baron { 684d00636eSJason Baron int intx; 694d00636eSJason Baron for (intx = 0; intx < PCI_NUM_PINS; intx++) { 704d00636eSJason Baron irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK; 714d00636eSJason Baron } 724d00636eSJason Baron } 734d00636eSJason Baron 744d00636eSJason Baron static void ich9_cc_update(ICH9LPCState *lpc) 754d00636eSJason Baron { 764d00636eSJason Baron int slot; 774d00636eSJason Baron int pci_intx; 784d00636eSJason Baron 794d00636eSJason Baron const int reg_offsets[] = { 804d00636eSJason Baron ICH9_CC_D25IR, 814d00636eSJason Baron ICH9_CC_D26IR, 824d00636eSJason Baron ICH9_CC_D27IR, 834d00636eSJason Baron ICH9_CC_D28IR, 844d00636eSJason Baron ICH9_CC_D29IR, 854d00636eSJason Baron ICH9_CC_D30IR, 864d00636eSJason Baron ICH9_CC_D31IR, 874d00636eSJason Baron }; 884d00636eSJason Baron const int *offset; 894d00636eSJason Baron 904d00636eSJason Baron /* D{25 - 31}IR, but D30IR is read only to 0. */ 914d00636eSJason Baron for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) { 924d00636eSJason Baron if (slot == 30) { 934d00636eSJason Baron continue; 944d00636eSJason Baron } 954d00636eSJason Baron ich9_cc_update_ir(lpc->irr[slot], 964d00636eSJason Baron pci_get_word(lpc->chip_config + *offset)); 974d00636eSJason Baron } 984d00636eSJason Baron 994d00636eSJason Baron /* 1004d00636eSJason Baron * D30: DMI2PCI bridge 1010668a06bSCao jin * It is arbitrarily decided how INTx lines of PCI devices behind 1020668a06bSCao jin * the bridge are connected to pirq lines. Our choice is PIRQ[E-H]. 1034d00636eSJason Baron * INT[A-D] are connected to PIRQ[E-H] 1044d00636eSJason Baron */ 1054d00636eSJason Baron for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) { 1064d00636eSJason Baron lpc->irr[30][pci_intx] = pci_intx + 4; 1074d00636eSJason Baron } 1084d00636eSJason Baron } 1094d00636eSJason Baron 1104d00636eSJason Baron static void ich9_cc_init(ICH9LPCState *lpc) 1114d00636eSJason Baron { 1124d00636eSJason Baron int slot; 1134d00636eSJason Baron int intx; 1144d00636eSJason Baron 1154d00636eSJason Baron /* the default irq routing is arbitrary as long as it matches with 1164d00636eSJason Baron * acpi irq routing table. 1174d00636eSJason Baron * The one that is incompatible with piix_pci(= bochs) one is 1184d00636eSJason Baron * intentionally chosen to let the users know that the different 1194d00636eSJason Baron * board is used. 1204d00636eSJason Baron * 1214d00636eSJason Baron * int[A-D] -> pirq[E-F] 1224d00636eSJason Baron * avoid pirq A-D because they are used for pci express port 1234d00636eSJason Baron */ 1244d00636eSJason Baron for (slot = 0; slot < PCI_SLOT_MAX; slot++) { 1254d00636eSJason Baron for (intx = 0; intx < PCI_NUM_PINS; intx++) { 1264d00636eSJason Baron lpc->irr[slot][intx] = (slot + intx) % 4 + 4; 1274d00636eSJason Baron } 1284d00636eSJason Baron } 1294d00636eSJason Baron ich9_cc_update(lpc); 1304d00636eSJason Baron } 1314d00636eSJason Baron 1324d00636eSJason Baron static void ich9_cc_reset(ICH9LPCState *lpc) 1334d00636eSJason Baron { 1344d00636eSJason Baron uint8_t *c = lpc->chip_config; 1354d00636eSJason Baron 1364d00636eSJason Baron memset(lpc->chip_config, 0, sizeof(lpc->chip_config)); 1374d00636eSJason Baron 1384d00636eSJason Baron pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT); 1394d00636eSJason Baron pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT); 1404d00636eSJason Baron pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT); 1414d00636eSJason Baron pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT); 1424d00636eSJason Baron pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT); 1434d00636eSJason Baron pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT); 1444d00636eSJason Baron pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT); 14592055797SPaulo Alcantara pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT); 1464d00636eSJason Baron 1474d00636eSJason Baron ich9_cc_update(lpc); 1484d00636eSJason Baron } 1494d00636eSJason Baron 1504d00636eSJason Baron static void ich9_cc_addr_len(uint64_t *addr, unsigned *len) 1514d00636eSJason Baron { 1524d00636eSJason Baron *addr &= ICH9_CC_ADDR_MASK; 1534d00636eSJason Baron if (*addr + *len >= ICH9_CC_SIZE) { 1544d00636eSJason Baron *len = ICH9_CC_SIZE - *addr; 1554d00636eSJason Baron } 1564d00636eSJason Baron } 1574d00636eSJason Baron 1584d00636eSJason Baron /* val: little endian */ 1594d00636eSJason Baron static void ich9_cc_write(void *opaque, hwaddr addr, 1604d00636eSJason Baron uint64_t val, unsigned len) 1614d00636eSJason Baron { 1624d00636eSJason Baron ICH9LPCState *lpc = (ICH9LPCState *)opaque; 1634d00636eSJason Baron 164c8c7c406SDaniel P. Berrangé trace_ich9_cc_write(addr, val, len); 1654d00636eSJason Baron ich9_cc_addr_len(&addr, &len); 1664d00636eSJason Baron memcpy(lpc->chip_config + addr, &val, len); 167fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d)); 1684d00636eSJason Baron ich9_cc_update(lpc); 1694d00636eSJason Baron } 1704d00636eSJason Baron 1714d00636eSJason Baron /* return value: little endian */ 1724d00636eSJason Baron static uint64_t ich9_cc_read(void *opaque, hwaddr addr, 1734d00636eSJason Baron unsigned len) 1744d00636eSJason Baron { 1754d00636eSJason Baron ICH9LPCState *lpc = (ICH9LPCState *)opaque; 1764d00636eSJason Baron 1774d00636eSJason Baron uint32_t val = 0; 1784d00636eSJason Baron ich9_cc_addr_len(&addr, &len); 1794d00636eSJason Baron memcpy(&val, lpc->chip_config + addr, len); 180c8c7c406SDaniel P. Berrangé trace_ich9_cc_read(addr, val, len); 1814d00636eSJason Baron return val; 1824d00636eSJason Baron } 1834d00636eSJason Baron 1844d00636eSJason Baron /* IRQ routing */ 1854d00636eSJason Baron /* */ 1864d00636eSJason Baron static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis) 1874d00636eSJason Baron { 1884d00636eSJason Baron *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK; 1894d00636eSJason Baron *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN; 1904d00636eSJason Baron } 1914d00636eSJason Baron 1924d00636eSJason Baron static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num, 1934d00636eSJason Baron int *pic_irq, int *pic_dis) 1944d00636eSJason Baron { 1954d00636eSJason Baron switch (pirq_num) { 1964d00636eSJason Baron case 0 ... 3: /* A-D */ 1974d00636eSJason Baron ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num], 1984d00636eSJason Baron pic_irq, pic_dis); 1994d00636eSJason Baron return; 2004d00636eSJason Baron case 4 ... 7: /* E-H */ 2014d00636eSJason Baron ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)], 2024d00636eSJason Baron pic_irq, pic_dis); 2034d00636eSJason Baron return; 2044d00636eSJason Baron default: 2054d00636eSJason Baron break; 2064d00636eSJason Baron } 2074d00636eSJason Baron abort(); 2084d00636eSJason Baron } 2094d00636eSJason Baron 210a94dd6a9SPaolo Bonzini /* gsi: i8259+ioapic irq 0-15, otherwise assert */ 211a94dd6a9SPaolo Bonzini static void ich9_lpc_update_pic(ICH9LPCState *lpc, int gsi) 2124d00636eSJason Baron { 2134d00636eSJason Baron int i, pic_level; 2144d00636eSJason Baron 215a94dd6a9SPaolo Bonzini assert(gsi < ICH9_LPC_PIC_NUM_PINS); 216a94dd6a9SPaolo Bonzini 2174d00636eSJason Baron /* The pic level is the logical OR of all the PCI irqs mapped to it */ 2184d00636eSJason Baron pic_level = 0; 2194d00636eSJason Baron for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) { 2204d00636eSJason Baron int tmp_irq; 2214d00636eSJason Baron int tmp_dis; 2224d00636eSJason Baron ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis); 223a94dd6a9SPaolo Bonzini if (!tmp_dis && tmp_irq == gsi) { 224fd56e061SDavid Gibson pic_level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), i); 2254d00636eSJason Baron } 2264d00636eSJason Baron } 2278f242cb7SPaolo Bonzini if (gsi == lpc->sci_gsi) { 2284d00636eSJason Baron pic_level |= lpc->sci_level; 2294d00636eSJason Baron } 2304d00636eSJason Baron 23135a6b23cSPaolo Bonzini qemu_set_irq(lpc->gsi[gsi], pic_level); 2324d00636eSJason Baron } 2334d00636eSJason Baron 2344d00636eSJason Baron /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */ 2354d00636eSJason Baron static int ich9_pirq_to_gsi(int pirq) 2364d00636eSJason Baron { 2374d00636eSJason Baron return pirq + ICH9_LPC_PIC_NUM_PINS; 2384d00636eSJason Baron } 2394d00636eSJason Baron 2404d00636eSJason Baron static int ich9_gsi_to_pirq(int gsi) 2414d00636eSJason Baron { 2424d00636eSJason Baron return gsi - ICH9_LPC_PIC_NUM_PINS; 2434d00636eSJason Baron } 2444d00636eSJason Baron 245a94dd6a9SPaolo Bonzini /* gsi: ioapic irq 16-23, otherwise assert */ 2464d00636eSJason Baron static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi) 2474d00636eSJason Baron { 248243b9511SJan Kiszka int level = 0; 2494d00636eSJason Baron 250a94dd6a9SPaolo Bonzini assert(gsi >= ICH9_LPC_PIC_NUM_PINS); 251a94dd6a9SPaolo Bonzini 252fd56e061SDavid Gibson level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), ich9_gsi_to_pirq(gsi)); 2538f242cb7SPaolo Bonzini if (gsi == lpc->sci_gsi) { 2544d00636eSJason Baron level |= lpc->sci_level; 2554d00636eSJason Baron } 2564d00636eSJason Baron 25735a6b23cSPaolo Bonzini qemu_set_irq(lpc->gsi[gsi], level); 2584d00636eSJason Baron } 2594d00636eSJason Baron 26029a457cbSBernhard Beschow static void ich9_lpc_set_irq(void *opaque, int pirq, int level) 2614d00636eSJason Baron { 2624d00636eSJason Baron ICH9LPCState *lpc = opaque; 263a94dd6a9SPaolo Bonzini int pic_irq, pic_dis; 2644d00636eSJason Baron 2654d00636eSJason Baron assert(0 <= pirq); 2664d00636eSJason Baron assert(pirq < ICH9_LPC_NB_PIRQS); 2674d00636eSJason Baron 2684d00636eSJason Baron ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq)); 269a94dd6a9SPaolo Bonzini ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis); 270a94dd6a9SPaolo Bonzini ich9_lpc_update_pic(lpc, pic_irq); 2714d00636eSJason Baron } 2724d00636eSJason Baron 2734d00636eSJason Baron /* return the pirq number (PIRQ[A-H]:0-7) corresponding to 2744d00636eSJason Baron * a given device irq pin. 2754d00636eSJason Baron */ 27629a457cbSBernhard Beschow static int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx) 2774d00636eSJason Baron { 2784d00636eSJason Baron BusState *bus = qdev_get_parent_bus(&pci_dev->qdev); 2794d00636eSJason Baron PCIBus *pci_bus = PCI_BUS(bus); 2804d00636eSJason Baron PCIDevice *lpc_pdev = 2814d00636eSJason Baron pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)]; 2824d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev); 2834d00636eSJason Baron 2844d00636eSJason Baron return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx]; 2854d00636eSJason Baron } 2864d00636eSJason Baron 28729a457cbSBernhard Beschow static PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin) 28891c3f2f0SJason Baron { 28991c3f2f0SJason Baron ICH9LPCState *lpc = opaque; 29091c3f2f0SJason Baron PCIINTxRoute route; 29191c3f2f0SJason Baron int pic_irq; 29291c3f2f0SJason Baron int pic_dis; 29391c3f2f0SJason Baron 29491c3f2f0SJason Baron assert(0 <= pirq_pin); 29591c3f2f0SJason Baron assert(pirq_pin < ICH9_LPC_NB_PIRQS); 29691c3f2f0SJason Baron 29791c3f2f0SJason Baron route.mode = PCI_INTX_ENABLED; 29891c3f2f0SJason Baron ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis); 29991c3f2f0SJason Baron if (!pic_dis) { 30091c3f2f0SJason Baron if (pic_irq < ICH9_LPC_PIC_NUM_PINS) { 30191c3f2f0SJason Baron route.irq = pic_irq; 30291c3f2f0SJason Baron } else { 30391c3f2f0SJason Baron route.mode = PCI_INTX_DISABLED; 30491c3f2f0SJason Baron route.irq = -1; 30591c3f2f0SJason Baron } 30691c3f2f0SJason Baron } else { 307886e0a5fSDavid Woodhouse /* 308886e0a5fSDavid Woodhouse * Strictly speaking, this is wrong. The PIRQ should be routed 309886e0a5fSDavid Woodhouse * to *both* the I/O APIC and the PIC, on different pins. The 310886e0a5fSDavid Woodhouse * I/O APIC has a fixed mapping to IRQ16-23, while the PIC is 311886e0a5fSDavid Woodhouse * routed according to the PIRQx_ROUT configuration. But QEMU 312886e0a5fSDavid Woodhouse * doesn't (yet) cope with the concept of pin numbers differing 313886e0a5fSDavid Woodhouse * between PIC and I/O APIC, and neither does the in-kernel KVM 314886e0a5fSDavid Woodhouse * irqchip support. So we route to the I/O APIC *only* if the 315886e0a5fSDavid Woodhouse * routing to the PIC is disabled in the PIRQx_ROUT settings. 316886e0a5fSDavid Woodhouse * 317886e0a5fSDavid Woodhouse * This seems to work even if we boot a Linux guest with 'noapic' 318886e0a5fSDavid Woodhouse * to make it use the legacy PIC, and then kexec directly into a 319886e0a5fSDavid Woodhouse * new kernel which uses the I/O APIC. The new kernel explicitly 320886e0a5fSDavid Woodhouse * disables the PIRQ routing even though it doesn't need to care. 321886e0a5fSDavid Woodhouse */ 32291c3f2f0SJason Baron route.irq = ich9_pirq_to_gsi(pirq_pin); 32391c3f2f0SJason Baron } 32491c3f2f0SJason Baron 32591c3f2f0SJason Baron return route; 32691c3f2f0SJason Baron } 32791c3f2f0SJason Baron 32892055797SPaulo Alcantara void ich9_generate_smi(void) 32992055797SPaulo Alcantara { 33092055797SPaulo Alcantara cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI); 33192055797SPaulo Alcantara } 33292055797SPaulo Alcantara 3334177b062SPhilippe Mathieu-Daudé /* Returns -1 on error, IRQ number on success */ 3344d00636eSJason Baron static int ich9_lpc_sci_irq(ICH9LPCState *lpc) 3354d00636eSJason Baron { 3364177b062SPhilippe Mathieu-Daudé uint8_t sel = lpc->d.config[ICH9_LPC_ACPI_CTRL] & 3374177b062SPhilippe Mathieu-Daudé ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK; 3384177b062SPhilippe Mathieu-Daudé switch (sel) { 3394d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_9: 3404d00636eSJason Baron return 9; 3414d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_10: 3424d00636eSJason Baron return 10; 3434d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_11: 3444d00636eSJason Baron return 11; 3454d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_20: 3464d00636eSJason Baron return 20; 3474d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_21: 3484d00636eSJason Baron return 21; 3494d00636eSJason Baron default: 3504d00636eSJason Baron /* reserved */ 3514177b062SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 3524177b062SPhilippe Mathieu-Daudé "ICH9 LPC: SCI IRQ SEL #%u is reserved\n", sel); 3534d00636eSJason Baron break; 3544d00636eSJason Baron } 3554d00636eSJason Baron return -1; 3564d00636eSJason Baron } 3574d00636eSJason Baron 3584d00636eSJason Baron static void ich9_set_sci(void *opaque, int irq_num, int level) 3594d00636eSJason Baron { 3604d00636eSJason Baron ICH9LPCState *lpc = opaque; 3614d00636eSJason Baron int irq; 3624d00636eSJason Baron 3634d00636eSJason Baron assert(irq_num == 0); 3644d00636eSJason Baron level = !!level; 3654d00636eSJason Baron if (level == lpc->sci_level) { 3664d00636eSJason Baron return; 3674d00636eSJason Baron } 3684d00636eSJason Baron lpc->sci_level = level; 3694d00636eSJason Baron 3708f242cb7SPaolo Bonzini irq = lpc->sci_gsi; 3714d00636eSJason Baron if (irq < 0) { 3724d00636eSJason Baron return; 3734d00636eSJason Baron } 3744d00636eSJason Baron 375a94dd6a9SPaolo Bonzini if (irq >= ICH9_LPC_PIC_NUM_PINS) { 3764d00636eSJason Baron ich9_lpc_update_apic(lpc, irq); 377a94dd6a9SPaolo Bonzini } else { 3784d00636eSJason Baron ich9_lpc_update_pic(lpc, irq); 3794d00636eSJason Baron } 3804d00636eSJason Baron } 3814d00636eSJason Baron 38250de920bSLaszlo Ersek static void smi_features_ok_callback(void *opaque) 38350de920bSLaszlo Ersek { 38450de920bSLaszlo Ersek ICH9LPCState *lpc = opaque; 38550de920bSLaszlo Ersek uint64_t guest_features; 386cd89134eSIgor Mammedov uint64_t guest_cpu_hotplug_features; 38750de920bSLaszlo Ersek 38850de920bSLaszlo Ersek if (lpc->smi_features_ok) { 38950de920bSLaszlo Ersek /* negotiation already complete, features locked */ 39050de920bSLaszlo Ersek return; 39150de920bSLaszlo Ersek } 39250de920bSLaszlo Ersek 39350de920bSLaszlo Ersek memcpy(&guest_features, lpc->smi_guest_features_le, sizeof guest_features); 39450de920bSLaszlo Ersek le64_to_cpus(&guest_features); 39550de920bSLaszlo Ersek if (guest_features & ~lpc->smi_host_features) { 39650de920bSLaszlo Ersek /* guest requests invalid features, leave @features_ok at zero */ 39750de920bSLaszlo Ersek return; 39850de920bSLaszlo Ersek } 399cd89134eSIgor Mammedov 400cd89134eSIgor Mammedov guest_cpu_hotplug_features = guest_features & 401cd89134eSIgor Mammedov (BIT_ULL(ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT) | 402cd89134eSIgor Mammedov BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT)); 40300dc02d2SIgor Mammedov if (!(guest_features & BIT_ULL(ICH9_LPC_SMI_F_BROADCAST_BIT)) && 404cd89134eSIgor Mammedov guest_cpu_hotplug_features) { 40500dc02d2SIgor Mammedov /* 40600dc02d2SIgor Mammedov * cpu hot-[un]plug with SMI requires SMI broadcast, 40700dc02d2SIgor Mammedov * leave @features_ok at zero 40800dc02d2SIgor Mammedov */ 40900dc02d2SIgor Mammedov return; 41000dc02d2SIgor Mammedov } 41150de920bSLaszlo Ersek 4127ed3e1ebSIgor Mammedov if (guest_cpu_hotplug_features == 4137ed3e1ebSIgor Mammedov BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT)) { 4147ed3e1ebSIgor Mammedov /* cpu hot-unplug is unsupported without cpu-hotplug */ 4157ed3e1ebSIgor Mammedov return; 4167ed3e1ebSIgor Mammedov } 4177ed3e1ebSIgor Mammedov 41850de920bSLaszlo Ersek /* valid feature subset requested, lock it down, report success */ 41950de920bSLaszlo Ersek lpc->smi_negotiated_features = guest_features; 42050de920bSLaszlo Ersek lpc->smi_features_ok = 1; 42150de920bSLaszlo Ersek } 42250de920bSLaszlo Ersek 42320fe3af2SBernhard Beschow static void ich9_lpc_pm_init(ICH9LPCState *lpc) 4244d00636eSJason Baron { 425fba72476SPaolo Bonzini qemu_irq sci_irq; 42650de920bSLaszlo Ersek FWCfgState *fw_cfg = fw_cfg_find(); 4274d00636eSJason Baron 428fba72476SPaolo Bonzini sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0); 42920fe3af2SBernhard Beschow ich9_pm_init(PCI_DEVICE(lpc), &lpc->pm, sci_irq); 43050de920bSLaszlo Ersek 43150de920bSLaszlo Ersek if (lpc->smi_host_features && fw_cfg) { 43250de920bSLaszlo Ersek uint64_t host_features_le; 43350de920bSLaszlo Ersek 43450de920bSLaszlo Ersek host_features_le = cpu_to_le64(lpc->smi_host_features); 43550de920bSLaszlo Ersek memcpy(lpc->smi_host_features_le, &host_features_le, 43650de920bSLaszlo Ersek sizeof host_features_le); 43750de920bSLaszlo Ersek fw_cfg_add_file(fw_cfg, "etc/smi/supported-features", 43850de920bSLaszlo Ersek lpc->smi_host_features_le, 43950de920bSLaszlo Ersek sizeof lpc->smi_host_features_le); 44050de920bSLaszlo Ersek 44150de920bSLaszlo Ersek /* The other two guest-visible fields are cleared on device reset, we 44250de920bSLaszlo Ersek * just link them into fw_cfg here. 44350de920bSLaszlo Ersek */ 44450de920bSLaszlo Ersek fw_cfg_add_file_callback(fw_cfg, "etc/smi/requested-features", 4455f9252f7SMarc-André Lureau NULL, NULL, NULL, 44650de920bSLaszlo Ersek lpc->smi_guest_features_le, 44750de920bSLaszlo Ersek sizeof lpc->smi_guest_features_le, 44850de920bSLaszlo Ersek false); 44950de920bSLaszlo Ersek fw_cfg_add_file_callback(fw_cfg, "etc/smi/features-ok", 4505f9252f7SMarc-André Lureau smi_features_ok_callback, NULL, lpc, 45150de920bSLaszlo Ersek &lpc->smi_features_ok, 45250de920bSLaszlo Ersek sizeof lpc->smi_features_ok, 45350de920bSLaszlo Ersek true); 45450de920bSLaszlo Ersek } 4554d00636eSJason Baron } 4564d00636eSJason Baron 4574d00636eSJason Baron /* APM */ 4584d00636eSJason Baron 4594d00636eSJason Baron static void ich9_apm_ctrl_changed(uint32_t val, void *arg) 4604d00636eSJason Baron { 4614d00636eSJason Baron ICH9LPCState *lpc = arg; 4624d00636eSJason Baron 4634d00636eSJason Baron /* ACPI specs 3.0, 4.7.2.5 */ 4644d00636eSJason Baron acpi_pm1_cnt_update(&lpc->pm.acpi_regs, 4654d00636eSJason Baron val == ICH9_APM_ACPI_ENABLE, 4664d00636eSJason Baron val == ICH9_APM_ACPI_DISABLE); 467afd6895bSPaolo Bonzini if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) { 468afd6895bSPaolo Bonzini return; 469afd6895bSPaolo Bonzini } 4704d00636eSJason Baron 4714d00636eSJason Baron /* SMI_EN = PMBASE + 30. SMI control and enable register */ 4724d00636eSJason Baron if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) { 4735ce45c7aSLaszlo Ersek if (lpc->smi_negotiated_features & 4745ce45c7aSLaszlo Ersek (UINT64_C(1) << ICH9_LPC_SMI_F_BROADCAST_BIT)) { 4755ce45c7aSLaszlo Ersek CPUState *cs; 4765ce45c7aSLaszlo Ersek CPU_FOREACH(cs) { 4775ce45c7aSLaszlo Ersek cpu_interrupt(cs, CPU_INTERRUPT_SMI); 4785ce45c7aSLaszlo Ersek } 4795ce45c7aSLaszlo Ersek } else { 4803c23402dSLaszlo Ersek cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI); 4814d00636eSJason Baron } 4824d00636eSJason Baron } 4835ce45c7aSLaszlo Ersek } 4844d00636eSJason Baron 4854d00636eSJason Baron /* config:PMBASE */ 4864d00636eSJason Baron static void 4876d356c8cSPaolo Bonzini ich9_lpc_pmbase_sci_update(ICH9LPCState *lpc) 4884d00636eSJason Baron { 4894d00636eSJason Baron uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE); 4906d356c8cSPaolo Bonzini uint8_t acpi_cntl = pci_get_long(lpc->d.config + ICH9_LPC_ACPI_CTRL); 4914177b062SPhilippe Mathieu-Daudé int new_gsi; 4926d356c8cSPaolo Bonzini 4936d356c8cSPaolo Bonzini if (acpi_cntl & ICH9_LPC_ACPI_CTRL_ACPI_EN) { 4944d00636eSJason Baron pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK; 4956d356c8cSPaolo Bonzini } else { 4966d356c8cSPaolo Bonzini pm_io_base = 0; 4976d356c8cSPaolo Bonzini } 4984d00636eSJason Baron 4994d00636eSJason Baron ich9_pm_iospace_update(&lpc->pm, pm_io_base); 5008f242cb7SPaolo Bonzini 5018f242cb7SPaolo Bonzini new_gsi = ich9_lpc_sci_irq(lpc); 5024177b062SPhilippe Mathieu-Daudé if (new_gsi == -1) { 5034177b062SPhilippe Mathieu-Daudé return; 5044177b062SPhilippe Mathieu-Daudé } 5058f242cb7SPaolo Bonzini if (lpc->sci_level && new_gsi != lpc->sci_gsi) { 5068f242cb7SPaolo Bonzini qemu_set_irq(lpc->pm.irq, 0); 5078f242cb7SPaolo Bonzini lpc->sci_gsi = new_gsi; 5088f242cb7SPaolo Bonzini qemu_set_irq(lpc->pm.irq, 1); 5098f242cb7SPaolo Bonzini } 5108f242cb7SPaolo Bonzini lpc->sci_gsi = new_gsi; 5114d00636eSJason Baron } 5124d00636eSJason Baron 5137335a95aSCao jin /* config:RCBA */ 5147335a95aSCao jin static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old) 5154d00636eSJason Baron { 5167335a95aSCao jin uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA); 5174d00636eSJason Baron 5187335a95aSCao jin if (rcba_old & ICH9_LPC_RCBA_EN) { 5197335a95aSCao jin memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem); 5204d00636eSJason Baron } 5217335a95aSCao jin if (rcba & ICH9_LPC_RCBA_EN) { 5224d00636eSJason Baron memory_region_add_subregion_overlap(get_system_memory(), 5237335a95aSCao jin rcba & ICH9_LPC_RCBA_BA_MASK, 5247335a95aSCao jin &lpc->rcrb_mem, 1); 5254d00636eSJason Baron } 5264d00636eSJason Baron } 5274d00636eSJason Baron 52811e66a15SGerd Hoffmann /* config:GEN_PMCON* */ 52911e66a15SGerd Hoffmann static void 53011e66a15SGerd Hoffmann ich9_lpc_pmcon_update(ICH9LPCState *lpc) 53111e66a15SGerd Hoffmann { 53211e66a15SGerd Hoffmann uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1); 53311e66a15SGerd Hoffmann uint16_t wmask; 53411e66a15SGerd Hoffmann 5356e3c2d58SDominic Prinz if (lpc->pm.swsmi_timer_enabled) { 5366e3c2d58SDominic Prinz ich9_pm_update_swsmi_timer( 5376e3c2d58SDominic Prinz &lpc->pm, lpc->pm.smi_en & ICH9_PMIO_SMI_EN_SWSMI_EN); 5386e3c2d58SDominic Prinz } 5396e3c2d58SDominic Prinz if (lpc->pm.periodic_timer_enabled) { 5406e3c2d58SDominic Prinz ich9_pm_update_periodic_timer( 5416e3c2d58SDominic Prinz &lpc->pm, lpc->pm.smi_en & ICH9_PMIO_SMI_EN_PERIODIC_EN); 5426e3c2d58SDominic Prinz } 5436e3c2d58SDominic Prinz 54411e66a15SGerd Hoffmann if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) { 54511e66a15SGerd Hoffmann wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1); 54611e66a15SGerd Hoffmann wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK; 54711e66a15SGerd Hoffmann pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask); 54811e66a15SGerd Hoffmann lpc->pm.smi_en_wmask &= ~1; 54911e66a15SGerd Hoffmann } 55011e66a15SGerd Hoffmann } 55111e66a15SGerd Hoffmann 5524d00636eSJason Baron static int ich9_lpc_post_load(void *opaque, int version_id) 5534d00636eSJason Baron { 5544d00636eSJason Baron ICH9LPCState *lpc = opaque; 5554d00636eSJason Baron 5568f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc); 5577335a95aSCao jin ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */); 55811e66a15SGerd Hoffmann ich9_lpc_pmcon_update(lpc); 5594d00636eSJason Baron return 0; 5604d00636eSJason Baron } 5614d00636eSJason Baron 5624d00636eSJason Baron static void ich9_lpc_config_write(PCIDevice *d, 5634d00636eSJason Baron uint32_t addr, uint32_t val, int len) 5644d00636eSJason Baron { 5654d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 5667335a95aSCao jin uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA); 5674d00636eSJason Baron 5684d00636eSJason Baron pci_default_write_config(d, addr, val, len); 5696d356c8cSPaolo Bonzini if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4) || 5706d356c8cSPaolo Bonzini ranges_overlap(addr, len, ICH9_LPC_ACPI_CTRL, 1)) { 5718f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc); 5724d00636eSJason Baron } 5734d00636eSJason Baron if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) { 5747335a95aSCao jin ich9_lpc_rcba_update(lpc, rcba_old); 5754d00636eSJason Baron } 57691c3f2f0SJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) { 577fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d)); 57891c3f2f0SJason Baron } 57991c3f2f0SJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) { 580fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d)); 58191c3f2f0SJason Baron } 58211e66a15SGerd Hoffmann if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) { 58311e66a15SGerd Hoffmann ich9_lpc_pmcon_update(lpc); 58411e66a15SGerd Hoffmann } 5854d00636eSJason Baron } 5864d00636eSJason Baron 5874d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev) 5884d00636eSJason Baron { 5894d00636eSJason Baron PCIDevice *d = PCI_DEVICE(qdev); 5904d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 5917335a95aSCao jin uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA); 5924d00636eSJason Baron int i; 5934d00636eSJason Baron 5944d00636eSJason Baron for (i = 0; i < 4; i++) { 5954d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i, 5964d00636eSJason Baron ICH9_LPC_PIRQ_ROUT_DEFAULT); 5974d00636eSJason Baron } 5984d00636eSJason Baron for (i = 0; i < 4; i++) { 5994d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i, 6004d00636eSJason Baron ICH9_LPC_PIRQ_ROUT_DEFAULT); 6014d00636eSJason Baron } 6024d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT); 6034d00636eSJason Baron 6044d00636eSJason Baron pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT); 6054d00636eSJason Baron pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT); 6064d00636eSJason Baron 6074d00636eSJason Baron ich9_cc_reset(lpc); 6084d00636eSJason Baron 6098f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc); 6107335a95aSCao jin ich9_lpc_rcba_update(lpc, rcba_old); 6114d00636eSJason Baron 6124d00636eSJason Baron lpc->sci_level = 0; 6130e98b436SLaszlo Ersek lpc->rst_cnt = 0; 61450de920bSLaszlo Ersek 61550de920bSLaszlo Ersek memset(lpc->smi_guest_features_le, 0, sizeof lpc->smi_guest_features_le); 61650de920bSLaszlo Ersek lpc->smi_features_ok = 0; 61750de920bSLaszlo Ersek lpc->smi_negotiated_features = 0; 6184d00636eSJason Baron } 6194d00636eSJason Baron 6207335a95aSCao jin /* root complex register block is mapped into memory space */ 6217335a95aSCao jin static const MemoryRegionOps rcrb_mmio_ops = { 6224d00636eSJason Baron .read = ich9_cc_read, 6234d00636eSJason Baron .write = ich9_cc_write, 6244d00636eSJason Baron .endianness = DEVICE_LITTLE_ENDIAN, 6254d00636eSJason Baron }; 6264d00636eSJason Baron 6273f5bc9e8SGerd Hoffmann static void ich9_lpc_machine_ready(Notifier *n, void *opaque) 6283f5bc9e8SGerd Hoffmann { 6293f5bc9e8SGerd Hoffmann ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready); 630b6f32962SJan Kiszka MemoryRegion *io_as = pci_address_space_io(&s->d); 6313f5bc9e8SGerd Hoffmann uint8_t *pci_conf; 6323f5bc9e8SGerd Hoffmann 6333f5bc9e8SGerd Hoffmann pci_conf = s->d.config; 6343ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x3f8)) { 6353f5bc9e8SGerd Hoffmann /* com1 */ 6363f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x01; 6373f5bc9e8SGerd Hoffmann } 6383ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x2f8)) { 6393f5bc9e8SGerd Hoffmann /* com2 */ 6403f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x02; 6413f5bc9e8SGerd Hoffmann } 6423ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x378)) { 6433f5bc9e8SGerd Hoffmann /* lpt */ 6443f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x04; 6453f5bc9e8SGerd Hoffmann } 646557772f2SMarcel Apfelbaum if (memory_region_present(io_as, 0x3f2)) { 6473f5bc9e8SGerd Hoffmann /* floppy */ 6483f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x08; 6493f5bc9e8SGerd Hoffmann } 6503f5bc9e8SGerd Hoffmann } 6513f5bc9e8SGerd Hoffmann 6520e98b436SLaszlo Ersek /* reset control */ 6530e98b436SLaszlo Ersek static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val, 6540e98b436SLaszlo Ersek unsigned len) 6550e98b436SLaszlo Ersek { 6560e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 6570e98b436SLaszlo Ersek 6580e98b436SLaszlo Ersek if (val & 4) { 659cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 6600e98b436SLaszlo Ersek return; 6610e98b436SLaszlo Ersek } 6620e98b436SLaszlo Ersek lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */ 6630e98b436SLaszlo Ersek } 6640e98b436SLaszlo Ersek 6650e98b436SLaszlo Ersek static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len) 6660e98b436SLaszlo Ersek { 6670e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 6680e98b436SLaszlo Ersek 6690e98b436SLaszlo Ersek return lpc->rst_cnt; 6700e98b436SLaszlo Ersek } 6710e98b436SLaszlo Ersek 6720e98b436SLaszlo Ersek static const MemoryRegionOps ich9_rst_cnt_ops = { 6730e98b436SLaszlo Ersek .read = ich9_rst_cnt_read, 6740e98b436SLaszlo Ersek .write = ich9_rst_cnt_write, 6750e98b436SLaszlo Ersek .endianness = DEVICE_LITTLE_ENDIAN 6760e98b436SLaszlo Ersek }; 6770e98b436SLaszlo Ersek 678a8c1e3bbSFelipe Franciosi static void ich9_lpc_initfn(Object *obj) 6796f1426abSMichael S. Tsirkin { 680a8c1e3bbSFelipe Franciosi ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj); 681a8c1e3bbSFelipe Franciosi 6826f1426abSMichael S. Tsirkin static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE; 6836f1426abSMichael S. Tsirkin static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE; 6846f1426abSMichael S. Tsirkin 685f0bc6bf7SBernhard Beschow object_initialize_child(obj, "rtc", &lpc->rtc, TYPE_MC146818_RTC); 686f0bc6bf7SBernhard Beschow 68729538512SBernhard Beschow qdev_init_gpio_out_named(DEVICE(lpc), lpc->gsi, ICH9_GPIO_GSI, 68829538512SBernhard Beschow IOAPIC_NUM_PINS); 68929538512SBernhard Beschow 69064a7b8deSFelipe Franciosi object_property_add_uint8_ptr(obj, ACPI_PM_PROP_SCI_INT, 691d2623129SMarkus Armbruster &lpc->sci_gsi, OBJ_PROP_FLAG_READ); 6926f1426abSMichael S. Tsirkin object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD, 693d2623129SMarkus Armbruster &acpi_enable_cmd, OBJ_PROP_FLAG_READ); 6946f1426abSMichael S. Tsirkin object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD, 695d2623129SMarkus Armbruster &acpi_disable_cmd, OBJ_PROP_FLAG_READ); 696eb8f7f91SIgor Mammedov object_property_add_uint64_ptr(obj, ICH9_LPC_SMI_NEGOTIATED_FEAT_PROP, 697eb8f7f91SIgor Mammedov &lpc->smi_negotiated_features, 698eb8f7f91SIgor Mammedov OBJ_PROP_FLAG_READ); 6996f1426abSMichael S. Tsirkin 70040c2281cSMarkus Armbruster ich9_pm_add_properties(obj, &lpc->pm); 701d6b38b66SIgor Mammedov } 702d6b38b66SIgor Mammedov 7033a80ceadSMarkus Armbruster static void ich9_lpc_realize(PCIDevice *d, Error **errp) 7044d00636eSJason Baron { 7054d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); 70629a457cbSBernhard Beschow PCIBus *pci_bus = pci_get_bus(d); 7074d00636eSJason Baron ISABus *isa_bus; 70856b1f50eSBernhard Beschow uint32_t irq; 7094d00636eSJason Baron 71067cebca3SGerd Hoffmann if ((lpc->smi_host_features & BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT)) && 71167cebca3SGerd Hoffmann !(lpc->smi_host_features & BIT_ULL(ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT))) { 71267cebca3SGerd Hoffmann /* 71367cebca3SGerd Hoffmann * smi_features_ok_callback() throws an error on this. 71467cebca3SGerd Hoffmann * 71567cebca3SGerd Hoffmann * So bail out here instead of advertizing the invalid 71667cebca3SGerd Hoffmann * configuration and get obscure firmware failures from that. 71767cebca3SGerd Hoffmann */ 71867cebca3SGerd Hoffmann error_setg(errp, "cpu hot-unplug requires cpu hot-plug"); 71967cebca3SGerd Hoffmann return; 72067cebca3SGerd Hoffmann } 72167cebca3SGerd Hoffmann 722d10e5432SMarkus Armbruster isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(), 723d10e5432SMarkus Armbruster errp); 724d10e5432SMarkus Armbruster if (!isa_bus) { 725d10e5432SMarkus Armbruster return; 726d10e5432SMarkus Armbruster } 7274d00636eSJason Baron 7284d00636eSJason Baron pci_set_long(d->wmask + ICH9_LPC_PMBASE, 7294d00636eSJason Baron ICH9_LPC_PMBASE_BASE_ADDRESS_MASK); 7306d356c8cSPaolo Bonzini pci_set_byte(d->wmask + ICH9_LPC_PMBASE, 7318f242cb7SPaolo Bonzini ICH9_LPC_ACPI_CTRL_ACPI_EN | 7328f242cb7SPaolo Bonzini ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK); 7334d00636eSJason Baron 7347335a95aSCao jin memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc, 7357335a95aSCao jin "lpc-rcrb-mmio", ICH9_CC_SIZE); 7364d00636eSJason Baron 7374d00636eSJason Baron ich9_cc_init(lpc); 73842d8a3cfSJulien Grall apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc); 7393f5bc9e8SGerd Hoffmann 7403f5bc9e8SGerd Hoffmann lpc->machine_ready.notify = ich9_lpc_machine_ready; 7413f5bc9e8SGerd Hoffmann qemu_add_machine_init_done_notifier(&lpc->machine_ready); 7423f5bc9e8SGerd Hoffmann 7431437c94bSPaolo Bonzini memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc, 7440e98b436SLaszlo Ersek "lpc-reset-control", 1); 7450e98b436SLaszlo Ersek memory_region_add_subregion_overlap(pci_address_space_io(d), 7460e98b436SLaszlo Ersek ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem, 7470e98b436SLaszlo Ersek 1); 748f999c0deSEfimov Vasily 7497067887eSPhilippe Mathieu-Daudé isa_bus_register_input_irqs(isa_bus, lpc->gsi); 750503a35e7SBernhard Beschow 7515e37bc49SPhilippe Mathieu-Daudé i8257_dma_init(OBJECT(d), isa_bus, 0); 75229a457cbSBernhard Beschow 753f0bc6bf7SBernhard Beschow /* RTC */ 754f0bc6bf7SBernhard Beschow qdev_prop_set_int32(DEVICE(&lpc->rtc), "base_year", 2000); 755f0bc6bf7SBernhard Beschow if (!qdev_realize(DEVICE(&lpc->rtc), BUS(isa_bus), errp)) { 756f0bc6bf7SBernhard Beschow return; 757f0bc6bf7SBernhard Beschow } 75856b1f50eSBernhard Beschow irq = object_property_get_uint(OBJECT(&lpc->rtc), "irq", &error_fatal); 75956b1f50eSBernhard Beschow isa_connect_gpio_out(ISA_DEVICE(&lpc->rtc), 0, irq); 760f0bc6bf7SBernhard Beschow 76129a457cbSBernhard Beschow pci_bus_irqs(pci_bus, ich9_lpc_set_irq, d, ICH9_LPC_NB_PIRQS); 76229a457cbSBernhard Beschow pci_bus_map_irqs(pci_bus, ich9_lpc_map_irq); 76329a457cbSBernhard Beschow pci_bus_set_route_irq_fn(pci_bus, ich9_route_intx_pin_to_irq); 76420fe3af2SBernhard Beschow 76520fe3af2SBernhard Beschow ich9_lpc_pm_init(lpc); 7664d00636eSJason Baron } 7674d00636eSJason Baron 7680e98b436SLaszlo Ersek static bool ich9_rst_cnt_needed(void *opaque) 7690e98b436SLaszlo Ersek { 7700e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque; 7710e98b436SLaszlo Ersek 7720e98b436SLaszlo Ersek return (lpc->rst_cnt != 0); 7730e98b436SLaszlo Ersek } 7740e98b436SLaszlo Ersek 7750e98b436SLaszlo Ersek static const VMStateDescription vmstate_ich9_rst_cnt = { 7760e98b436SLaszlo Ersek .name = "ICH9LPC/rst_cnt", 7770e98b436SLaszlo Ersek .version_id = 1, 7780e98b436SLaszlo Ersek .minimum_version_id = 1, 7795cd8cadaSJuan Quintela .needed = ich9_rst_cnt_needed, 780cbf19506SRichard Henderson .fields = (const VMStateField[]) { 7810e98b436SLaszlo Ersek VMSTATE_UINT8(rst_cnt, ICH9LPCState), 7820e98b436SLaszlo Ersek VMSTATE_END_OF_LIST() 7830e98b436SLaszlo Ersek } 7840e98b436SLaszlo Ersek }; 7850e98b436SLaszlo Ersek 78650de920bSLaszlo Ersek static bool ich9_smi_feat_needed(void *opaque) 78750de920bSLaszlo Ersek { 78850de920bSLaszlo Ersek ICH9LPCState *lpc = opaque; 78950de920bSLaszlo Ersek 79050de920bSLaszlo Ersek return !buffer_is_zero(lpc->smi_guest_features_le, 79150de920bSLaszlo Ersek sizeof lpc->smi_guest_features_le) || 79250de920bSLaszlo Ersek lpc->smi_features_ok; 79350de920bSLaszlo Ersek } 79450de920bSLaszlo Ersek 79550de920bSLaszlo Ersek static const VMStateDescription vmstate_ich9_smi_feat = { 79650de920bSLaszlo Ersek .name = "ICH9LPC/smi_feat", 79750de920bSLaszlo Ersek .version_id = 1, 79850de920bSLaszlo Ersek .minimum_version_id = 1, 79950de920bSLaszlo Ersek .needed = ich9_smi_feat_needed, 800cbf19506SRichard Henderson .fields = (const VMStateField[]) { 80150de920bSLaszlo Ersek VMSTATE_UINT8_ARRAY(smi_guest_features_le, ICH9LPCState, 80250de920bSLaszlo Ersek sizeof(uint64_t)), 80350de920bSLaszlo Ersek VMSTATE_UINT8(smi_features_ok, ICH9LPCState), 80450de920bSLaszlo Ersek VMSTATE_UINT64(smi_negotiated_features, ICH9LPCState), 80550de920bSLaszlo Ersek VMSTATE_END_OF_LIST() 80650de920bSLaszlo Ersek } 80750de920bSLaszlo Ersek }; 80850de920bSLaszlo Ersek 8094d00636eSJason Baron static const VMStateDescription vmstate_ich9_lpc = { 8104d00636eSJason Baron .name = "ICH9LPC", 8114d00636eSJason Baron .version_id = 1, 8124d00636eSJason Baron .minimum_version_id = 1, 8134d00636eSJason Baron .post_load = ich9_lpc_post_load, 814cbf19506SRichard Henderson .fields = (const VMStateField[]) { 8154d00636eSJason Baron VMSTATE_PCI_DEVICE(d, ICH9LPCState), 8164d00636eSJason Baron VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState), 8174d00636eSJason Baron VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs), 8184d00636eSJason Baron VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE), 8194d00636eSJason Baron VMSTATE_UINT32(sci_level, ICH9LPCState), 8204d00636eSJason Baron VMSTATE_END_OF_LIST() 8210e98b436SLaszlo Ersek }, 822cbf19506SRichard Henderson .subsections = (const VMStateDescription * const []) { 8235cd8cadaSJuan Quintela &vmstate_ich9_rst_cnt, 82450de920bSLaszlo Ersek &vmstate_ich9_smi_feat, 8255cd8cadaSJuan Quintela NULL 8264d00636eSJason Baron } 8274d00636eSJason Baron }; 8284d00636eSJason Baron 8297f68219cSRichard Henderson static const Property ich9_lpc_properties[] = { 830a6b6414fSDaniel P. Berrangé DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, false), 83124cd04fcSIsaku Yamahata DEFINE_PROP_BOOL("smm-compat", ICH9LPCState, pm.smm_compat, false), 83220fe3af2SBernhard Beschow DEFINE_PROP_BOOL("smm-enabled", ICH9LPCState, pm.smm_enabled, false), 833b8bab8ebSLaszlo Ersek DEFINE_PROP_BIT64("x-smi-broadcast", ICH9LPCState, smi_host_features, 834b8bab8ebSLaszlo Ersek ICH9_LPC_SMI_F_BROADCAST_BIT, true), 83500dc02d2SIgor Mammedov DEFINE_PROP_BIT64("x-smi-cpu-hotplug", ICH9LPCState, smi_host_features, 83600dc02d2SIgor Mammedov ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT, true), 83700dc02d2SIgor Mammedov DEFINE_PROP_BIT64("x-smi-cpu-hotunplug", ICH9LPCState, smi_host_features, 8387ed3e1ebSIgor Mammedov ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT, true), 8396e3c2d58SDominic Prinz DEFINE_PROP_BOOL("x-smi-swsmi-timer", ICH9LPCState, 8406e3c2d58SDominic Prinz pm.swsmi_timer_enabled, true), 8416e3c2d58SDominic Prinz DEFINE_PROP_BOOL("x-smi-periodic-timer", ICH9LPCState, 8426e3c2d58SDominic Prinz pm.periodic_timer_enabled, true), 8435add35beSPaulo Alcantara }; 8445add35beSPaulo Alcantara 845eaf23bf7SIgor Mammedov static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev) 846eaf23bf7SIgor Mammedov { 847eaf23bf7SIgor Mammedov ICH9LPCState *s = ICH9_LPC_DEVICE(adev); 848eaf23bf7SIgor Mammedov 849eaf23bf7SIgor Mammedov acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev); 850eaf23bf7SIgor Mammedov } 851eaf23bf7SIgor Mammedov 852887e8e9dSIgor Mammedov static void build_ich9_isa_aml(AcpiDevAmlIf *adev, Aml *scope) 853887e8e9dSIgor Mammedov { 85447a373faSIgor Mammedov Aml *field; 855958f8182SBernhard Beschow BusState *bus = qdev_get_child_bus(DEVICE(adev), "isa.0"); 8564fd75ce0SIgor Mammedov Aml *sb_scope = aml_scope("\\_SB"); 857887e8e9dSIgor Mammedov 858887e8e9dSIgor Mammedov /* ICH9 PCI to ISA irq remapping */ 859887e8e9dSIgor Mammedov aml_append(scope, aml_operation_region("PIRQ", AML_PCI_CONFIG, 860887e8e9dSIgor Mammedov aml_int(0x60), 0x0C)); 86147a373faSIgor Mammedov /* Fields declarion has to happen *after* operation region */ 8624fd75ce0SIgor Mammedov field = aml_field("PCI0.SF8.PIRQ", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE); 86347a373faSIgor Mammedov aml_append(field, aml_named_field("PRQA", 8)); 86447a373faSIgor Mammedov aml_append(field, aml_named_field("PRQB", 8)); 86547a373faSIgor Mammedov aml_append(field, aml_named_field("PRQC", 8)); 86647a373faSIgor Mammedov aml_append(field, aml_named_field("PRQD", 8)); 86747a373faSIgor Mammedov aml_append(field, aml_reserved_field(0x20)); 86847a373faSIgor Mammedov aml_append(field, aml_named_field("PRQE", 8)); 86947a373faSIgor Mammedov aml_append(field, aml_named_field("PRQF", 8)); 87047a373faSIgor Mammedov aml_append(field, aml_named_field("PRQG", 8)); 87147a373faSIgor Mammedov aml_append(field, aml_named_field("PRQH", 8)); 8724fd75ce0SIgor Mammedov aml_append(sb_scope, field); 8734fd75ce0SIgor Mammedov aml_append(scope, sb_scope); 874887e8e9dSIgor Mammedov 8759c6c0aeaSBernhard Beschow qbus_build_aml(bus, scope); 876887e8e9dSIgor Mammedov } 877887e8e9dSIgor Mammedov 87812d1a768SPhilippe Mathieu-Daudé static void ich9_lpc_class_init(ObjectClass *klass, const void *data) 8794d00636eSJason Baron { 8804d00636eSJason Baron DeviceClass *dc = DEVICE_CLASS(klass); 8814d00636eSJason Baron PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 8821f862184SIgor Mammedov HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass); 88343f50410SIgor Mammedov AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass); 884887e8e9dSIgor Mammedov AcpiDevAmlIfClass *amldevc = ACPI_DEV_AML_IF_CLASS(klass); 8854d00636eSJason Baron 886125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 887e3d08143SPeter Maydell device_class_set_legacy_reset(dc, ich9_lpc_reset); 8883a80ceadSMarkus Armbruster k->realize = ich9_lpc_realize; 8894d00636eSJason Baron dc->vmsd = &vmstate_ich9_lpc; 8904f67d30bSMarc-André Lureau device_class_set_props(dc, ich9_lpc_properties); 8914d00636eSJason Baron k->config_write = ich9_lpc_config_write; 8924d00636eSJason Baron dc->desc = "ICH9 LPC bridge"; 8934d00636eSJason Baron k->vendor_id = PCI_VENDOR_ID_INTEL; 8944d00636eSJason Baron k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8; 8954d00636eSJason Baron k->revision = ICH9_A2_LPC_REVISION; 8964d00636eSJason Baron k->class_id = PCI_CLASS_BRIDGE_ISA; 897bfa6dfd0SMarkus Armbruster /* 898bfa6dfd0SMarkus Armbruster * Reason: part of ICH9 southbridge, needs to be wired up by 899bfa6dfd0SMarkus Armbruster * pc_q35_init() 900bfa6dfd0SMarkus Armbruster */ 901e90f2a8cSEduardo Habkost dc->user_creatable = false; 9029040e6dfSWei Yang hc->pre_plug = ich9_pm_device_pre_plug_cb; 9030058c082SIgor Mammedov hc->plug = ich9_pm_device_plug_cb; 9040058c082SIgor Mammedov hc->unplug_request = ich9_pm_device_unplug_request_cb; 9050058c082SIgor Mammedov hc->unplug = ich9_pm_device_unplug_cb; 906f18e29fcSIgor Mammedov hc->is_hotpluggable_bus = ich9_pm_is_hotpluggable_bus; 90743f50410SIgor Mammedov adevc->ospm_status = ich9_pm_ospm_status; 908eaf23bf7SIgor Mammedov adevc->send_event = ich9_send_gpe; 909887e8e9dSIgor Mammedov amldevc->build_dev_aml = build_ich9_isa_aml; 9104d00636eSJason Baron } 9114d00636eSJason Baron 9124d00636eSJason Baron static const TypeInfo ich9_lpc_info = { 9134d00636eSJason Baron .name = TYPE_ICH9_LPC_DEVICE, 9144d00636eSJason Baron .parent = TYPE_PCI_DEVICE, 9150fc8289aSEduardo Habkost .instance_size = sizeof(ICH9LPCState), 916d6b38b66SIgor Mammedov .instance_init = ich9_lpc_initfn, 9174d00636eSJason Baron .class_init = ich9_lpc_class_init, 918*2cd09e47SPhilippe Mathieu-Daudé .interfaces = (const InterfaceInfo[]) { 9191f862184SIgor Mammedov { TYPE_HOTPLUG_HANDLER }, 92043f50410SIgor Mammedov { TYPE_ACPI_DEVICE_IF }, 921fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 922887e8e9dSIgor Mammedov { TYPE_ACPI_DEV_AML_IF }, 9231f862184SIgor Mammedov { } 9241f862184SIgor Mammedov } 9254d00636eSJason Baron }; 9264d00636eSJason Baron 9274d00636eSJason Baron static void ich9_lpc_register(void) 9284d00636eSJason Baron { 9294d00636eSJason Baron type_register_static(&ich9_lpc_info); 9304d00636eSJason Baron } 9314d00636eSJason Baron 9324d00636eSJason Baron type_init(ich9_lpc_register); 933